1/* This file is subject to the terms and conditions of the GNU General Public 2 * License. See the file "COPYING" in the main directory of this archive 3 * for more details. 4 * 5 * Copyright (C) 1999-2007 by Helge Deller <deller@gmx.de> 6 * Copyright 1999 SuSE GmbH (Philipp Rumpf) 7 * Copyright 1999 Philipp Rumpf (prumpf@tux.org) 8 * Copyright 2000 Hewlett Packard (Paul Bame, bame@puffin.external.hp.com) 9 * Copyright (C) 2001 Grant Grundler (Hewlett Packard) 10 * Copyright (C) 2004 Kyle McMartin <kyle@debian.org> 11 * 12 * Initial Version 04-23-1999 by Helge Deller <deller@gmx.de> 13 */ 14 15#include <asm/asm-offsets.h> 16#include <asm/psw.h> 17#include <asm/pdc.h> 18 19#include <asm/assembly.h> 20#include <asm/pgtable.h> 21 22#include <linux/linkage.h> 23#include <linux/init.h> 24 25 .level LEVEL 26 27 __INITDATA 28ENTRY(boot_args) 29 .word 0 /* arg0 */ 30 .word 0 /* arg1 */ 31 .word 0 /* arg2 */ 32 .word 0 /* arg3 */ 33END(boot_args) 34 35 __HEAD 36 37 .align 4 38 .import init_thread_union,data 39 .import fault_vector_20,code /* IVA parisc 2.0 32 bit */ 40#ifndef CONFIG_64BIT 41 .import fault_vector_11,code /* IVA parisc 1.1 32 bit */ 42 .import $global$ /* forward declaration */ 43#endif /*!CONFIG_64BIT*/ 44 .export _stext,data /* Kernel want it this way! */ 45_stext: 46ENTRY(stext) 47 .proc 48 .callinfo 49 50 /* Make sure sr4-sr7 are set to zero for the kernel address space */ 51 mtsp %r0,%sr4 52 mtsp %r0,%sr5 53 mtsp %r0,%sr6 54 mtsp %r0,%sr7 55 56 /* Clear BSS (shouldn't the boot loader do this?) */ 57 58 .import __bss_start,data 59 .import __bss_stop,data 60 61 load32 PA(__bss_start),%r3 62 load32 PA(__bss_stop),%r4 63$bss_loop: 64 cmpb,<<,n %r3,%r4,$bss_loop 65 stw,ma %r0,4(%r3) 66 67 /* Save away the arguments the boot loader passed in (32 bit args) */ 68 load32 PA(boot_args),%r1 69 stw,ma %arg0,4(%r1) 70 stw,ma %arg1,4(%r1) 71 stw,ma %arg2,4(%r1) 72 stw,ma %arg3,4(%r1) 73 74 /* Initialize startup VM. Just map first 8/16 MB of memory */ 75 load32 PA(swapper_pg_dir),%r4 76 mtctl %r4,%cr24 /* Initialize kernel root pointer */ 77 mtctl %r4,%cr25 /* Initialize user root pointer */ 78 79#if PT_NLEVELS == 3 80 /* Set pmd in pgd */ 81 load32 PA(pmd0),%r5 82 shrd %r5,PxD_VALUE_SHIFT,%r3 83 ldo (PxD_FLAG_PRESENT+PxD_FLAG_VALID)(%r3),%r3 84 stw %r3,ASM_PGD_ENTRY*ASM_PGD_ENTRY_SIZE(%r4) 85 ldo ASM_PMD_ENTRY*ASM_PMD_ENTRY_SIZE(%r5),%r4 86#else 87 /* 2-level page table, so pmd == pgd */ 88 ldo ASM_PGD_ENTRY*ASM_PGD_ENTRY_SIZE(%r4),%r4 89#endif 90 91 /* Fill in pmd with enough pte directories */ 92 load32 PA(pg0),%r1 93 SHRREG %r1,PxD_VALUE_SHIFT,%r3 94 ldo (PxD_FLAG_PRESENT+PxD_FLAG_VALID)(%r3),%r3 95 96 ldi ASM_PT_INITIAL,%r1 97 981: 99 stw %r3,0(%r4) 100 ldo (PAGE_SIZE >> PxD_VALUE_SHIFT)(%r3),%r3 101 addib,> -1,%r1,1b 102#if PT_NLEVELS == 3 103 ldo ASM_PMD_ENTRY_SIZE(%r4),%r4 104#else 105 ldo ASM_PGD_ENTRY_SIZE(%r4),%r4 106#endif 107 108 109 /* Now initialize the PTEs themselves. We use RWX for 110 * everything ... it will get remapped correctly later */ 111 ldo 0+_PAGE_KERNEL_RWX(%r0),%r3 /* Hardwired 0 phys addr start */ 112 ldi (1<<(KERNEL_INITIAL_ORDER-PAGE_SHIFT)),%r11 /* PFN count */ 113 load32 PA(pg0),%r1 114 115$pgt_fill_loop: 116 STREGM %r3,ASM_PTE_ENTRY_SIZE(%r1) 117 ldo (1<<PFN_PTE_SHIFT)(%r3),%r3 /* add one PFN */ 118 addib,> -1,%r11,$pgt_fill_loop 119 nop 120 121 /* Load the return address...er...crash 'n burn */ 122 copy %r0,%r2 123 124 /* And the RFI Target address too */ 125 load32 start_parisc,%r11 126 127 /* And the initial task pointer */ 128 load32 init_thread_union,%r6 129 mtctl %r6,%cr30 130 131 /* And the stack pointer too */ 132 ldo THREAD_SZ_ALGN(%r6),%sp 133 134#ifdef CONFIG_SMP 135 /* Set the smp rendezvous address into page zero. 136 ** It would be safer to do this in init_smp_config() but 137 ** it's just way easier to deal with here because 138 ** of 64-bit function ptrs and the address is local to this file. 139 */ 140 load32 PA(smp_slave_stext),%r10 141 stw %r10,0x10(%r0) /* MEM_RENDEZ */ 142 stw %r0,0x28(%r0) /* MEM_RENDEZ_HI - assume addr < 4GB */ 143 144 /* FALLTHROUGH */ 145 .procend 146 147 /* 148 ** Code Common to both Monarch and Slave processors. 149 ** Entry: 150 ** 151 ** 1.1: 152 ** %r11 must contain RFI target address. 153 ** %r25/%r26 args to pass to target function 154 ** %r2 in case rfi target decides it didn't like something 155 ** 156 ** 2.0w: 157 ** %r3 PDCE_PROC address 158 ** %r11 RFI target address 159 ** 160 ** Caller must init: SR4-7, %sp, %r10, %cr24/25, 161 */ 162common_stext: 163 .proc 164 .callinfo 165#else 166 /* Clear PDC entry point - we won't use it */ 167 stw %r0,0x10(%r0) /* MEM_RENDEZ */ 168 stw %r0,0x28(%r0) /* MEM_RENDEZ_HI */ 169#endif /*CONFIG_SMP*/ 170 171#ifdef CONFIG_64BIT 172 tophys_r1 %sp 173 174 /* Save the rfi target address */ 175 ldd TI_TASK-THREAD_SZ_ALGN(%sp), %r10 176 tophys_r1 %r10 177 std %r11, TASK_PT_GR11(%r10) 178 /* Switch to wide mode Superdome doesn't support narrow PDC 179 ** calls. 180 */ 1811: mfia %rp /* clear upper part of pcoq */ 182 ldo 2f-1b(%rp),%rp 183 depdi 0,31,32,%rp 184 bv (%rp) 185 ssm PSW_SM_W,%r0 186 187 /* Set Wide mode as the "Default" (eg for traps) 188 ** First trap occurs *right* after (or part of) rfi for slave CPUs. 189 ** Someday, palo might not do this for the Monarch either. 190 */ 1912: 192#define MEM_PDC_LO 0x388 193#define MEM_PDC_HI 0x35C 194 ldw MEM_PDC_LO(%r0),%r3 195 ldw MEM_PDC_HI(%r0),%r6 196 depd %r6, 31, 32, %r3 /* move to upper word */ 197 198 mfctl %cr30,%r6 /* PCX-W2 firmware bug */ 199 200 ldo PDC_PSW(%r0),%arg0 /* 21 */ 201 ldo PDC_PSW_SET_DEFAULTS(%r0),%arg1 /* 2 */ 202 ldo PDC_PSW_WIDE_BIT(%r0),%arg2 /* 2 */ 203 load32 PA(stext_pdc_ret), %rp 204 bv (%r3) 205 copy %r0,%arg3 206 207stext_pdc_ret: 208 mtctl %r6,%cr30 /* restore task thread info */ 209 210 /* restore rfi target address*/ 211 ldd TI_TASK-THREAD_SZ_ALGN(%sp), %r10 212 tophys_r1 %r10 213 ldd TASK_PT_GR11(%r10), %r11 214 tovirt_r1 %sp 215#endif 216 217 /* PARANOID: clear user scratch/user space SR's */ 218 mtsp %r0,%sr0 219 mtsp %r0,%sr1 220 mtsp %r0,%sr2 221 mtsp %r0,%sr3 222 223 /* Initialize Protection Registers */ 224 mtctl %r0,%cr8 225 mtctl %r0,%cr9 226 mtctl %r0,%cr12 227 mtctl %r0,%cr13 228 229 /* Initialize the global data pointer */ 230 loadgp 231 232 /* Set up our interrupt table. HPMCs might not work after this! 233 * 234 * We need to install the correct iva for PA1.1 or PA2.0. The 235 * following short sequence of instructions can determine this 236 * (without being illegal on a PA1.1 machine). 237 */ 238#ifndef CONFIG_64BIT 239 ldi 32,%r10 240 mtctl %r10,%cr11 241 .level 2.0 242 mfctl,w %cr11,%r10 243 .level 1.1 244 comib,<>,n 0,%r10,$is_pa20 245 ldil L%PA(fault_vector_11),%r10 246 b $install_iva 247 ldo R%PA(fault_vector_11)(%r10),%r10 248 249$is_pa20: 250 .level LEVEL /* restore 1.1 || 2.0w */ 251#endif /*!CONFIG_64BIT*/ 252 load32 PA(fault_vector_20),%r10 253 254$install_iva: 255 mtctl %r10,%cr14 256 257 b aligned_rfi /* Prepare to RFI! Man all the cannons! */ 258 nop 259 260 .align 128 261aligned_rfi: 262 pcxt_ssm_bug 263 264 rsm PSW_SM_QUIET,%r0 /* off troublesome PSW bits */ 265 /* Don't need NOPs, have 8 compliant insn before rfi */ 266 267 mtctl %r0,%cr17 /* Clear IIASQ tail */ 268 mtctl %r0,%cr17 /* Clear IIASQ head */ 269 270 /* Load RFI target into PC queue */ 271 mtctl %r11,%cr18 /* IIAOQ head */ 272 ldo 4(%r11),%r11 273 mtctl %r11,%cr18 /* IIAOQ tail */ 274 275 load32 KERNEL_PSW,%r10 276 mtctl %r10,%ipsw 277 278 /* Jump through hyperspace to Virt Mode */ 279 rfi 280 nop 281 282 .procend 283 284#ifdef CONFIG_SMP 285 286 .import smp_init_current_idle_task,data 287 .import smp_callin,code 288 289#ifndef CONFIG_64BIT 290smp_callin_rtn: 291 .proc 292 .callinfo 293 break 1,1 /* Break if returned from start_secondary */ 294 nop 295 nop 296 .procend 297#endif /*!CONFIG_64BIT*/ 298 299/*************************************************************************** 300* smp_slave_stext is executed by all non-monarch Processors when the Monarch 301* pokes the slave CPUs in smp.c:smp_boot_cpus(). 302* 303* Once here, registers values are initialized in order to branch to virtual 304* mode. Once all available/eligible CPUs are in virtual mode, all are 305* released and start out by executing their own idle task. 306*****************************************************************************/ 307smp_slave_stext: 308 .proc 309 .callinfo 310 311 /* 312 ** Initialize Space registers 313 */ 314 mtsp %r0,%sr4 315 mtsp %r0,%sr5 316 mtsp %r0,%sr6 317 mtsp %r0,%sr7 318 319 /* Initialize the SP - monarch sets up smp_init_current_idle_task */ 320 load32 PA(smp_init_current_idle_task),%sp 321 LDREG 0(%sp),%sp /* load task address */ 322 tophys_r1 %sp 323 LDREG TASK_THREAD_INFO(%sp),%sp 324 mtctl %sp,%cr30 /* store in cr30 */ 325 ldo THREAD_SZ_ALGN(%sp),%sp 326 327 /* point CPU to kernel page tables */ 328 load32 PA(swapper_pg_dir),%r4 329 mtctl %r4,%cr24 /* Initialize kernel root pointer */ 330 mtctl %r4,%cr25 /* Initialize user root pointer */ 331 332#ifdef CONFIG_64BIT 333 /* Setup PDCE_PROC entry */ 334 copy %arg0,%r3 335#else 336 /* Load RFI *return* address in case smp_callin bails */ 337 load32 smp_callin_rtn,%r2 338#endif 339 340 /* Load RFI target address. */ 341 load32 smp_callin,%r11 342 343 /* ok...common code can handle the rest */ 344 b common_stext 345 nop 346 347 .procend 348#endif /* CONFIG_SMP */ 349 350ENDPROC(stext) 351 352#ifndef CONFIG_64BIT 353 .section .data..read_mostly 354 355 .align 4 356 .export $global$,data 357 358 .type $global$,@object 359 .size $global$,4 360$global$: 361 .word 0 362#endif /*!CONFIG_64BIT*/ 363