xref: /openbmc/linux/arch/mips/mm/init.c (revision 95777591)
1 /*
2  * This file is subject to the terms and conditions of the GNU General Public
3  * License.  See the file "COPYING" in the main directory of this archive
4  * for more details.
5  *
6  * Copyright (C) 1994 - 2000 Ralf Baechle
7  * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
8  * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
9  * Copyright (C) 2000 MIPS Technologies, Inc.  All rights reserved.
10  */
11 #include <linux/bug.h>
12 #include <linux/init.h>
13 #include <linux/export.h>
14 #include <linux/signal.h>
15 #include <linux/sched.h>
16 #include <linux/smp.h>
17 #include <linux/kernel.h>
18 #include <linux/errno.h>
19 #include <linux/string.h>
20 #include <linux/types.h>
21 #include <linux/pagemap.h>
22 #include <linux/ptrace.h>
23 #include <linux/mman.h>
24 #include <linux/mm.h>
25 #include <linux/memblock.h>
26 #include <linux/highmem.h>
27 #include <linux/swap.h>
28 #include <linux/proc_fs.h>
29 #include <linux/pfn.h>
30 #include <linux/hardirq.h>
31 #include <linux/gfp.h>
32 #include <linux/kcore.h>
33 #include <linux/initrd.h>
34 
35 #include <asm/bootinfo.h>
36 #include <asm/cachectl.h>
37 #include <asm/cpu.h>
38 #include <asm/dma.h>
39 #include <asm/kmap_types.h>
40 #include <asm/maar.h>
41 #include <asm/mmu_context.h>
42 #include <asm/sections.h>
43 #include <asm/pgtable.h>
44 #include <asm/pgalloc.h>
45 #include <asm/tlb.h>
46 #include <asm/fixmap.h>
47 
48 /*
49  * We have up to 8 empty zeroed pages so we can map one of the right colour
50  * when needed.	 This is necessary only on R4000 / R4400 SC and MC versions
51  * where we have to avoid VCED / VECI exceptions for good performance at
52  * any price.  Since page is never written to after the initialization we
53  * don't have to care about aliases on other CPUs.
54  */
55 unsigned long empty_zero_page, zero_page_mask;
56 EXPORT_SYMBOL_GPL(empty_zero_page);
57 EXPORT_SYMBOL(zero_page_mask);
58 
59 /*
60  * Not static inline because used by IP27 special magic initialization code
61  */
62 void setup_zero_pages(void)
63 {
64 	unsigned int order, i;
65 	struct page *page;
66 
67 	if (cpu_has_vce)
68 		order = 3;
69 	else
70 		order = 0;
71 
72 	empty_zero_page = __get_free_pages(GFP_KERNEL | __GFP_ZERO, order);
73 	if (!empty_zero_page)
74 		panic("Oh boy, that early out of memory?");
75 
76 	page = virt_to_page((void *)empty_zero_page);
77 	split_page(page, order);
78 	for (i = 0; i < (1 << order); i++, page++)
79 		mark_page_reserved(page);
80 
81 	zero_page_mask = ((PAGE_SIZE << order) - 1) & PAGE_MASK;
82 }
83 
84 static void *__kmap_pgprot(struct page *page, unsigned long addr, pgprot_t prot)
85 {
86 	enum fixed_addresses idx;
87 	unsigned int uninitialized_var(old_mmid);
88 	unsigned long vaddr, flags, entrylo;
89 	unsigned long old_ctx;
90 	pte_t pte;
91 	int tlbidx;
92 
93 	BUG_ON(Page_dcache_dirty(page));
94 
95 	preempt_disable();
96 	pagefault_disable();
97 	idx = (addr >> PAGE_SHIFT) & (FIX_N_COLOURS - 1);
98 	idx += in_interrupt() ? FIX_N_COLOURS : 0;
99 	vaddr = __fix_to_virt(FIX_CMAP_END - idx);
100 	pte = mk_pte(page, prot);
101 #if defined(CONFIG_XPA)
102 	entrylo = pte_to_entrylo(pte.pte_high);
103 #elif defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
104 	entrylo = pte.pte_high;
105 #else
106 	entrylo = pte_to_entrylo(pte_val(pte));
107 #endif
108 
109 	local_irq_save(flags);
110 	old_ctx = read_c0_entryhi();
111 	write_c0_entryhi(vaddr & (PAGE_MASK << 1));
112 	write_c0_entrylo0(entrylo);
113 	write_c0_entrylo1(entrylo);
114 	if (cpu_has_mmid) {
115 		old_mmid = read_c0_memorymapid();
116 		write_c0_memorymapid(MMID_KERNEL_WIRED);
117 	}
118 #ifdef CONFIG_XPA
119 	if (cpu_has_xpa) {
120 		entrylo = (pte.pte_low & _PFNX_MASK);
121 		writex_c0_entrylo0(entrylo);
122 		writex_c0_entrylo1(entrylo);
123 	}
124 #endif
125 	tlbidx = num_wired_entries();
126 	write_c0_wired(tlbidx + 1);
127 	write_c0_index(tlbidx);
128 	mtc0_tlbw_hazard();
129 	tlb_write_indexed();
130 	tlbw_use_hazard();
131 	write_c0_entryhi(old_ctx);
132 	if (cpu_has_mmid)
133 		write_c0_memorymapid(old_mmid);
134 	local_irq_restore(flags);
135 
136 	return (void*) vaddr;
137 }
138 
139 void *kmap_coherent(struct page *page, unsigned long addr)
140 {
141 	return __kmap_pgprot(page, addr, PAGE_KERNEL);
142 }
143 
144 void *kmap_noncoherent(struct page *page, unsigned long addr)
145 {
146 	return __kmap_pgprot(page, addr, PAGE_KERNEL_NC);
147 }
148 
149 void kunmap_coherent(void)
150 {
151 	unsigned int wired;
152 	unsigned long flags, old_ctx;
153 
154 	local_irq_save(flags);
155 	old_ctx = read_c0_entryhi();
156 	wired = num_wired_entries() - 1;
157 	write_c0_wired(wired);
158 	write_c0_index(wired);
159 	write_c0_entryhi(UNIQUE_ENTRYHI(wired));
160 	write_c0_entrylo0(0);
161 	write_c0_entrylo1(0);
162 	mtc0_tlbw_hazard();
163 	tlb_write_indexed();
164 	tlbw_use_hazard();
165 	write_c0_entryhi(old_ctx);
166 	local_irq_restore(flags);
167 	pagefault_enable();
168 	preempt_enable();
169 }
170 
171 void copy_user_highpage(struct page *to, struct page *from,
172 	unsigned long vaddr, struct vm_area_struct *vma)
173 {
174 	void *vfrom, *vto;
175 
176 	vto = kmap_atomic(to);
177 	if (cpu_has_dc_aliases &&
178 	    page_mapcount(from) && !Page_dcache_dirty(from)) {
179 		vfrom = kmap_coherent(from, vaddr);
180 		copy_page(vto, vfrom);
181 		kunmap_coherent();
182 	} else {
183 		vfrom = kmap_atomic(from);
184 		copy_page(vto, vfrom);
185 		kunmap_atomic(vfrom);
186 	}
187 	if ((!cpu_has_ic_fills_f_dc) ||
188 	    pages_do_alias((unsigned long)vto, vaddr & PAGE_MASK))
189 		flush_data_cache_page((unsigned long)vto);
190 	kunmap_atomic(vto);
191 	/* Make sure this page is cleared on other CPU's too before using it */
192 	smp_wmb();
193 }
194 
195 void copy_to_user_page(struct vm_area_struct *vma,
196 	struct page *page, unsigned long vaddr, void *dst, const void *src,
197 	unsigned long len)
198 {
199 	if (cpu_has_dc_aliases &&
200 	    page_mapcount(page) && !Page_dcache_dirty(page)) {
201 		void *vto = kmap_coherent(page, vaddr) + (vaddr & ~PAGE_MASK);
202 		memcpy(vto, src, len);
203 		kunmap_coherent();
204 	} else {
205 		memcpy(dst, src, len);
206 		if (cpu_has_dc_aliases)
207 			SetPageDcacheDirty(page);
208 	}
209 	if (vma->vm_flags & VM_EXEC)
210 		flush_cache_page(vma, vaddr, page_to_pfn(page));
211 }
212 
213 void copy_from_user_page(struct vm_area_struct *vma,
214 	struct page *page, unsigned long vaddr, void *dst, const void *src,
215 	unsigned long len)
216 {
217 	if (cpu_has_dc_aliases &&
218 	    page_mapcount(page) && !Page_dcache_dirty(page)) {
219 		void *vfrom = kmap_coherent(page, vaddr) + (vaddr & ~PAGE_MASK);
220 		memcpy(dst, vfrom, len);
221 		kunmap_coherent();
222 	} else {
223 		memcpy(dst, src, len);
224 		if (cpu_has_dc_aliases)
225 			SetPageDcacheDirty(page);
226 	}
227 }
228 EXPORT_SYMBOL_GPL(copy_from_user_page);
229 
230 void __init fixrange_init(unsigned long start, unsigned long end,
231 	pgd_t *pgd_base)
232 {
233 #ifdef CONFIG_HIGHMEM
234 	pgd_t *pgd;
235 	pud_t *pud;
236 	pmd_t *pmd;
237 	pte_t *pte;
238 	int i, j, k;
239 	unsigned long vaddr;
240 
241 	vaddr = start;
242 	i = __pgd_offset(vaddr);
243 	j = __pud_offset(vaddr);
244 	k = __pmd_offset(vaddr);
245 	pgd = pgd_base + i;
246 
247 	for ( ; (i < PTRS_PER_PGD) && (vaddr < end); pgd++, i++) {
248 		pud = (pud_t *)pgd;
249 		for ( ; (j < PTRS_PER_PUD) && (vaddr < end); pud++, j++) {
250 			pmd = (pmd_t *)pud;
251 			for (; (k < PTRS_PER_PMD) && (vaddr < end); pmd++, k++) {
252 				if (pmd_none(*pmd)) {
253 					pte = (pte_t *) memblock_alloc_low(PAGE_SIZE,
254 									   PAGE_SIZE);
255 					set_pmd(pmd, __pmd((unsigned long)pte));
256 					BUG_ON(pte != pte_offset_kernel(pmd, 0));
257 				}
258 				vaddr += PMD_SIZE;
259 			}
260 			k = 0;
261 		}
262 		j = 0;
263 	}
264 #endif
265 }
266 
267 unsigned __weak platform_maar_init(unsigned num_pairs)
268 {
269 	struct maar_config cfg[BOOT_MEM_MAP_MAX];
270 	unsigned i, num_configured, num_cfg = 0;
271 
272 	for (i = 0; i < boot_mem_map.nr_map; i++) {
273 		switch (boot_mem_map.map[i].type) {
274 		case BOOT_MEM_RAM:
275 		case BOOT_MEM_INIT_RAM:
276 			break;
277 		default:
278 			continue;
279 		}
280 
281 		/* Round lower up */
282 		cfg[num_cfg].lower = boot_mem_map.map[i].addr;
283 		cfg[num_cfg].lower = (cfg[num_cfg].lower + 0xffff) & ~0xffff;
284 
285 		/* Round upper down */
286 		cfg[num_cfg].upper = boot_mem_map.map[i].addr +
287 					boot_mem_map.map[i].size;
288 		cfg[num_cfg].upper = (cfg[num_cfg].upper & ~0xffff) - 1;
289 
290 		cfg[num_cfg].attrs = MIPS_MAAR_S;
291 		num_cfg++;
292 	}
293 
294 	num_configured = maar_config(cfg, num_cfg, num_pairs);
295 	if (num_configured < num_cfg)
296 		pr_warn("Not enough MAAR pairs (%u) for all bootmem regions (%u)\n",
297 			num_pairs, num_cfg);
298 
299 	return num_configured;
300 }
301 
302 void maar_init(void)
303 {
304 	unsigned num_maars, used, i;
305 	phys_addr_t lower, upper, attr;
306 	static struct {
307 		struct maar_config cfgs[3];
308 		unsigned used;
309 	} recorded = { { { 0 } }, 0 };
310 
311 	if (!cpu_has_maar)
312 		return;
313 
314 	/* Detect the number of MAARs */
315 	write_c0_maari(~0);
316 	back_to_back_c0_hazard();
317 	num_maars = read_c0_maari() + 1;
318 
319 	/* MAARs should be in pairs */
320 	WARN_ON(num_maars % 2);
321 
322 	/* Set MAARs using values we recorded already */
323 	if (recorded.used) {
324 		used = maar_config(recorded.cfgs, recorded.used, num_maars / 2);
325 		BUG_ON(used != recorded.used);
326 	} else {
327 		/* Configure the required MAARs */
328 		used = platform_maar_init(num_maars / 2);
329 	}
330 
331 	/* Disable any further MAARs */
332 	for (i = (used * 2); i < num_maars; i++) {
333 		write_c0_maari(i);
334 		back_to_back_c0_hazard();
335 		write_c0_maar(0);
336 		back_to_back_c0_hazard();
337 	}
338 
339 	if (recorded.used)
340 		return;
341 
342 	pr_info("MAAR configuration:\n");
343 	for (i = 0; i < num_maars; i += 2) {
344 		write_c0_maari(i);
345 		back_to_back_c0_hazard();
346 		upper = read_c0_maar();
347 
348 		write_c0_maari(i + 1);
349 		back_to_back_c0_hazard();
350 		lower = read_c0_maar();
351 
352 		attr = lower & upper;
353 		lower = (lower & MIPS_MAAR_ADDR) << 4;
354 		upper = ((upper & MIPS_MAAR_ADDR) << 4) | 0xffff;
355 
356 		pr_info("  [%d]: ", i / 2);
357 		if (!(attr & MIPS_MAAR_VL)) {
358 			pr_cont("disabled\n");
359 			continue;
360 		}
361 
362 		pr_cont("%pa-%pa", &lower, &upper);
363 
364 		if (attr & MIPS_MAAR_S)
365 			pr_cont(" speculate");
366 
367 		pr_cont("\n");
368 
369 		/* Record the setup for use on secondary CPUs */
370 		if (used <= ARRAY_SIZE(recorded.cfgs)) {
371 			recorded.cfgs[recorded.used].lower = lower;
372 			recorded.cfgs[recorded.used].upper = upper;
373 			recorded.cfgs[recorded.used].attrs = attr;
374 			recorded.used++;
375 		}
376 	}
377 }
378 
379 #ifndef CONFIG_NEED_MULTIPLE_NODES
380 int page_is_ram(unsigned long pagenr)
381 {
382 	int i;
383 
384 	for (i = 0; i < boot_mem_map.nr_map; i++) {
385 		unsigned long addr, end;
386 
387 		switch (boot_mem_map.map[i].type) {
388 		case BOOT_MEM_RAM:
389 		case BOOT_MEM_INIT_RAM:
390 			break;
391 		default:
392 			/* not usable memory */
393 			continue;
394 		}
395 
396 		addr = PFN_UP(boot_mem_map.map[i].addr);
397 		end = PFN_DOWN(boot_mem_map.map[i].addr +
398 			       boot_mem_map.map[i].size);
399 
400 		if (pagenr >= addr && pagenr < end)
401 			return 1;
402 	}
403 
404 	return 0;
405 }
406 
407 void __init paging_init(void)
408 {
409 	unsigned long max_zone_pfns[MAX_NR_ZONES];
410 
411 	pagetable_init();
412 
413 #ifdef CONFIG_HIGHMEM
414 	kmap_init();
415 #endif
416 #ifdef CONFIG_ZONE_DMA
417 	max_zone_pfns[ZONE_DMA] = MAX_DMA_PFN;
418 #endif
419 #ifdef CONFIG_ZONE_DMA32
420 	max_zone_pfns[ZONE_DMA32] = MAX_DMA32_PFN;
421 #endif
422 	max_zone_pfns[ZONE_NORMAL] = max_low_pfn;
423 #ifdef CONFIG_HIGHMEM
424 	max_zone_pfns[ZONE_HIGHMEM] = highend_pfn;
425 
426 	if (cpu_has_dc_aliases && max_low_pfn != highend_pfn) {
427 		printk(KERN_WARNING "This processor doesn't support highmem."
428 		       " %ldk highmem ignored\n",
429 		       (highend_pfn - max_low_pfn) << (PAGE_SHIFT - 10));
430 		max_zone_pfns[ZONE_HIGHMEM] = max_low_pfn;
431 	}
432 #endif
433 
434 	free_area_init_nodes(max_zone_pfns);
435 }
436 
437 #ifdef CONFIG_64BIT
438 static struct kcore_list kcore_kseg0;
439 #endif
440 
441 static inline void mem_init_free_highmem(void)
442 {
443 #ifdef CONFIG_HIGHMEM
444 	unsigned long tmp;
445 
446 	if (cpu_has_dc_aliases)
447 		return;
448 
449 	for (tmp = highstart_pfn; tmp < highend_pfn; tmp++) {
450 		struct page *page = pfn_to_page(tmp);
451 
452 		if (!page_is_ram(tmp))
453 			SetPageReserved(page);
454 		else
455 			free_highmem_page(page);
456 	}
457 #endif
458 }
459 
460 void __init mem_init(void)
461 {
462 #ifdef CONFIG_HIGHMEM
463 #ifdef CONFIG_DISCONTIGMEM
464 #error "CONFIG_HIGHMEM and CONFIG_DISCONTIGMEM dont work together yet"
465 #endif
466 	max_mapnr = highend_pfn ? highend_pfn : max_low_pfn;
467 #else
468 	max_mapnr = max_low_pfn;
469 #endif
470 	high_memory = (void *) __va(max_low_pfn << PAGE_SHIFT);
471 
472 	maar_init();
473 	memblock_free_all();
474 	setup_zero_pages();	/* Setup zeroed pages.  */
475 	mem_init_free_highmem();
476 	mem_init_print_info(NULL);
477 
478 #ifdef CONFIG_64BIT
479 	if ((unsigned long) &_text > (unsigned long) CKSEG0)
480 		/* The -4 is a hack so that user tools don't have to handle
481 		   the overflow.  */
482 		kclist_add(&kcore_kseg0, (void *) CKSEG0,
483 				0x80000000 - 4, KCORE_TEXT);
484 #endif
485 }
486 #endif /* !CONFIG_NEED_MULTIPLE_NODES */
487 
488 void free_init_pages(const char *what, unsigned long begin, unsigned long end)
489 {
490 	unsigned long pfn;
491 
492 	for (pfn = PFN_UP(begin); pfn < PFN_DOWN(end); pfn++) {
493 		struct page *page = pfn_to_page(pfn);
494 		void *addr = phys_to_virt(PFN_PHYS(pfn));
495 
496 		memset(addr, POISON_FREE_INITMEM, PAGE_SIZE);
497 		free_reserved_page(page);
498 	}
499 	printk(KERN_INFO "Freeing %s: %ldk freed\n", what, (end - begin) >> 10);
500 }
501 
502 #ifdef CONFIG_BLK_DEV_INITRD
503 void free_initrd_mem(unsigned long start, unsigned long end)
504 {
505 	free_reserved_area((void *)start, (void *)end, POISON_FREE_INITMEM,
506 			   "initrd");
507 }
508 #endif
509 
510 void (*free_init_pages_eva)(void *begin, void *end) = NULL;
511 
512 void __ref free_initmem(void)
513 {
514 	prom_free_prom_memory();
515 	/*
516 	 * Let the platform define a specific function to free the
517 	 * init section since EVA may have used any possible mapping
518 	 * between virtual and physical addresses.
519 	 */
520 	if (free_init_pages_eva)
521 		free_init_pages_eva((void *)&__init_begin, (void *)&__init_end);
522 	else
523 		free_initmem_default(POISON_FREE_INITMEM);
524 }
525 
526 #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
527 unsigned long pgd_current[NR_CPUS];
528 #endif
529 
530 /*
531  * Align swapper_pg_dir in to 64K, allows its address to be loaded
532  * with a single LUI instruction in the TLB handlers.  If we used
533  * __aligned(64K), its size would get rounded up to the alignment
534  * size, and waste space.  So we place it in its own section and align
535  * it in the linker script.
536  */
537 pgd_t swapper_pg_dir[PTRS_PER_PGD] __section(.bss..swapper_pg_dir);
538 #ifndef __PAGETABLE_PUD_FOLDED
539 pud_t invalid_pud_table[PTRS_PER_PUD] __page_aligned_bss;
540 #endif
541 #ifndef __PAGETABLE_PMD_FOLDED
542 pmd_t invalid_pmd_table[PTRS_PER_PMD] __page_aligned_bss;
543 EXPORT_SYMBOL_GPL(invalid_pmd_table);
544 #endif
545 pte_t invalid_pte_table[PTRS_PER_PTE] __page_aligned_bss;
546 EXPORT_SYMBOL(invalid_pte_table);
547