xref: /openbmc/linux/arch/mips/lantiq/irq.c (revision ba1bc0fc)
1171bb2f1SJohn Crispin /*
2171bb2f1SJohn Crispin  *  This program is free software; you can redistribute it and/or modify it
3171bb2f1SJohn Crispin  *  under the terms of the GNU General Public License version 2 as published
4171bb2f1SJohn Crispin  *  by the Free Software Foundation.
5171bb2f1SJohn Crispin  *
697b92108SJohn Crispin  * Copyright (C) 2010 John Crispin <john@phrozen.org>
7171bb2f1SJohn Crispin  * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
8171bb2f1SJohn Crispin  */
9171bb2f1SJohn Crispin 
10171bb2f1SJohn Crispin #include <linux/interrupt.h>
11171bb2f1SJohn Crispin #include <linux/ioport.h>
123645da02SJohn Crispin #include <linux/sched.h>
133645da02SJohn Crispin #include <linux/irqdomain.h>
143645da02SJohn Crispin #include <linux/of_platform.h>
153645da02SJohn Crispin #include <linux/of_address.h>
163645da02SJohn Crispin #include <linux/of_irq.h>
17171bb2f1SJohn Crispin 
18171bb2f1SJohn Crispin #include <asm/bootinfo.h>
19171bb2f1SJohn Crispin #include <asm/irq_cpu.h>
20171bb2f1SJohn Crispin 
21171bb2f1SJohn Crispin #include <lantiq_soc.h>
22171bb2f1SJohn Crispin #include <irq.h>
23171bb2f1SJohn Crispin 
243645da02SJohn Crispin /* register definitions - internal irqs */
25171bb2f1SJohn Crispin #define LTQ_ICU_IM0_ISR		0x0000
26171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IER		0x0008
27171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IOSR	0x0010
28171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IRSR	0x0018
29171bb2f1SJohn Crispin #define LTQ_ICU_IM0_IMR		0x0020
30171bb2f1SJohn Crispin #define LTQ_ICU_IM1_ISR		0x0028
31171bb2f1SJohn Crispin #define LTQ_ICU_OFFSET		(LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR)
32171bb2f1SJohn Crispin 
333645da02SJohn Crispin /* register definitions - external irqs */
34171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_C		0x0000
35171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INIC	0x0004
3626365625SJohn Crispin #define LTQ_EIU_EXIN_INC	0x0008
37171bb2f1SJohn Crispin #define LTQ_EIU_EXIN_INEN	0x000C
38171bb2f1SJohn Crispin 
3926365625SJohn Crispin /* number of external interrupts */
40171bb2f1SJohn Crispin #define MAX_EIU			6
41171bb2f1SJohn Crispin 
4259c11579SJohn Crispin /* the performance counter */
4359c11579SJohn Crispin #define LTQ_PERF_IRQ		(INT_NUM_IM4_IRL0 + 31)
4459c11579SJohn Crispin 
453645da02SJohn Crispin /*
463645da02SJohn Crispin  * irqs generated by devices attached to the EBU need to be acked in
47171bb2f1SJohn Crispin  * a special manner
48171bb2f1SJohn Crispin  */
49171bb2f1SJohn Crispin #define LTQ_ICU_EBU_IRQ		22
50171bb2f1SJohn Crispin 
5161fa969fSJohn Crispin #define ltq_icu_w32(m, x, y)	ltq_w32((x), ltq_icu_membase[m] + (y))
5261fa969fSJohn Crispin #define ltq_icu_r32(m, x)	ltq_r32(ltq_icu_membase[m] + (x))
53171bb2f1SJohn Crispin 
54171bb2f1SJohn Crispin #define ltq_eiu_w32(x, y)	ltq_w32((x), ltq_eiu_membase + (y))
55171bb2f1SJohn Crispin #define ltq_eiu_r32(x)		ltq_r32(ltq_eiu_membase + (x))
56171bb2f1SJohn Crispin 
573645da02SJohn Crispin /* we have a cascade of 8 irqs */
583645da02SJohn Crispin #define MIPS_CPU_IRQ_CASCADE		8
593645da02SJohn Crispin 
603645da02SJohn Crispin static int exin_avail;
61fe46e503SJohn Crispin static u32 ltq_eiu_irq[MAX_EIU];
6261fa969fSJohn Crispin static void __iomem *ltq_icu_membase[MAX_IM];
63171bb2f1SJohn Crispin static void __iomem *ltq_eiu_membase;
64c2c9c788SJohn Crispin static struct irq_domain *ltq_domain;
65a669efc4SAndrew Bresticker static int ltq_perfcount_irq;
66171bb2f1SJohn Crispin 
6726365625SJohn Crispin int ltq_eiu_get_irq(int exin)
6826365625SJohn Crispin {
6926365625SJohn Crispin 	if (exin < exin_avail)
70fe46e503SJohn Crispin 		return ltq_eiu_irq[exin];
7126365625SJohn Crispin 	return -1;
7226365625SJohn Crispin }
7326365625SJohn Crispin 
74171bb2f1SJohn Crispin void ltq_disable_irq(struct irq_data *d)
75171bb2f1SJohn Crispin {
7639588164SPetr Cvek 	unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
7739588164SPetr Cvek 	unsigned long im = offset / INT_NUM_IM_OFFSET;
78171bb2f1SJohn Crispin 
793645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
80aa0f58b4SPetr Cvek 	ltq_icu_w32(im, ltq_icu_r32(im, LTQ_ICU_IM0_IER) & ~BIT(offset),
81aa0f58b4SPetr Cvek 		    LTQ_ICU_IM0_IER);
82171bb2f1SJohn Crispin }
83171bb2f1SJohn Crispin 
84171bb2f1SJohn Crispin void ltq_mask_and_ack_irq(struct irq_data *d)
85171bb2f1SJohn Crispin {
8639588164SPetr Cvek 	unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
8739588164SPetr Cvek 	unsigned long im = offset / INT_NUM_IM_OFFSET;
88171bb2f1SJohn Crispin 
893645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
90aa0f58b4SPetr Cvek 	ltq_icu_w32(im, ltq_icu_r32(im, LTQ_ICU_IM0_IER) & ~BIT(offset),
91aa0f58b4SPetr Cvek 		    LTQ_ICU_IM0_IER);
92aa0f58b4SPetr Cvek 	ltq_icu_w32(im, BIT(offset), LTQ_ICU_IM0_ISR);
93171bb2f1SJohn Crispin }
94171bb2f1SJohn Crispin 
95171bb2f1SJohn Crispin static void ltq_ack_irq(struct irq_data *d)
96171bb2f1SJohn Crispin {
9739588164SPetr Cvek 	unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
9839588164SPetr Cvek 	unsigned long im = offset / INT_NUM_IM_OFFSET;
99171bb2f1SJohn Crispin 
1003645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
101aa0f58b4SPetr Cvek 	ltq_icu_w32(im, BIT(offset), LTQ_ICU_IM0_ISR);
102171bb2f1SJohn Crispin }
103171bb2f1SJohn Crispin 
104171bb2f1SJohn Crispin void ltq_enable_irq(struct irq_data *d)
105171bb2f1SJohn Crispin {
10639588164SPetr Cvek 	unsigned long offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
10739588164SPetr Cvek 	unsigned long im = offset / INT_NUM_IM_OFFSET;
108171bb2f1SJohn Crispin 
1093645da02SJohn Crispin 	offset %= INT_NUM_IM_OFFSET;
110aa0f58b4SPetr Cvek 	ltq_icu_w32(im, ltq_icu_r32(im, LTQ_ICU_IM0_IER) | BIT(offset),
111aa0f58b4SPetr Cvek 		    LTQ_ICU_IM0_IER);
112171bb2f1SJohn Crispin }
113171bb2f1SJohn Crispin 
11426365625SJohn Crispin static int ltq_eiu_settype(struct irq_data *d, unsigned int type)
11526365625SJohn Crispin {
11626365625SJohn Crispin 	int i;
11726365625SJohn Crispin 
118f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
119fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
12026365625SJohn Crispin 			int val = 0;
12126365625SJohn Crispin 			int edge = 0;
12226365625SJohn Crispin 
12326365625SJohn Crispin 			switch (type) {
12426365625SJohn Crispin 			case IRQF_TRIGGER_NONE:
12526365625SJohn Crispin 				break;
12626365625SJohn Crispin 			case IRQF_TRIGGER_RISING:
12726365625SJohn Crispin 				val = 1;
12826365625SJohn Crispin 				edge = 1;
12926365625SJohn Crispin 				break;
13026365625SJohn Crispin 			case IRQF_TRIGGER_FALLING:
13126365625SJohn Crispin 				val = 2;
13226365625SJohn Crispin 				edge = 1;
13326365625SJohn Crispin 				break;
13426365625SJohn Crispin 			case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING:
13526365625SJohn Crispin 				val = 3;
13626365625SJohn Crispin 				edge = 1;
13726365625SJohn Crispin 				break;
13826365625SJohn Crispin 			case IRQF_TRIGGER_HIGH:
13926365625SJohn Crispin 				val = 5;
14026365625SJohn Crispin 				break;
14126365625SJohn Crispin 			case IRQF_TRIGGER_LOW:
14226365625SJohn Crispin 				val = 6;
14326365625SJohn Crispin 				break;
14426365625SJohn Crispin 			default:
14526365625SJohn Crispin 				pr_err("invalid type %d for irq %ld\n",
14626365625SJohn Crispin 					type, d->hwirq);
14726365625SJohn Crispin 				return -EINVAL;
14826365625SJohn Crispin 			}
14926365625SJohn Crispin 
15026365625SJohn Crispin 			if (edge)
15126365625SJohn Crispin 				irq_set_handler(d->hwirq, handle_edge_irq);
15226365625SJohn Crispin 
153ba1bc0fcSPetr Cvek 			ltq_eiu_w32((ltq_eiu_r32(LTQ_EIU_EXIN_C) &
154ba1bc0fcSPetr Cvek 				    (~(7 << (i * 4)))) | (val << (i * 4)),
155ba1bc0fcSPetr Cvek 				    LTQ_EIU_EXIN_C);
15626365625SJohn Crispin 		}
15726365625SJohn Crispin 	}
15826365625SJohn Crispin 
15926365625SJohn Crispin 	return 0;
16026365625SJohn Crispin }
16126365625SJohn Crispin 
162171bb2f1SJohn Crispin static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
163171bb2f1SJohn Crispin {
164171bb2f1SJohn Crispin 	int i;
165171bb2f1SJohn Crispin 
166171bb2f1SJohn Crispin 	ltq_enable_irq(d);
167f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
168fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
16926365625SJohn Crispin 			/* by default we are low level triggered */
17026365625SJohn Crispin 			ltq_eiu_settype(d, IRQF_TRIGGER_LOW);
171171bb2f1SJohn Crispin 			/* clear all pending */
17226365625SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i),
17326365625SJohn Crispin 				LTQ_EIU_EXIN_INC);
174171bb2f1SJohn Crispin 			/* enable */
1753645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
176171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
177171bb2f1SJohn Crispin 			break;
178171bb2f1SJohn Crispin 		}
179171bb2f1SJohn Crispin 	}
180171bb2f1SJohn Crispin 
181171bb2f1SJohn Crispin 	return 0;
182171bb2f1SJohn Crispin }
183171bb2f1SJohn Crispin 
184171bb2f1SJohn Crispin static void ltq_shutdown_eiu_irq(struct irq_data *d)
185171bb2f1SJohn Crispin {
186171bb2f1SJohn Crispin 	int i;
187171bb2f1SJohn Crispin 
188171bb2f1SJohn Crispin 	ltq_disable_irq(d);
189f97e5e8eSJohn Crispin 	for (i = 0; i < exin_avail; i++) {
190fe46e503SJohn Crispin 		if (d->hwirq == ltq_eiu_irq[i]) {
191171bb2f1SJohn Crispin 			/* disable */
1923645da02SJohn Crispin 			ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
193171bb2f1SJohn Crispin 				LTQ_EIU_EXIN_INEN);
194171bb2f1SJohn Crispin 			break;
195171bb2f1SJohn Crispin 		}
196171bb2f1SJohn Crispin 	}
197171bb2f1SJohn Crispin }
198171bb2f1SJohn Crispin 
199171bb2f1SJohn Crispin static struct irq_chip ltq_irq_type = {
200891ab064SSudip Mukherjee 	.name = "icu",
201171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
202171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
203171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
204171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
205171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
206171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
207171bb2f1SJohn Crispin };
208171bb2f1SJohn Crispin 
209171bb2f1SJohn Crispin static struct irq_chip ltq_eiu_type = {
210891ab064SSudip Mukherjee 	.name = "eiu",
211171bb2f1SJohn Crispin 	.irq_startup = ltq_startup_eiu_irq,
212171bb2f1SJohn Crispin 	.irq_shutdown = ltq_shutdown_eiu_irq,
213171bb2f1SJohn Crispin 	.irq_enable = ltq_enable_irq,
214171bb2f1SJohn Crispin 	.irq_disable = ltq_disable_irq,
215171bb2f1SJohn Crispin 	.irq_unmask = ltq_enable_irq,
216171bb2f1SJohn Crispin 	.irq_ack = ltq_ack_irq,
217171bb2f1SJohn Crispin 	.irq_mask = ltq_disable_irq,
218171bb2f1SJohn Crispin 	.irq_mask_ack = ltq_mask_and_ack_irq,
21926365625SJohn Crispin 	.irq_set_type = ltq_eiu_settype,
220171bb2f1SJohn Crispin };
221171bb2f1SJohn Crispin 
2222b4dba55SHauke Mehrtens static void ltq_hw_irq_handler(struct irq_desc *desc)
223171bb2f1SJohn Crispin {
22439588164SPetr Cvek 	unsigned int module = irq_desc_get_irq(desc) - 2;
225171bb2f1SJohn Crispin 	u32 irq;
22639588164SPetr Cvek 	irq_hw_number_t hwirq;
227171bb2f1SJohn Crispin 
22861fa969fSJohn Crispin 	irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR);
229171bb2f1SJohn Crispin 	if (irq == 0)
230171bb2f1SJohn Crispin 		return;
231171bb2f1SJohn Crispin 
2323645da02SJohn Crispin 	/*
2333645da02SJohn Crispin 	 * silicon bug causes only the msb set to 1 to be valid. all
234171bb2f1SJohn Crispin 	 * other bits might be bogus
235171bb2f1SJohn Crispin 	 */
236171bb2f1SJohn Crispin 	irq = __fls(irq);
2372b4dba55SHauke Mehrtens 	hwirq = irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module);
2382b4dba55SHauke Mehrtens 	generic_handle_irq(irq_linear_revmap(ltq_domain, hwirq));
239171bb2f1SJohn Crispin 
240171bb2f1SJohn Crispin 	/* if this is a EBU irq, we need to ack it or get a deadlock */
2413645da02SJohn Crispin 	if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
242171bb2f1SJohn Crispin 		ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
243171bb2f1SJohn Crispin 			LTQ_EBU_PCC_ISTAT);
244171bb2f1SJohn Crispin }
245171bb2f1SJohn Crispin 
2463645da02SJohn Crispin static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
2473645da02SJohn Crispin {
2483645da02SJohn Crispin 	struct irq_chip *chip = &ltq_irq_type;
2493645da02SJohn Crispin 	int i;
2503645da02SJohn Crispin 
2519c1628b6SJohn Crispin 	if (hw < MIPS_CPU_IRQ_CASCADE)
2529c1628b6SJohn Crispin 		return 0;
2539c1628b6SJohn Crispin 
2543645da02SJohn Crispin 	for (i = 0; i < exin_avail; i++)
255fe46e503SJohn Crispin 		if (hw == ltq_eiu_irq[i])
2563645da02SJohn Crispin 			chip = &ltq_eiu_type;
2573645da02SJohn Crispin 
2587bf0d5e8SHauke Mehrtens 	irq_set_chip_and_handler(irq, chip, handle_level_irq);
2593645da02SJohn Crispin 
2603645da02SJohn Crispin 	return 0;
2613645da02SJohn Crispin }
2623645da02SJohn Crispin 
2633645da02SJohn Crispin static const struct irq_domain_ops irq_domain_ops = {
2643645da02SJohn Crispin 	.xlate = irq_domain_xlate_onetwocell,
2653645da02SJohn Crispin 	.map = icu_map,
2663645da02SJohn Crispin };
2673645da02SJohn Crispin 
2683645da02SJohn Crispin int __init icu_of_init(struct device_node *node, struct device_node *parent)
269171bb2f1SJohn Crispin {
2703645da02SJohn Crispin 	struct device_node *eiu_node;
2713645da02SJohn Crispin 	struct resource res;
27226365625SJohn Crispin 	int i, ret;
273171bb2f1SJohn Crispin 
27461fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
27561fa969fSJohn Crispin 		if (of_address_to_resource(node, i, &res))
2763645da02SJohn Crispin 			panic("Failed to get icu memory range");
277171bb2f1SJohn Crispin 
2786e807852SHauke Mehrtens 		if (!request_mem_region(res.start, resource_size(&res),
2796e807852SHauke Mehrtens 					res.name))
2803645da02SJohn Crispin 			pr_err("Failed to request icu memory");
281171bb2f1SJohn Crispin 
28261fa969fSJohn Crispin 		ltq_icu_membase[i] = ioremap_nocache(res.start,
28361fa969fSJohn Crispin 					resource_size(&res));
28461fa969fSJohn Crispin 		if (!ltq_icu_membase[i])
285ab75dc02SRalf Baechle 			panic("Failed to remap icu memory");
28661fa969fSJohn Crispin 	}
287171bb2f1SJohn Crispin 
28816f70b56SJohn Crispin 	/* turn off all irqs by default */
28961fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++) {
290171bb2f1SJohn Crispin 		/* make sure all irqs are turned off by default */
29161fa969fSJohn Crispin 		ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER);
292171bb2f1SJohn Crispin 		/* clear all possibly pending interrupts */
29361fa969fSJohn Crispin 		ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR);
29416f70b56SJohn Crispin 	}
295171bb2f1SJohn Crispin 
296171bb2f1SJohn Crispin 	mips_cpu_irq_init();
297171bb2f1SJohn Crispin 
29861fa969fSJohn Crispin 	for (i = 0; i < MAX_IM; i++)
2996c356edaSFelix Fietkau 		irq_set_chained_handler(i + 2, ltq_hw_irq_handler);
300171bb2f1SJohn Crispin 
301c2c9c788SJohn Crispin 	ltq_domain = irq_domain_add_linear(node,
30261fa969fSJohn Crispin 		(MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
3033645da02SJohn Crispin 		&irq_domain_ops, 0);
304171bb2f1SJohn Crispin 
30559c11579SJohn Crispin 	/* tell oprofile which irq to use */
306a669efc4SAndrew Bresticker 	ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ);
307c2c9c788SJohn Crispin 
308d32caf94SJohn Crispin 	/* the external interrupts are optional and xway only */
309d32caf94SJohn Crispin 	eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway");
310d32caf94SJohn Crispin 	if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) {
311d32caf94SJohn Crispin 		/* find out how many external irq sources we have */
312fe46e503SJohn Crispin 		exin_avail = of_property_count_u32_elems(eiu_node,
313fe46e503SJohn Crispin 							 "lantiq,eiu-irqs");
314d32caf94SJohn Crispin 
315d32caf94SJohn Crispin 		if (exin_avail > MAX_EIU)
316d32caf94SJohn Crispin 			exin_avail = MAX_EIU;
317d32caf94SJohn Crispin 
318fe46e503SJohn Crispin 		ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs",
319d32caf94SJohn Crispin 						ltq_eiu_irq, exin_avail);
320fe46e503SJohn Crispin 		if (ret)
321d32caf94SJohn Crispin 			panic("failed to load external irq resources");
322d32caf94SJohn Crispin 
3236e807852SHauke Mehrtens 		if (!request_mem_region(res.start, resource_size(&res),
3246e807852SHauke Mehrtens 							res.name))
325d32caf94SJohn Crispin 			pr_err("Failed to request eiu memory");
326d32caf94SJohn Crispin 
327d32caf94SJohn Crispin 		ltq_eiu_membase = ioremap_nocache(res.start,
328d32caf94SJohn Crispin 							resource_size(&res));
329d32caf94SJohn Crispin 		if (!ltq_eiu_membase)
330d32caf94SJohn Crispin 			panic("Failed to remap eiu memory");
331d32caf94SJohn Crispin 	}
332d32caf94SJohn Crispin 
3333645da02SJohn Crispin 	return 0;
334171bb2f1SJohn Crispin }
335171bb2f1SJohn Crispin 
336a669efc4SAndrew Bresticker int get_c0_perfcount_int(void)
337a669efc4SAndrew Bresticker {
338a669efc4SAndrew Bresticker 	return ltq_perfcount_irq;
339a669efc4SAndrew Bresticker }
3400cb0985fSFelix Fietkau EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
341a669efc4SAndrew Bresticker 
342078a55fcSPaul Gortmaker unsigned int get_c0_compare_int(void)
343171bb2f1SJohn Crispin {
344390d1b46SHauke Mehrtens 	return CP0_LEGACY_COMPARE_IRQ;
345171bb2f1SJohn Crispin }
3463645da02SJohn Crispin 
34764a95283SPetr Cvek static const struct of_device_id of_irq_ids[] __initconst = {
3483645da02SJohn Crispin 	{ .compatible = "lantiq,icu", .data = icu_of_init },
3493645da02SJohn Crispin 	{},
3503645da02SJohn Crispin };
3513645da02SJohn Crispin 
3523645da02SJohn Crispin void __init arch_init_irq(void)
3533645da02SJohn Crispin {
3543645da02SJohn Crispin 	of_irq_init(of_irq_ids);
3553645da02SJohn Crispin }
356