xref: /openbmc/linux/arch/mips/kvm/tlb.c (revision 138f7ad9)
1d7d5b05fSDeng-Cheng Zhu /*
2d7d5b05fSDeng-Cheng Zhu  * This file is subject to the terms and conditions of the GNU General Public
3d7d5b05fSDeng-Cheng Zhu  * License.  See the file "COPYING" in the main directory of this archive
4d7d5b05fSDeng-Cheng Zhu  * for more details.
5d7d5b05fSDeng-Cheng Zhu  *
6d7d5b05fSDeng-Cheng Zhu  * KVM/MIPS TLB handling, this file is part of the Linux host kernel so that
7d7d5b05fSDeng-Cheng Zhu  * TLB handlers run from KSEG0
8d7d5b05fSDeng-Cheng Zhu  *
9d7d5b05fSDeng-Cheng Zhu  * Copyright (C) 2012  MIPS Technologies, Inc.  All rights reserved.
10d7d5b05fSDeng-Cheng Zhu  * Authors: Sanjay Lal <sanjayl@kymasys.com>
11d7d5b05fSDeng-Cheng Zhu  */
12d7d5b05fSDeng-Cheng Zhu 
13d7d5b05fSDeng-Cheng Zhu #include <linux/sched.h>
14d7d5b05fSDeng-Cheng Zhu #include <linux/smp.h>
15d7d5b05fSDeng-Cheng Zhu #include <linux/mm.h>
16d7d5b05fSDeng-Cheng Zhu #include <linux/delay.h>
17403015b3SJames Hogan #include <linux/export.h>
18d7d5b05fSDeng-Cheng Zhu #include <linux/kvm_host.h>
19d7d5b05fSDeng-Cheng Zhu #include <linux/srcu.h>
20d7d5b05fSDeng-Cheng Zhu 
21d7d5b05fSDeng-Cheng Zhu #include <asm/cpu.h>
22d7d5b05fSDeng-Cheng Zhu #include <asm/bootinfo.h>
23d7d5b05fSDeng-Cheng Zhu #include <asm/mmu_context.h>
24d7d5b05fSDeng-Cheng Zhu #include <asm/pgtable.h>
25d7d5b05fSDeng-Cheng Zhu #include <asm/cacheflush.h>
26d7d5b05fSDeng-Cheng Zhu #include <asm/tlb.h>
27d7d5b05fSDeng-Cheng Zhu 
28d7d5b05fSDeng-Cheng Zhu #undef CONFIG_MIPS_MT
29d7d5b05fSDeng-Cheng Zhu #include <asm/r4kcache.h>
30d7d5b05fSDeng-Cheng Zhu #define CONFIG_MIPS_MT
31d7d5b05fSDeng-Cheng Zhu 
32d7d5b05fSDeng-Cheng Zhu #define KVM_GUEST_PC_TLB    0
33d7d5b05fSDeng-Cheng Zhu #define KVM_GUEST_SP_TLB    1
34d7d5b05fSDeng-Cheng Zhu 
35d7d5b05fSDeng-Cheng Zhu atomic_t kvm_mips_instance;
36cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_instance);
37d7d5b05fSDeng-Cheng Zhu 
38403015b3SJames Hogan static u32 kvm_mips_get_kernel_asid(struct kvm_vcpu *vcpu)
39d7d5b05fSDeng-Cheng Zhu {
404edf00a4SPaul Burton 	int cpu = smp_processor_id();
414edf00a4SPaul Burton 
424edf00a4SPaul Burton 	return vcpu->arch.guest_kernel_asid[cpu] &
434edf00a4SPaul Burton 			cpu_asid_mask(&cpu_data[cpu]);
44d7d5b05fSDeng-Cheng Zhu }
45d7d5b05fSDeng-Cheng Zhu 
46403015b3SJames Hogan static u32 kvm_mips_get_user_asid(struct kvm_vcpu *vcpu)
47d7d5b05fSDeng-Cheng Zhu {
484edf00a4SPaul Burton 	int cpu = smp_processor_id();
494edf00a4SPaul Burton 
504edf00a4SPaul Burton 	return vcpu->arch.guest_user_asid[cpu] &
514edf00a4SPaul Burton 			cpu_asid_mask(&cpu_data[cpu]);
52d7d5b05fSDeng-Cheng Zhu }
53d7d5b05fSDeng-Cheng Zhu 
54bdb7ed86SJames Hogan inline u32 kvm_mips_get_commpage_asid(struct kvm_vcpu *vcpu)
55d7d5b05fSDeng-Cheng Zhu {
56d7d5b05fSDeng-Cheng Zhu 	return vcpu->kvm->arch.commpage_tlb;
57d7d5b05fSDeng-Cheng Zhu }
58d7d5b05fSDeng-Cheng Zhu 
59d7d5b05fSDeng-Cheng Zhu /* Structure defining an tlb entry data set. */
60d7d5b05fSDeng-Cheng Zhu 
61d7d5b05fSDeng-Cheng Zhu void kvm_mips_dump_host_tlbs(void)
62d7d5b05fSDeng-Cheng Zhu {
63d7d5b05fSDeng-Cheng Zhu 	unsigned long old_entryhi;
64d7d5b05fSDeng-Cheng Zhu 	unsigned long old_pagemask;
65d7d5b05fSDeng-Cheng Zhu 	struct kvm_mips_tlb tlb;
66d7d5b05fSDeng-Cheng Zhu 	unsigned long flags;
67d7d5b05fSDeng-Cheng Zhu 	int i;
68d7d5b05fSDeng-Cheng Zhu 
69d7d5b05fSDeng-Cheng Zhu 	local_irq_save(flags);
70d7d5b05fSDeng-Cheng Zhu 
71d7d5b05fSDeng-Cheng Zhu 	old_entryhi = read_c0_entryhi();
72d7d5b05fSDeng-Cheng Zhu 	old_pagemask = read_c0_pagemask();
73d7d5b05fSDeng-Cheng Zhu 
74d7d5b05fSDeng-Cheng Zhu 	kvm_info("HOST TLBs:\n");
754edf00a4SPaul Burton 	kvm_info("ASID: %#lx\n", read_c0_entryhi() &
764edf00a4SPaul Burton 		 cpu_asid_mask(&current_cpu_data));
77d7d5b05fSDeng-Cheng Zhu 
78d7d5b05fSDeng-Cheng Zhu 	for (i = 0; i < current_cpu_data.tlbsize; i++) {
79d7d5b05fSDeng-Cheng Zhu 		write_c0_index(i);
80d7d5b05fSDeng-Cheng Zhu 		mtc0_tlbw_hazard();
81d7d5b05fSDeng-Cheng Zhu 
82d7d5b05fSDeng-Cheng Zhu 		tlb_read();
83d7d5b05fSDeng-Cheng Zhu 		tlbw_use_hazard();
84d7d5b05fSDeng-Cheng Zhu 
85d7d5b05fSDeng-Cheng Zhu 		tlb.tlb_hi = read_c0_entryhi();
86d7d5b05fSDeng-Cheng Zhu 		tlb.tlb_lo0 = read_c0_entrylo0();
87d7d5b05fSDeng-Cheng Zhu 		tlb.tlb_lo1 = read_c0_entrylo1();
88d7d5b05fSDeng-Cheng Zhu 		tlb.tlb_mask = read_c0_pagemask();
89d7d5b05fSDeng-Cheng Zhu 
90d7d5b05fSDeng-Cheng Zhu 		kvm_info("TLB%c%3d Hi 0x%08lx ",
91d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo0 | tlb.tlb_lo1) & MIPS3_PG_V ? ' ' : '*',
92d7d5b05fSDeng-Cheng Zhu 			 i, tlb.tlb_hi);
938cffd197SJames Hogan 		kvm_info("Lo0=0x%09llx %c%c attr %lx ",
948cffd197SJames Hogan 			 (u64) mips3_tlbpfn_to_paddr(tlb.tlb_lo0),
95d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo0 & MIPS3_PG_D) ? 'D' : ' ',
96d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo0 & MIPS3_PG_G) ? 'G' : ' ',
97d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo0 >> 3) & 7);
988cffd197SJames Hogan 		kvm_info("Lo1=0x%09llx %c%c attr %lx sz=%lx\n",
998cffd197SJames Hogan 			 (u64) mips3_tlbpfn_to_paddr(tlb.tlb_lo1),
100d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo1 & MIPS3_PG_D) ? 'D' : ' ',
101d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo1 & MIPS3_PG_G) ? 'G' : ' ',
102d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo1 >> 3) & 7, tlb.tlb_mask);
103d7d5b05fSDeng-Cheng Zhu 	}
104d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(old_entryhi);
105d7d5b05fSDeng-Cheng Zhu 	write_c0_pagemask(old_pagemask);
106d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
107d7d5b05fSDeng-Cheng Zhu 	local_irq_restore(flags);
108d7d5b05fSDeng-Cheng Zhu }
109cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_dump_host_tlbs);
110d7d5b05fSDeng-Cheng Zhu 
111d7d5b05fSDeng-Cheng Zhu void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu)
112d7d5b05fSDeng-Cheng Zhu {
113d7d5b05fSDeng-Cheng Zhu 	struct mips_coproc *cop0 = vcpu->arch.cop0;
114d7d5b05fSDeng-Cheng Zhu 	struct kvm_mips_tlb tlb;
115d7d5b05fSDeng-Cheng Zhu 	int i;
116d7d5b05fSDeng-Cheng Zhu 
117d7d5b05fSDeng-Cheng Zhu 	kvm_info("Guest TLBs:\n");
118d7d5b05fSDeng-Cheng Zhu 	kvm_info("Guest EntryHi: %#lx\n", kvm_read_c0_guest_entryhi(cop0));
119d7d5b05fSDeng-Cheng Zhu 
120d7d5b05fSDeng-Cheng Zhu 	for (i = 0; i < KVM_MIPS_GUEST_TLB_SIZE; i++) {
121d7d5b05fSDeng-Cheng Zhu 		tlb = vcpu->arch.guest_tlb[i];
122d7d5b05fSDeng-Cheng Zhu 		kvm_info("TLB%c%3d Hi 0x%08lx ",
123d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo0 | tlb.tlb_lo1) & MIPS3_PG_V ? ' ' : '*',
124d7d5b05fSDeng-Cheng Zhu 			 i, tlb.tlb_hi);
1258cffd197SJames Hogan 		kvm_info("Lo0=0x%09llx %c%c attr %lx ",
1268cffd197SJames Hogan 			 (u64) mips3_tlbpfn_to_paddr(tlb.tlb_lo0),
127d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo0 & MIPS3_PG_D) ? 'D' : ' ',
128d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo0 & MIPS3_PG_G) ? 'G' : ' ',
129d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo0 >> 3) & 7);
1308cffd197SJames Hogan 		kvm_info("Lo1=0x%09llx %c%c attr %lx sz=%lx\n",
1318cffd197SJames Hogan 			 (u64) mips3_tlbpfn_to_paddr(tlb.tlb_lo1),
132d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo1 & MIPS3_PG_D) ? 'D' : ' ',
133d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo1 & MIPS3_PG_G) ? 'G' : ' ',
134d7d5b05fSDeng-Cheng Zhu 			 (tlb.tlb_lo1 >> 3) & 7, tlb.tlb_mask);
135d7d5b05fSDeng-Cheng Zhu 	}
136d7d5b05fSDeng-Cheng Zhu }
137cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_dump_guest_tlbs);
138d7d5b05fSDeng-Cheng Zhu 
139d7d5b05fSDeng-Cheng Zhu /* XXXKYMA: Must be called with interrupts disabled */
140d7d5b05fSDeng-Cheng Zhu /* set flush_dcache_mask == 0 if no dcache flush required */
141d7d5b05fSDeng-Cheng Zhu int kvm_mips_host_tlb_write(struct kvm_vcpu *vcpu, unsigned long entryhi,
142d7d5b05fSDeng-Cheng Zhu 			    unsigned long entrylo0, unsigned long entrylo1,
143d7d5b05fSDeng-Cheng Zhu 			    int flush_dcache_mask)
144d7d5b05fSDeng-Cheng Zhu {
145d7d5b05fSDeng-Cheng Zhu 	unsigned long flags;
146d7d5b05fSDeng-Cheng Zhu 	unsigned long old_entryhi;
147d7d5b05fSDeng-Cheng Zhu 	int idx;
148d7d5b05fSDeng-Cheng Zhu 
149d7d5b05fSDeng-Cheng Zhu 	local_irq_save(flags);
150d7d5b05fSDeng-Cheng Zhu 
151d7d5b05fSDeng-Cheng Zhu 	old_entryhi = read_c0_entryhi();
152d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(entryhi);
153d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
154d7d5b05fSDeng-Cheng Zhu 
155d7d5b05fSDeng-Cheng Zhu 	tlb_probe();
156d7d5b05fSDeng-Cheng Zhu 	tlb_probe_hazard();
157d7d5b05fSDeng-Cheng Zhu 	idx = read_c0_index();
158d7d5b05fSDeng-Cheng Zhu 
159d7d5b05fSDeng-Cheng Zhu 	if (idx > current_cpu_data.tlbsize) {
160d7d5b05fSDeng-Cheng Zhu 		kvm_err("%s: Invalid Index: %d\n", __func__, idx);
161d7d5b05fSDeng-Cheng Zhu 		kvm_mips_dump_host_tlbs();
162cfec0e75STapasweni Pathak 		local_irq_restore(flags);
163d7d5b05fSDeng-Cheng Zhu 		return -1;
164d7d5b05fSDeng-Cheng Zhu 	}
165d7d5b05fSDeng-Cheng Zhu 
166d7d5b05fSDeng-Cheng Zhu 	write_c0_entrylo0(entrylo0);
167d7d5b05fSDeng-Cheng Zhu 	write_c0_entrylo1(entrylo1);
168d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
169d7d5b05fSDeng-Cheng Zhu 
170d7d5b05fSDeng-Cheng Zhu 	if (idx < 0)
171d7d5b05fSDeng-Cheng Zhu 		tlb_write_random();
172d7d5b05fSDeng-Cheng Zhu 	else
173d7d5b05fSDeng-Cheng Zhu 		tlb_write_indexed();
174d7d5b05fSDeng-Cheng Zhu 	tlbw_use_hazard();
175d7d5b05fSDeng-Cheng Zhu 
176d7d5b05fSDeng-Cheng Zhu 	kvm_debug("@ %#lx idx: %2d [entryhi(R): %#lx] entrylo0(R): 0x%08lx, entrylo1(R): 0x%08lx\n",
177d7d5b05fSDeng-Cheng Zhu 		  vcpu->arch.pc, idx, read_c0_entryhi(),
178d7d5b05fSDeng-Cheng Zhu 		  read_c0_entrylo0(), read_c0_entrylo1());
179d7d5b05fSDeng-Cheng Zhu 
180d7d5b05fSDeng-Cheng Zhu 	/* Flush D-cache */
181d7d5b05fSDeng-Cheng Zhu 	if (flush_dcache_mask) {
182d7d5b05fSDeng-Cheng Zhu 		if (entrylo0 & MIPS3_PG_V) {
183d7d5b05fSDeng-Cheng Zhu 			++vcpu->stat.flush_dcache_exits;
184d7d5b05fSDeng-Cheng Zhu 			flush_data_cache_page((entryhi & VPN2_MASK) &
185d7d5b05fSDeng-Cheng Zhu 					      ~flush_dcache_mask);
186d7d5b05fSDeng-Cheng Zhu 		}
187d7d5b05fSDeng-Cheng Zhu 		if (entrylo1 & MIPS3_PG_V) {
188d7d5b05fSDeng-Cheng Zhu 			++vcpu->stat.flush_dcache_exits;
189d7d5b05fSDeng-Cheng Zhu 			flush_data_cache_page(((entryhi & VPN2_MASK) &
190d7d5b05fSDeng-Cheng Zhu 					       ~flush_dcache_mask) |
191d7d5b05fSDeng-Cheng Zhu 					      (0x1 << PAGE_SHIFT));
192d7d5b05fSDeng-Cheng Zhu 		}
193d7d5b05fSDeng-Cheng Zhu 	}
194d7d5b05fSDeng-Cheng Zhu 
195d7d5b05fSDeng-Cheng Zhu 	/* Restore old ASID */
196d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(old_entryhi);
197d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
198d7d5b05fSDeng-Cheng Zhu 	local_irq_restore(flags);
199d7d5b05fSDeng-Cheng Zhu 	return 0;
200d7d5b05fSDeng-Cheng Zhu }
201403015b3SJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_host_tlb_write);
202d7d5b05fSDeng-Cheng Zhu 
203d7d5b05fSDeng-Cheng Zhu int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
204d7d5b05fSDeng-Cheng Zhu 	struct kvm_vcpu *vcpu)
205d7d5b05fSDeng-Cheng Zhu {
206ba049e93SDan Williams 	kvm_pfn_t pfn0, pfn1;
207d7d5b05fSDeng-Cheng Zhu 	unsigned long flags, old_entryhi = 0, vaddr = 0;
208d7d5b05fSDeng-Cheng Zhu 	unsigned long entrylo0 = 0, entrylo1 = 0;
209d7d5b05fSDeng-Cheng Zhu 
210d7d5b05fSDeng-Cheng Zhu 	pfn0 = CPHYSADDR(vcpu->arch.kseg0_commpage) >> PAGE_SHIFT;
211d7d5b05fSDeng-Cheng Zhu 	pfn1 = 0;
212d7d5b05fSDeng-Cheng Zhu 	entrylo0 = mips3_paddr_to_tlbpfn(pfn0 << PAGE_SHIFT) | (0x3 << 3) |
213d7d5b05fSDeng-Cheng Zhu 		   (1 << 2) | (0x1 << 1);
214d7d5b05fSDeng-Cheng Zhu 	entrylo1 = 0;
215d7d5b05fSDeng-Cheng Zhu 
216d7d5b05fSDeng-Cheng Zhu 	local_irq_save(flags);
217d7d5b05fSDeng-Cheng Zhu 
218d7d5b05fSDeng-Cheng Zhu 	old_entryhi = read_c0_entryhi();
219d7d5b05fSDeng-Cheng Zhu 	vaddr = badvaddr & (PAGE_MASK << 1);
220d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(vaddr | kvm_mips_get_kernel_asid(vcpu));
221d7d5b05fSDeng-Cheng Zhu 	write_c0_entrylo0(entrylo0);
222d7d5b05fSDeng-Cheng Zhu 	write_c0_entrylo1(entrylo1);
223d7d5b05fSDeng-Cheng Zhu 	write_c0_index(kvm_mips_get_commpage_asid(vcpu));
224d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
225d7d5b05fSDeng-Cheng Zhu 	tlb_write_indexed();
226d7d5b05fSDeng-Cheng Zhu 	tlbw_use_hazard();
227d7d5b05fSDeng-Cheng Zhu 
228d7d5b05fSDeng-Cheng Zhu 	kvm_debug("@ %#lx idx: %2d [entryhi(R): %#lx] entrylo0 (R): 0x%08lx, entrylo1(R): 0x%08lx\n",
229d7d5b05fSDeng-Cheng Zhu 		  vcpu->arch.pc, read_c0_index(), read_c0_entryhi(),
230d7d5b05fSDeng-Cheng Zhu 		  read_c0_entrylo0(), read_c0_entrylo1());
231d7d5b05fSDeng-Cheng Zhu 
232d7d5b05fSDeng-Cheng Zhu 	/* Restore old ASID */
233d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(old_entryhi);
234d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
235d7d5b05fSDeng-Cheng Zhu 	local_irq_restore(flags);
236d7d5b05fSDeng-Cheng Zhu 
237d7d5b05fSDeng-Cheng Zhu 	return 0;
238d7d5b05fSDeng-Cheng Zhu }
239cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_handle_commpage_tlb_fault);
240d7d5b05fSDeng-Cheng Zhu 
241d7d5b05fSDeng-Cheng Zhu int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long entryhi)
242d7d5b05fSDeng-Cheng Zhu {
243d7d5b05fSDeng-Cheng Zhu 	int i;
244d7d5b05fSDeng-Cheng Zhu 	int index = -1;
245d7d5b05fSDeng-Cheng Zhu 	struct kvm_mips_tlb *tlb = vcpu->arch.guest_tlb;
246d7d5b05fSDeng-Cheng Zhu 
247d7d5b05fSDeng-Cheng Zhu 	for (i = 0; i < KVM_MIPS_GUEST_TLB_SIZE; i++) {
248d7d5b05fSDeng-Cheng Zhu 		if (TLB_HI_VPN2_HIT(tlb[i], entryhi) &&
249d7d5b05fSDeng-Cheng Zhu 		    TLB_HI_ASID_HIT(tlb[i], entryhi)) {
250d7d5b05fSDeng-Cheng Zhu 			index = i;
251d7d5b05fSDeng-Cheng Zhu 			break;
252d7d5b05fSDeng-Cheng Zhu 		}
253d7d5b05fSDeng-Cheng Zhu 	}
254d7d5b05fSDeng-Cheng Zhu 
255d7d5b05fSDeng-Cheng Zhu 	kvm_debug("%s: entryhi: %#lx, index: %d lo0: %#lx, lo1: %#lx\n",
256d7d5b05fSDeng-Cheng Zhu 		  __func__, entryhi, index, tlb[i].tlb_lo0, tlb[i].tlb_lo1);
257d7d5b05fSDeng-Cheng Zhu 
258d7d5b05fSDeng-Cheng Zhu 	return index;
259d7d5b05fSDeng-Cheng Zhu }
260cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_guest_tlb_lookup);
261d7d5b05fSDeng-Cheng Zhu 
262d7d5b05fSDeng-Cheng Zhu int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr)
263d7d5b05fSDeng-Cheng Zhu {
264d7d5b05fSDeng-Cheng Zhu 	unsigned long old_entryhi, flags;
265d7d5b05fSDeng-Cheng Zhu 	int idx;
266d7d5b05fSDeng-Cheng Zhu 
267d7d5b05fSDeng-Cheng Zhu 	local_irq_save(flags);
268d7d5b05fSDeng-Cheng Zhu 
269d7d5b05fSDeng-Cheng Zhu 	old_entryhi = read_c0_entryhi();
270d7d5b05fSDeng-Cheng Zhu 
271d7d5b05fSDeng-Cheng Zhu 	if (KVM_GUEST_KERNEL_MODE(vcpu))
272d7d5b05fSDeng-Cheng Zhu 		write_c0_entryhi((vaddr & VPN2_MASK) |
273d7d5b05fSDeng-Cheng Zhu 				 kvm_mips_get_kernel_asid(vcpu));
274d7d5b05fSDeng-Cheng Zhu 	else {
275d7d5b05fSDeng-Cheng Zhu 		write_c0_entryhi((vaddr & VPN2_MASK) |
276d7d5b05fSDeng-Cheng Zhu 				 kvm_mips_get_user_asid(vcpu));
277d7d5b05fSDeng-Cheng Zhu 	}
278d7d5b05fSDeng-Cheng Zhu 
279d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
280d7d5b05fSDeng-Cheng Zhu 
281d7d5b05fSDeng-Cheng Zhu 	tlb_probe();
282d7d5b05fSDeng-Cheng Zhu 	tlb_probe_hazard();
283d7d5b05fSDeng-Cheng Zhu 	idx = read_c0_index();
284d7d5b05fSDeng-Cheng Zhu 
285d7d5b05fSDeng-Cheng Zhu 	/* Restore old ASID */
286d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(old_entryhi);
287d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
288d7d5b05fSDeng-Cheng Zhu 
289d7d5b05fSDeng-Cheng Zhu 	local_irq_restore(flags);
290d7d5b05fSDeng-Cheng Zhu 
291d7d5b05fSDeng-Cheng Zhu 	kvm_debug("Host TLB lookup, %#lx, idx: %2d\n", vaddr, idx);
292d7d5b05fSDeng-Cheng Zhu 
293d7d5b05fSDeng-Cheng Zhu 	return idx;
294d7d5b05fSDeng-Cheng Zhu }
295cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_host_tlb_lookup);
296d7d5b05fSDeng-Cheng Zhu 
297d7d5b05fSDeng-Cheng Zhu int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long va)
298d7d5b05fSDeng-Cheng Zhu {
299d7d5b05fSDeng-Cheng Zhu 	int idx;
300d7d5b05fSDeng-Cheng Zhu 	unsigned long flags, old_entryhi;
301d7d5b05fSDeng-Cheng Zhu 
302d7d5b05fSDeng-Cheng Zhu 	local_irq_save(flags);
303d7d5b05fSDeng-Cheng Zhu 
304d7d5b05fSDeng-Cheng Zhu 	old_entryhi = read_c0_entryhi();
305d7d5b05fSDeng-Cheng Zhu 
306d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi((va & VPN2_MASK) | kvm_mips_get_user_asid(vcpu));
307d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
308d7d5b05fSDeng-Cheng Zhu 
309d7d5b05fSDeng-Cheng Zhu 	tlb_probe();
310d7d5b05fSDeng-Cheng Zhu 	tlb_probe_hazard();
311d7d5b05fSDeng-Cheng Zhu 	idx = read_c0_index();
312d7d5b05fSDeng-Cheng Zhu 
313d7d5b05fSDeng-Cheng Zhu 	if (idx >= current_cpu_data.tlbsize)
314d7d5b05fSDeng-Cheng Zhu 		BUG();
315d7d5b05fSDeng-Cheng Zhu 
316d7d5b05fSDeng-Cheng Zhu 	if (idx > 0) {
317d7d5b05fSDeng-Cheng Zhu 		write_c0_entryhi(UNIQUE_ENTRYHI(idx));
318d7d5b05fSDeng-Cheng Zhu 		write_c0_entrylo0(0);
319d7d5b05fSDeng-Cheng Zhu 		write_c0_entrylo1(0);
320d7d5b05fSDeng-Cheng Zhu 		mtc0_tlbw_hazard();
321d7d5b05fSDeng-Cheng Zhu 
322d7d5b05fSDeng-Cheng Zhu 		tlb_write_indexed();
323138f7ad9SJames Hogan 		tlbw_use_hazard();
324d7d5b05fSDeng-Cheng Zhu 	}
325d7d5b05fSDeng-Cheng Zhu 
326d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(old_entryhi);
327d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
328d7d5b05fSDeng-Cheng Zhu 
329d7d5b05fSDeng-Cheng Zhu 	local_irq_restore(flags);
330d7d5b05fSDeng-Cheng Zhu 
331d7d5b05fSDeng-Cheng Zhu 	if (idx > 0)
332d7d5b05fSDeng-Cheng Zhu 		kvm_debug("%s: Invalidated entryhi %#lx @ idx %d\n", __func__,
333d7d5b05fSDeng-Cheng Zhu 			  (va & VPN2_MASK) | kvm_mips_get_user_asid(vcpu), idx);
334d7d5b05fSDeng-Cheng Zhu 
335d7d5b05fSDeng-Cheng Zhu 	return 0;
336d7d5b05fSDeng-Cheng Zhu }
337cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_host_tlb_inv);
338d7d5b05fSDeng-Cheng Zhu 
339d7d5b05fSDeng-Cheng Zhu void kvm_mips_flush_host_tlb(int skip_kseg0)
340d7d5b05fSDeng-Cheng Zhu {
341d7d5b05fSDeng-Cheng Zhu 	unsigned long flags;
342d7d5b05fSDeng-Cheng Zhu 	unsigned long old_entryhi, entryhi;
343d7d5b05fSDeng-Cheng Zhu 	unsigned long old_pagemask;
344d7d5b05fSDeng-Cheng Zhu 	int entry = 0;
345d7d5b05fSDeng-Cheng Zhu 	int maxentry = current_cpu_data.tlbsize;
346d7d5b05fSDeng-Cheng Zhu 
347d7d5b05fSDeng-Cheng Zhu 	local_irq_save(flags);
348d7d5b05fSDeng-Cheng Zhu 
349d7d5b05fSDeng-Cheng Zhu 	old_entryhi = read_c0_entryhi();
350d7d5b05fSDeng-Cheng Zhu 	old_pagemask = read_c0_pagemask();
351d7d5b05fSDeng-Cheng Zhu 
352d7d5b05fSDeng-Cheng Zhu 	/* Blast 'em all away. */
353d7d5b05fSDeng-Cheng Zhu 	for (entry = 0; entry < maxentry; entry++) {
354d7d5b05fSDeng-Cheng Zhu 		write_c0_index(entry);
355d7d5b05fSDeng-Cheng Zhu 
356d7d5b05fSDeng-Cheng Zhu 		if (skip_kseg0) {
357138f7ad9SJames Hogan 			mtc0_tlbr_hazard();
358d7d5b05fSDeng-Cheng Zhu 			tlb_read();
359138f7ad9SJames Hogan 			tlb_read_hazard();
360d7d5b05fSDeng-Cheng Zhu 
361d7d5b05fSDeng-Cheng Zhu 			entryhi = read_c0_entryhi();
362d7d5b05fSDeng-Cheng Zhu 
363d7d5b05fSDeng-Cheng Zhu 			/* Don't blow away guest kernel entries */
364d7d5b05fSDeng-Cheng Zhu 			if (KVM_GUEST_KSEGX(entryhi) == KVM_GUEST_KSEG0)
365d7d5b05fSDeng-Cheng Zhu 				continue;
366d7d5b05fSDeng-Cheng Zhu 		}
367d7d5b05fSDeng-Cheng Zhu 
368d7d5b05fSDeng-Cheng Zhu 		/* Make sure all entries differ. */
369d7d5b05fSDeng-Cheng Zhu 		write_c0_entryhi(UNIQUE_ENTRYHI(entry));
370d7d5b05fSDeng-Cheng Zhu 		write_c0_entrylo0(0);
371d7d5b05fSDeng-Cheng Zhu 		write_c0_entrylo1(0);
372d7d5b05fSDeng-Cheng Zhu 		mtc0_tlbw_hazard();
373d7d5b05fSDeng-Cheng Zhu 
374d7d5b05fSDeng-Cheng Zhu 		tlb_write_indexed();
375d7d5b05fSDeng-Cheng Zhu 		tlbw_use_hazard();
376138f7ad9SJames Hogan 	}
377d7d5b05fSDeng-Cheng Zhu 
378d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(old_entryhi);
379d7d5b05fSDeng-Cheng Zhu 	write_c0_pagemask(old_pagemask);
380d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
381d7d5b05fSDeng-Cheng Zhu 
382d7d5b05fSDeng-Cheng Zhu 	local_irq_restore(flags);
383d7d5b05fSDeng-Cheng Zhu }
384cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_mips_flush_host_tlb);
385d7d5b05fSDeng-Cheng Zhu 
386d7d5b05fSDeng-Cheng Zhu void kvm_local_flush_tlb_all(void)
387d7d5b05fSDeng-Cheng Zhu {
388d7d5b05fSDeng-Cheng Zhu 	unsigned long flags;
389d7d5b05fSDeng-Cheng Zhu 	unsigned long old_ctx;
390d7d5b05fSDeng-Cheng Zhu 	int entry = 0;
391d7d5b05fSDeng-Cheng Zhu 
392d7d5b05fSDeng-Cheng Zhu 	local_irq_save(flags);
393d7d5b05fSDeng-Cheng Zhu 	/* Save old context and create impossible VPN2 value */
394d7d5b05fSDeng-Cheng Zhu 	old_ctx = read_c0_entryhi();
395d7d5b05fSDeng-Cheng Zhu 	write_c0_entrylo0(0);
396d7d5b05fSDeng-Cheng Zhu 	write_c0_entrylo1(0);
397d7d5b05fSDeng-Cheng Zhu 
398d7d5b05fSDeng-Cheng Zhu 	/* Blast 'em all away. */
399d7d5b05fSDeng-Cheng Zhu 	while (entry < current_cpu_data.tlbsize) {
400d7d5b05fSDeng-Cheng Zhu 		/* Make sure all entries differ. */
401d7d5b05fSDeng-Cheng Zhu 		write_c0_entryhi(UNIQUE_ENTRYHI(entry));
402d7d5b05fSDeng-Cheng Zhu 		write_c0_index(entry);
403d7d5b05fSDeng-Cheng Zhu 		mtc0_tlbw_hazard();
404d7d5b05fSDeng-Cheng Zhu 		tlb_write_indexed();
405138f7ad9SJames Hogan 		tlbw_use_hazard();
406d7d5b05fSDeng-Cheng Zhu 		entry++;
407d7d5b05fSDeng-Cheng Zhu 	}
408d7d5b05fSDeng-Cheng Zhu 	write_c0_entryhi(old_ctx);
409d7d5b05fSDeng-Cheng Zhu 	mtc0_tlbw_hazard();
410d7d5b05fSDeng-Cheng Zhu 
411d7d5b05fSDeng-Cheng Zhu 	local_irq_restore(flags);
412d7d5b05fSDeng-Cheng Zhu }
413cb1b447fSJames Hogan EXPORT_SYMBOL_GPL(kvm_local_flush_tlb_all);
414