xref: /openbmc/linux/arch/mips/include/asm/sn/ioc3.h (revision 2c428871)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2384740dcSRalf Baechle /*
3384740dcSRalf Baechle  * Copyright (C) 1999, 2000 Ralf Baechle
4384740dcSRalf Baechle  * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
5384740dcSRalf Baechle  */
6cbe7d517SThomas Bogendoerfer #ifndef MIPS_SN_IOC3_H
7cbe7d517SThomas Bogendoerfer #define MIPS_SN_IOC3_H
8384740dcSRalf Baechle 
9384740dcSRalf Baechle #include <linux/types.h>
10384740dcSRalf Baechle 
11cbe7d517SThomas Bogendoerfer /* serial port register map */
12cbe7d517SThomas Bogendoerfer struct ioc3_serialregs {
13cbe7d517SThomas Bogendoerfer 	u32	sscr;
14cbe7d517SThomas Bogendoerfer 	u32	stpir;
15cbe7d517SThomas Bogendoerfer 	u32	stcir;
16cbe7d517SThomas Bogendoerfer 	u32	srpir;
17cbe7d517SThomas Bogendoerfer 	u32	srcir;
18cbe7d517SThomas Bogendoerfer 	u32	srtr;
19cbe7d517SThomas Bogendoerfer 	u32	shadow;
20cbe7d517SThomas Bogendoerfer };
21384740dcSRalf Baechle 
22cbe7d517SThomas Bogendoerfer /* SUPERIO uart register map */
23cbe7d517SThomas Bogendoerfer struct ioc3_uartregs {
2410cf8300SThomas Bogendoerfer 	u8	iu_lcr;
25cbe7d517SThomas Bogendoerfer 	union {
2610cf8300SThomas Bogendoerfer 		u8	iu_iir;	/* read only */
2710cf8300SThomas Bogendoerfer 		u8	iu_fcr;	/* write only */
28cbe7d517SThomas Bogendoerfer 	};
29cbe7d517SThomas Bogendoerfer 	union {
30cbe7d517SThomas Bogendoerfer 		u8	iu_ier;	/* DLAB == 0 */
31cbe7d517SThomas Bogendoerfer 		u8	iu_dlm;	/* DLAB == 1 */
32cbe7d517SThomas Bogendoerfer 	};
33cbe7d517SThomas Bogendoerfer 	union {
3410cf8300SThomas Bogendoerfer 		u8	iu_rbr;	/* read only, DLAB == 0 */
3510cf8300SThomas Bogendoerfer 		u8	iu_thr;	/* write only, DLAB == 0 */
3610cf8300SThomas Bogendoerfer 		u8	iu_dll;	/* DLAB == 1 */
37cbe7d517SThomas Bogendoerfer 	};
38cbe7d517SThomas Bogendoerfer 	u8	iu_scr;
3910cf8300SThomas Bogendoerfer 	u8	iu_msr;
4010cf8300SThomas Bogendoerfer 	u8	iu_lsr;
4110cf8300SThomas Bogendoerfer 	u8	iu_mcr;
42cbe7d517SThomas Bogendoerfer };
43384740dcSRalf Baechle 
44384740dcSRalf Baechle struct ioc3_sioregs {
45cbe7d517SThomas Bogendoerfer 	u8	fill[0x141];	/* starts at 0x141 */
46384740dcSRalf Baechle 
47cbe7d517SThomas Bogendoerfer 	u8	kbdcg;
4810cf8300SThomas Bogendoerfer 	u8	uartc;
49384740dcSRalf Baechle 
5010cf8300SThomas Bogendoerfer 	u8	fill0[0x151 - 0x142 - 1];
51384740dcSRalf Baechle 
52cbe7d517SThomas Bogendoerfer 	u8	pp_dcr;
5310cf8300SThomas Bogendoerfer 	u8	pp_dsr;
5410cf8300SThomas Bogendoerfer 	u8	pp_data;
55384740dcSRalf Baechle 
5610cf8300SThomas Bogendoerfer 	u8	fill1[0x159 - 0x153 - 1];
57384740dcSRalf Baechle 
58cbe7d517SThomas Bogendoerfer 	u8	pp_ecr;
5910cf8300SThomas Bogendoerfer 	u8	pp_cfgb;
6010cf8300SThomas Bogendoerfer 	u8	pp_fifa;
61384740dcSRalf Baechle 
6210cf8300SThomas Bogendoerfer 	u8	fill2[0x16a - 0x15b - 1];
63384740dcSRalf Baechle 
64cbe7d517SThomas Bogendoerfer 	u8	rtcdat;
6510cf8300SThomas Bogendoerfer 	u8	rtcad;
66384740dcSRalf Baechle 
6710cf8300SThomas Bogendoerfer 	u8	fill3[0x170 - 0x16b - 1];
68384740dcSRalf Baechle 
69384740dcSRalf Baechle 	struct ioc3_uartregs	uartb;	/* 0x20170  */
70384740dcSRalf Baechle 	struct ioc3_uartregs	uarta;	/* 0x20178  */
71384740dcSRalf Baechle };
72384740dcSRalf Baechle 
73cbe7d517SThomas Bogendoerfer struct ioc3_ethregs {
74cbe7d517SThomas Bogendoerfer 	u32	emcr;		/* 0x000f0  */
75cbe7d517SThomas Bogendoerfer 	u32	eisr;		/* 0x000f4  */
76cbe7d517SThomas Bogendoerfer 	u32	eier;		/* 0x000f8  */
77cbe7d517SThomas Bogendoerfer 	u32	ercsr;		/* 0x000fc  */
78cbe7d517SThomas Bogendoerfer 	u32	erbr_h;		/* 0x00100  */
79cbe7d517SThomas Bogendoerfer 	u32	erbr_l;		/* 0x00104  */
80cbe7d517SThomas Bogendoerfer 	u32	erbar;		/* 0x00108  */
81cbe7d517SThomas Bogendoerfer 	u32	ercir;		/* 0x0010c  */
82cbe7d517SThomas Bogendoerfer 	u32	erpir;		/* 0x00110  */
83cbe7d517SThomas Bogendoerfer 	u32	ertr;		/* 0x00114  */
84cbe7d517SThomas Bogendoerfer 	u32	etcsr;		/* 0x00118  */
85cbe7d517SThomas Bogendoerfer 	u32	ersr;		/* 0x0011c  */
86cbe7d517SThomas Bogendoerfer 	u32	etcdc;		/* 0x00120  */
87cbe7d517SThomas Bogendoerfer 	u32	ebir;		/* 0x00124  */
88cbe7d517SThomas Bogendoerfer 	u32	etbr_h;		/* 0x00128  */
89cbe7d517SThomas Bogendoerfer 	u32	etbr_l;		/* 0x0012c  */
90cbe7d517SThomas Bogendoerfer 	u32	etcir;		/* 0x00130  */
91cbe7d517SThomas Bogendoerfer 	u32	etpir;		/* 0x00134  */
92cbe7d517SThomas Bogendoerfer 	u32	emar_h;		/* 0x00138  */
93cbe7d517SThomas Bogendoerfer 	u32	emar_l;		/* 0x0013c  */
94cbe7d517SThomas Bogendoerfer 	u32	ehar_h;		/* 0x00140  */
95cbe7d517SThomas Bogendoerfer 	u32	ehar_l;		/* 0x00144  */
96cbe7d517SThomas Bogendoerfer 	u32	micr;		/* 0x00148  */
97cbe7d517SThomas Bogendoerfer 	u32	midr_r;		/* 0x0014c  */
98cbe7d517SThomas Bogendoerfer 	u32	midr_w;		/* 0x00150  */
99cbe7d517SThomas Bogendoerfer };
100cbe7d517SThomas Bogendoerfer 
101cbe7d517SThomas Bogendoerfer struct ioc3_serioregs {
102cbe7d517SThomas Bogendoerfer 	u32	km_csr;		/* 0x0009c  */
103cbe7d517SThomas Bogendoerfer 	u32	k_rd;		/* 0x000a0  */
104cbe7d517SThomas Bogendoerfer 	u32	m_rd;		/* 0x000a4  */
105cbe7d517SThomas Bogendoerfer 	u32	k_wd;		/* 0x000a8  */
106cbe7d517SThomas Bogendoerfer 	u32	m_wd;		/* 0x000ac  */
107cbe7d517SThomas Bogendoerfer };
108cbe7d517SThomas Bogendoerfer 
109384740dcSRalf Baechle /* Register layout of IOC3 in configuration space.  */
110384740dcSRalf Baechle struct ioc3 {
111cbe7d517SThomas Bogendoerfer 	/* PCI Config Space registers  */
112cbe7d517SThomas Bogendoerfer 	u32	pci_id;		/* 0x00000  */
113cbe7d517SThomas Bogendoerfer 	u32	pci_scr;	/* 0x00004  */
114cbe7d517SThomas Bogendoerfer 	u32	pci_rev;	/* 0x00008  */
115cbe7d517SThomas Bogendoerfer 	u32	pci_lat;	/* 0x0000c  */
116cbe7d517SThomas Bogendoerfer 	u32	pci_addr;	/* 0x00010  */
117cbe7d517SThomas Bogendoerfer 	u32	pci_err_addr_l;	/* 0x00014  */
118cbe7d517SThomas Bogendoerfer 	u32	pci_err_addr_h;	/* 0x00018  */
119cbe7d517SThomas Bogendoerfer 
120cbe7d517SThomas Bogendoerfer 	u32	sio_ir;		/* 0x0001c  */
121cbe7d517SThomas Bogendoerfer 	u32	sio_ies;	/* 0x00020  */
122cbe7d517SThomas Bogendoerfer 	u32	sio_iec;	/* 0x00024  */
123cbe7d517SThomas Bogendoerfer 	u32	sio_cr;		/* 0x00028  */
124cbe7d517SThomas Bogendoerfer 	u32	int_out;	/* 0x0002c  */
125cbe7d517SThomas Bogendoerfer 	u32	mcr;		/* 0x00030  */
126384740dcSRalf Baechle 
127384740dcSRalf Baechle 	/* General Purpose I/O registers  */
128cbe7d517SThomas Bogendoerfer 	u32	gpcr_s;		/* 0x00034  */
129cbe7d517SThomas Bogendoerfer 	u32	gpcr_c;		/* 0x00038  */
130cbe7d517SThomas Bogendoerfer 	u32	gpdr;		/* 0x0003c  */
131cbe7d517SThomas Bogendoerfer 	u32	gppr[16];	/* 0x00040  */
132384740dcSRalf Baechle 
133384740dcSRalf Baechle 	/* Parallel Port Registers  */
134cbe7d517SThomas Bogendoerfer 	u32	ppbr_h_a;	/* 0x00080  */
135cbe7d517SThomas Bogendoerfer 	u32	ppbr_l_a;	/* 0x00084  */
136cbe7d517SThomas Bogendoerfer 	u32	ppcr_a;		/* 0x00088  */
137cbe7d517SThomas Bogendoerfer 	u32	ppcr;		/* 0x0008c  */
138cbe7d517SThomas Bogendoerfer 	u32	ppbr_h_b;	/* 0x00090  */
139cbe7d517SThomas Bogendoerfer 	u32	ppbr_l_b;	/* 0x00094  */
140cbe7d517SThomas Bogendoerfer 	u32	ppcr_b;		/* 0x00098  */
141384740dcSRalf Baechle 
142384740dcSRalf Baechle 	/* Keyboard and Mouse Registers	 */
143cbe7d517SThomas Bogendoerfer 	struct ioc3_serioregs	serio;
144384740dcSRalf Baechle 
145384740dcSRalf Baechle 	/* Serial Port Registers  */
146cbe7d517SThomas Bogendoerfer 	u32	sbbr_h;		/* 0x000b0  */
147cbe7d517SThomas Bogendoerfer 	u32	sbbr_l;		/* 0x000b4  */
148cbe7d517SThomas Bogendoerfer 	struct ioc3_serialregs	port_a;
149cbe7d517SThomas Bogendoerfer 	struct ioc3_serialregs	port_b;
150384740dcSRalf Baechle 
151384740dcSRalf Baechle 	/* Ethernet Registers */
152cbe7d517SThomas Bogendoerfer 	struct ioc3_ethregs	eth;
153cbe7d517SThomas Bogendoerfer 	u32	pad1[(0x20000 - 0x00154) / 4];
154384740dcSRalf Baechle 
155384740dcSRalf Baechle 	/* SuperIO Registers  XXX */
156384740dcSRalf Baechle 	struct ioc3_sioregs	sregs;	/* 0x20000 */
157cbe7d517SThomas Bogendoerfer 	u32	pad2[(0x40000 - 0x20180) / 4];
158384740dcSRalf Baechle 
159384740dcSRalf Baechle 	/* SSRAM Diagnostic Access */
160cbe7d517SThomas Bogendoerfer 	u32	ssram[(0x80000 - 0x40000) / 4];
161384740dcSRalf Baechle 
162384740dcSRalf Baechle 	/* Bytebus device offsets
163384740dcSRalf Baechle 	   0x80000 -   Access to the generic devices selected with   DEV0
164384740dcSRalf Baechle 	   0x9FFFF     bytebus DEV_SEL_0
165384740dcSRalf Baechle 	   0xA0000 -   Access to the generic devices selected with   DEV1
166384740dcSRalf Baechle 	   0xBFFFF     bytebus DEV_SEL_1
167384740dcSRalf Baechle 	   0xC0000 -   Access to the generic devices selected with   DEV2
168384740dcSRalf Baechle 	   0xDFFFF     bytebus DEV_SEL_2
169384740dcSRalf Baechle 	   0xE0000 -   Access to the generic devices selected with   DEV3
170384740dcSRalf Baechle 	   0xFFFFF     bytebus DEV_SEL_3  */
171384740dcSRalf Baechle };
172384740dcSRalf Baechle 
173cbe7d517SThomas Bogendoerfer 
174cbe7d517SThomas Bogendoerfer #define PCI_LAT			0xc		/* Latency Timer */
175cbe7d517SThomas Bogendoerfer #define PCI_SCR_DROP_MODE_EN	0x00008000	/* drop pios on parity err */
176cbe7d517SThomas Bogendoerfer #define UARTA_BASE		0x178
177cbe7d517SThomas Bogendoerfer #define UARTB_BASE		0x170
178cbe7d517SThomas Bogendoerfer 
179cbe7d517SThomas Bogendoerfer /*
180cbe7d517SThomas Bogendoerfer  * Bytebus device space
181cbe7d517SThomas Bogendoerfer  */
182cbe7d517SThomas Bogendoerfer #define IOC3_BYTEBUS_DEV0	0x80000L
183cbe7d517SThomas Bogendoerfer #define IOC3_BYTEBUS_DEV1	0xa0000L
184cbe7d517SThomas Bogendoerfer #define IOC3_BYTEBUS_DEV2	0xc0000L
185cbe7d517SThomas Bogendoerfer #define IOC3_BYTEBUS_DEV3	0xe0000L
186cbe7d517SThomas Bogendoerfer 
187384740dcSRalf Baechle /*
188384740dcSRalf Baechle  * Ethernet RX Buffer
189384740dcSRalf Baechle  */
190384740dcSRalf Baechle struct ioc3_erxbuf {
191384740dcSRalf Baechle 	u32	w0;			/* first word (valid,bcnt,cksum) */
192384740dcSRalf Baechle 	u32	err;			/* second word various errors */
193384740dcSRalf Baechle 	/* next comes n bytes of padding */
194384740dcSRalf Baechle 	/* then the received ethernet frame itself */
195384740dcSRalf Baechle };
196384740dcSRalf Baechle 
197384740dcSRalf Baechle #define ERXBUF_IPCKSUM_MASK	0x0000ffff
198384740dcSRalf Baechle #define ERXBUF_BYTECNT_MASK	0x07ff0000
199384740dcSRalf Baechle #define ERXBUF_BYTECNT_SHIFT	16
200384740dcSRalf Baechle #define ERXBUF_V		0x80000000
201384740dcSRalf Baechle 
202384740dcSRalf Baechle #define ERXBUF_CRCERR		0x00000001	/* aka RSV15 */
203384740dcSRalf Baechle #define ERXBUF_FRAMERR		0x00000002	/* aka RSV14 */
204384740dcSRalf Baechle #define ERXBUF_CODERR		0x00000004	/* aka RSV13 */
205384740dcSRalf Baechle #define ERXBUF_INVPREAMB	0x00000008	/* aka RSV18 */
206384740dcSRalf Baechle #define ERXBUF_LOLEN		0x00007000	/* aka RSV2_0 */
207384740dcSRalf Baechle #define ERXBUF_HILEN		0x03ff0000	/* aka RSV12_3 */
208384740dcSRalf Baechle #define ERXBUF_MULTICAST	0x04000000	/* aka RSV16 */
209384740dcSRalf Baechle #define ERXBUF_BROADCAST	0x08000000	/* aka RSV17 */
210384740dcSRalf Baechle #define ERXBUF_LONGEVENT	0x10000000	/* aka RSV19 */
211384740dcSRalf Baechle #define ERXBUF_BADPKT		0x20000000	/* aka RSV20 */
212384740dcSRalf Baechle #define ERXBUF_GOODPKT		0x40000000	/* aka RSV21 */
213384740dcSRalf Baechle #define ERXBUF_CARRIER		0x80000000	/* aka RSV22 */
214384740dcSRalf Baechle 
215384740dcSRalf Baechle /*
216384740dcSRalf Baechle  * Ethernet TX Descriptor
217384740dcSRalf Baechle  */
218384740dcSRalf Baechle #define ETXD_DATALEN	104
219384740dcSRalf Baechle struct ioc3_etxd {
220384740dcSRalf Baechle 	u32	cmd;				/* command field */
221384740dcSRalf Baechle 	u32	bufcnt;				/* buffer counts field */
222384740dcSRalf Baechle 	u64	p1;				/* buffer pointer 1 */
223384740dcSRalf Baechle 	u64	p2;				/* buffer pointer 2 */
224384740dcSRalf Baechle 	u8	data[ETXD_DATALEN];		/* opt. tx data */
225384740dcSRalf Baechle };
226384740dcSRalf Baechle 
227384740dcSRalf Baechle #define ETXD_BYTECNT_MASK	0x000007ff	/* total byte count */
228384740dcSRalf Baechle #define ETXD_INTWHENDONE	0x00001000	/* intr when done */
229384740dcSRalf Baechle #define ETXD_D0V		0x00010000	/* data 0 valid */
230384740dcSRalf Baechle #define ETXD_B1V		0x00020000	/* buf 1 valid */
231384740dcSRalf Baechle #define ETXD_B2V		0x00040000	/* buf 2 valid */
232384740dcSRalf Baechle #define ETXD_DOCHECKSUM		0x00080000	/* insert ip cksum */
233384740dcSRalf Baechle #define ETXD_CHKOFF_MASK	0x07f00000	/* cksum byte offset */
234384740dcSRalf Baechle #define ETXD_CHKOFF_SHIFT	20
235384740dcSRalf Baechle 
236384740dcSRalf Baechle #define ETXD_D0CNT_MASK		0x0000007f
237384740dcSRalf Baechle #define ETXD_B1CNT_MASK		0x0007ff00
238384740dcSRalf Baechle #define ETXD_B1CNT_SHIFT	8
239384740dcSRalf Baechle #define ETXD_B2CNT_MASK		0x7ff00000
240384740dcSRalf Baechle #define ETXD_B2CNT_SHIFT	20
241384740dcSRalf Baechle 
242384740dcSRalf Baechle /* ------------------------------------------------------------------------- */
243384740dcSRalf Baechle 
244384740dcSRalf Baechle /* Superio Registers (PIO Access) */
245384740dcSRalf Baechle #define IOC3_SIO_BASE		0x20000
246384740dcSRalf Baechle #define IOC3_SIO_UARTC		(IOC3_SIO_BASE+0x141)	/* UART Config */
247384740dcSRalf Baechle #define IOC3_SIO_KBDCG		(IOC3_SIO_BASE+0x142)	/* KBD Config */
248384740dcSRalf Baechle #define IOC3_SIO_PP_BASE	(IOC3_SIO_BASE+PP_BASE)	/* Parallel Port */
249384740dcSRalf Baechle #define IOC3_SIO_RTC_BASE	(IOC3_SIO_BASE+0x168)	/* Real Time Clock */
250384740dcSRalf Baechle #define IOC3_SIO_UB_BASE	(IOC3_SIO_BASE+UARTB_BASE)	/* UART B */
251384740dcSRalf Baechle #define IOC3_SIO_UA_BASE	(IOC3_SIO_BASE+UARTA_BASE)	/* UART A */
252384740dcSRalf Baechle 
253384740dcSRalf Baechle /* SSRAM Diagnostic Access */
254384740dcSRalf Baechle #define IOC3_SSRAM	IOC3_RAM_OFF	/* base of SSRAM diagnostic access */
255cbe7d517SThomas Bogendoerfer #define IOC3_SSRAM_LEN	0x40000	/* 256kb (addrspc sz, may not be populated) */
256384740dcSRalf Baechle #define IOC3_SSRAM_DM	0x0000ffff	/* data mask */
257384740dcSRalf Baechle #define IOC3_SSRAM_PM	0x00010000	/* parity mask */
258384740dcSRalf Baechle 
259384740dcSRalf Baechle /* bitmasks for PCI_SCR */
260384740dcSRalf Baechle #define PCI_SCR_PAR_RESP_EN	0x00000040	/* enb PCI parity checking */
261384740dcSRalf Baechle #define PCI_SCR_SERR_EN		0x00000100	/* enable the SERR# driver */
262384740dcSRalf Baechle #define PCI_SCR_DROP_MODE_EN	0x00008000	/* drop pios on parity err */
263384740dcSRalf Baechle #define PCI_SCR_RX_SERR		(0x1 << 16)
264384740dcSRalf Baechle #define PCI_SCR_DROP_MODE	(0x1 << 17)
265384740dcSRalf Baechle #define PCI_SCR_SIG_PAR_ERR	(0x1 << 24)
266384740dcSRalf Baechle #define PCI_SCR_SIG_TAR_ABRT	(0x1 << 27)
267384740dcSRalf Baechle #define PCI_SCR_RX_TAR_ABRT	(0x1 << 28)
268384740dcSRalf Baechle #define PCI_SCR_SIG_MST_ABRT	(0x1 << 29)
269384740dcSRalf Baechle #define PCI_SCR_SIG_SERR	(0x1 << 30)
270384740dcSRalf Baechle #define PCI_SCR_PAR_ERR		(0x1 << 31)
271384740dcSRalf Baechle 
272384740dcSRalf Baechle /* bitmasks for IOC3_KM_CSR */
273384740dcSRalf Baechle #define KM_CSR_K_WRT_PEND 0x00000001	/* kbd port xmitting or resetting */
274384740dcSRalf Baechle #define KM_CSR_M_WRT_PEND 0x00000002	/* mouse port xmitting or resetting */
275384740dcSRalf Baechle #define KM_CSR_K_LCB	  0x00000004	/* Line Cntrl Bit for last KBD write */
276384740dcSRalf Baechle #define KM_CSR_M_LCB	  0x00000008	/* same for mouse */
277384740dcSRalf Baechle #define KM_CSR_K_DATA	  0x00000010	/* state of kbd data line */
278384740dcSRalf Baechle #define KM_CSR_K_CLK	  0x00000020	/* state of kbd clock line */
279384740dcSRalf Baechle #define KM_CSR_K_PULL_DATA 0x00000040	/* pull kbd data line low */
280384740dcSRalf Baechle #define KM_CSR_K_PULL_CLK 0x00000080	/* pull kbd clock line low */
281384740dcSRalf Baechle #define KM_CSR_M_DATA	  0x00000100	/* state of ms data line */
282384740dcSRalf Baechle #define KM_CSR_M_CLK	  0x00000200	/* state of ms clock line */
283384740dcSRalf Baechle #define KM_CSR_M_PULL_DATA 0x00000400	/* pull ms data line low */
284384740dcSRalf Baechle #define KM_CSR_M_PULL_CLK 0x00000800	/* pull ms clock line low */
285384740dcSRalf Baechle #define KM_CSR_EMM_MODE	  0x00001000	/* emulation mode */
286384740dcSRalf Baechle #define KM_CSR_SIM_MODE	  0x00002000	/* clock X8 */
287384740dcSRalf Baechle #define KM_CSR_K_SM_IDLE  0x00004000	/* Keyboard is idle */
288384740dcSRalf Baechle #define KM_CSR_M_SM_IDLE  0x00008000	/* Mouse is idle */
289384740dcSRalf Baechle #define KM_CSR_K_TO	  0x00010000	/* Keyboard trying to send/receive */
290384740dcSRalf Baechle #define KM_CSR_M_TO	  0x00020000	/* Mouse trying to send/receive */
291384740dcSRalf Baechle #define KM_CSR_K_TO_EN	  0x00040000	/* KM_CSR_K_TO + KM_CSR_K_TO_EN = cause
292384740dcSRalf Baechle 					   SIO_IR to assert */
293384740dcSRalf Baechle #define KM_CSR_M_TO_EN	  0x00080000	/* KM_CSR_M_TO + KM_CSR_M_TO_EN = cause
294384740dcSRalf Baechle 					   SIO_IR to assert */
295cbe7d517SThomas Bogendoerfer #define KM_CSR_K_CLAMP_1  0x00100000	/* Pull K_CLK low aft recv 1 char */
296cbe7d517SThomas Bogendoerfer #define KM_CSR_M_CLAMP_1  0x00200000	/* Pull M_CLK low aft recv 1 char */
297cbe7d517SThomas Bogendoerfer #define KM_CSR_K_CLAMP_3  0x00400000	/* Pull K_CLK low aft recv 3 chars */
298cbe7d517SThomas Bogendoerfer #define KM_CSR_M_CLAMP_3  0x00800000	/* Pull M_CLK low aft recv 3 chars */
299384740dcSRalf Baechle 
300384740dcSRalf Baechle /* bitmasks for IOC3_K_RD and IOC3_M_RD */
301384740dcSRalf Baechle #define KM_RD_DATA_2	0x000000ff	/* 3rd char recvd since last read */
302384740dcSRalf Baechle #define KM_RD_DATA_2_SHIFT 0
303384740dcSRalf Baechle #define KM_RD_DATA_1	0x0000ff00	/* 2nd char recvd since last read */
304384740dcSRalf Baechle #define KM_RD_DATA_1_SHIFT 8
305384740dcSRalf Baechle #define KM_RD_DATA_0	0x00ff0000	/* 1st char recvd since last read */
306384740dcSRalf Baechle #define KM_RD_DATA_0_SHIFT 16
307384740dcSRalf Baechle #define KM_RD_FRAME_ERR_2 0x01000000	/*  framing or parity error in byte 2 */
308384740dcSRalf Baechle #define KM_RD_FRAME_ERR_1 0x02000000	/* same for byte 1 */
309384740dcSRalf Baechle #define KM_RD_FRAME_ERR_0 0x04000000	/* same for byte 0 */
310384740dcSRalf Baechle 
311384740dcSRalf Baechle #define KM_RD_KBD_MSE	0x08000000	/* 0 if from kbd, 1 if from mouse */
312384740dcSRalf Baechle #define KM_RD_OFLO	0x10000000	/* 4th char recvd before this read */
313384740dcSRalf Baechle #define KM_RD_VALID_2	0x20000000	/* DATA_2 valid */
314384740dcSRalf Baechle #define KM_RD_VALID_1	0x40000000	/* DATA_1 valid */
315384740dcSRalf Baechle #define KM_RD_VALID_0	0x80000000	/* DATA_0 valid */
316384740dcSRalf Baechle #define KM_RD_VALID_ALL (KM_RD_VALID_0|KM_RD_VALID_1|KM_RD_VALID_2)
317384740dcSRalf Baechle 
318384740dcSRalf Baechle /* bitmasks for IOC3_K_WD & IOC3_M_WD */
319384740dcSRalf Baechle #define KM_WD_WRT_DATA	0x000000ff	/* write to keyboard/mouse port */
320384740dcSRalf Baechle #define KM_WD_WRT_DATA_SHIFT 0
321384740dcSRalf Baechle 
322384740dcSRalf Baechle /* bitmasks for serial RX status byte */
323384740dcSRalf Baechle #define RXSB_OVERRUN	0x01	/* char(s) lost */
324384740dcSRalf Baechle #define RXSB_PAR_ERR	0x02	/* parity error */
325384740dcSRalf Baechle #define RXSB_FRAME_ERR	0x04	/* framing error */
326384740dcSRalf Baechle #define RXSB_BREAK	0x08	/* break character */
327384740dcSRalf Baechle #define RXSB_CTS	0x10	/* state of CTS */
328384740dcSRalf Baechle #define RXSB_DCD	0x20	/* state of DCD */
329384740dcSRalf Baechle #define RXSB_MODEM_VALID 0x40	/* DCD, CTS and OVERRUN are valid */
330384740dcSRalf Baechle #define RXSB_DATA_VALID 0x80	/* data byte, FRAME_ERR PAR_ERR & BREAK valid */
331384740dcSRalf Baechle 
332384740dcSRalf Baechle /* bitmasks for serial TX control byte */
333384740dcSRalf Baechle #define TXCB_INT_WHEN_DONE 0x20 /* interrupt after this byte is sent */
334384740dcSRalf Baechle #define TXCB_INVALID	0x00	/* byte is invalid */
335384740dcSRalf Baechle #define TXCB_VALID	0x40	/* byte is valid */
336384740dcSRalf Baechle #define TXCB_MCR	0x80	/* data<7:0> to modem control register */
337384740dcSRalf Baechle #define TXCB_DELAY	0xc0	/* delay data<7:0> mSec */
338384740dcSRalf Baechle 
339384740dcSRalf Baechle /* bitmasks for IOC3_SBBR_L */
340384740dcSRalf Baechle #define SBBR_L_SIZE	0x00000001	/* 0 == 1KB rings, 1 == 4KB rings */
341384740dcSRalf Baechle #define SBBR_L_BASE	0xfffff000	/* lower serial ring base addr */
342384740dcSRalf Baechle 
343384740dcSRalf Baechle /* bitmasks for IOC3_SSCR_<A:B> */
344384740dcSRalf Baechle #define SSCR_RX_THRESHOLD 0x000001ff	/* hiwater mark */
345384740dcSRalf Baechle #define SSCR_TX_TIMER_BUSY 0x00010000	/* TX timer in progress */
346384740dcSRalf Baechle #define SSCR_HFC_EN	0x00020000	/* hardware flow control enabled */
347384740dcSRalf Baechle #define SSCR_RX_RING_DCD 0x00040000	/* post RX record on delta-DCD */
348384740dcSRalf Baechle #define SSCR_RX_RING_CTS 0x00080000	/* post RX record on delta-CTS */
349384740dcSRalf Baechle #define SSCR_HIGH_SPD	0x00100000	/* 4X speed */
350384740dcSRalf Baechle #define SSCR_DIAG	0x00200000	/* bypass clock divider for sim */
351384740dcSRalf Baechle #define SSCR_RX_DRAIN	0x08000000	/* drain RX buffer to memory */
352384740dcSRalf Baechle #define SSCR_DMA_EN	0x10000000	/* enable ring buffer DMA */
353384740dcSRalf Baechle #define SSCR_DMA_PAUSE	0x20000000	/* pause DMA */
354384740dcSRalf Baechle #define SSCR_PAUSE_STATE 0x40000000	/* sets when PAUSE takes effect */
355384740dcSRalf Baechle #define SSCR_RESET	0x80000000	/* reset DMA channels */
356384740dcSRalf Baechle 
35792a76f6dSAdam Buchbinder /* all producer/consumer pointers are the same bitfield */
358384740dcSRalf Baechle #define PROD_CONS_PTR_4K 0x00000ff8	/* for 4K buffers */
359384740dcSRalf Baechle #define PROD_CONS_PTR_1K 0x000003f8	/* for 1K buffers */
360384740dcSRalf Baechle #define PROD_CONS_PTR_OFF 3
361384740dcSRalf Baechle 
362384740dcSRalf Baechle /* bitmasks for IOC3_SRCIR_<A:B> */
363384740dcSRalf Baechle #define SRCIR_ARM	0x80000000	/* arm RX timer */
364384740dcSRalf Baechle 
365384740dcSRalf Baechle /* bitmasks for IOC3_SRPIR_<A:B> */
366384740dcSRalf Baechle #define SRPIR_BYTE_CNT	0x07000000	/* bytes in packer */
367384740dcSRalf Baechle #define SRPIR_BYTE_CNT_SHIFT 24
368384740dcSRalf Baechle 
369384740dcSRalf Baechle /* bitmasks for IOC3_STCIR_<A:B> */
370384740dcSRalf Baechle #define STCIR_BYTE_CNT	0x0f000000	/* bytes in unpacker */
371384740dcSRalf Baechle #define STCIR_BYTE_CNT_SHIFT 24
372384740dcSRalf Baechle 
373384740dcSRalf Baechle /* bitmasks for IOC3_SHADOW_<A:B> */
374384740dcSRalf Baechle #define SHADOW_DR	0x00000001	/* data ready */
375384740dcSRalf Baechle #define SHADOW_OE	0x00000002	/* overrun error */
376384740dcSRalf Baechle #define SHADOW_PE	0x00000004	/* parity error */
377384740dcSRalf Baechle #define SHADOW_FE	0x00000008	/* framing error */
378384740dcSRalf Baechle #define SHADOW_BI	0x00000010	/* break interrupt */
379384740dcSRalf Baechle #define SHADOW_THRE	0x00000020	/* transmit holding register empty */
380384740dcSRalf Baechle #define SHADOW_TEMT	0x00000040	/* transmit shift register empty */
381384740dcSRalf Baechle #define SHADOW_RFCE	0x00000080	/* char in RX fifo has an error */
382384740dcSRalf Baechle #define SHADOW_DCTS	0x00010000	/* delta clear to send */
383384740dcSRalf Baechle #define SHADOW_DDCD	0x00080000	/* delta data carrier detect */
384384740dcSRalf Baechle #define SHADOW_CTS	0x00100000	/* clear to send */
385384740dcSRalf Baechle #define SHADOW_DCD	0x00800000	/* data carrier detect */
386384740dcSRalf Baechle #define SHADOW_DTR	0x01000000	/* data terminal ready */
387384740dcSRalf Baechle #define SHADOW_RTS	0x02000000	/* request to send */
388384740dcSRalf Baechle #define SHADOW_OUT1	0x04000000	/* 16550 OUT1 bit */
389384740dcSRalf Baechle #define SHADOW_OUT2	0x08000000	/* 16550 OUT2 bit */
390384740dcSRalf Baechle #define SHADOW_LOOP	0x10000000	/* loopback enabled */
391384740dcSRalf Baechle 
392384740dcSRalf Baechle /* bitmasks for IOC3_SRTR_<A:B> */
393384740dcSRalf Baechle #define SRTR_CNT	0x00000fff	/* reload value for RX timer */
394384740dcSRalf Baechle #define SRTR_CNT_VAL	0x0fff0000	/* current value of RX timer */
395384740dcSRalf Baechle #define SRTR_CNT_VAL_SHIFT 16
396384740dcSRalf Baechle #define SRTR_HZ		16000	/* SRTR clock frequency */
397384740dcSRalf Baechle 
398384740dcSRalf Baechle /* bitmasks for IOC3_SIO_IR, IOC3_SIO_IEC and IOC3_SIO_IES  */
399384740dcSRalf Baechle #define SIO_IR_SA_TX_MT		0x00000001	/* Serial port A TX empty */
400384740dcSRalf Baechle #define SIO_IR_SA_RX_FULL	0x00000002	/* port A RX buf full */
401384740dcSRalf Baechle #define SIO_IR_SA_RX_HIGH	0x00000004	/* port A RX hiwat */
402384740dcSRalf Baechle #define SIO_IR_SA_RX_TIMER	0x00000008	/* port A RX timeout */
403384740dcSRalf Baechle #define SIO_IR_SA_DELTA_DCD	0x00000010	/* port A delta DCD */
404384740dcSRalf Baechle #define SIO_IR_SA_DELTA_CTS	0x00000020	/* port A delta CTS */
405384740dcSRalf Baechle #define SIO_IR_SA_INT		0x00000040	/* port A pass-thru intr */
406384740dcSRalf Baechle #define SIO_IR_SA_TX_EXPLICIT	0x00000080	/* port A explicit TX thru */
407384740dcSRalf Baechle #define SIO_IR_SA_MEMERR	0x00000100	/* port A PCI error */
408384740dcSRalf Baechle #define SIO_IR_SB_TX_MT		0x00000200	/* */
409384740dcSRalf Baechle #define SIO_IR_SB_RX_FULL	0x00000400	/* */
410384740dcSRalf Baechle #define SIO_IR_SB_RX_HIGH	0x00000800	/* */
411384740dcSRalf Baechle #define SIO_IR_SB_RX_TIMER	0x00001000	/* */
412384740dcSRalf Baechle #define SIO_IR_SB_DELTA_DCD	0x00002000	/* */
413384740dcSRalf Baechle #define SIO_IR_SB_DELTA_CTS	0x00004000	/* */
414384740dcSRalf Baechle #define SIO_IR_SB_INT		0x00008000	/* */
415384740dcSRalf Baechle #define SIO_IR_SB_TX_EXPLICIT	0x00010000	/* */
416384740dcSRalf Baechle #define SIO_IR_SB_MEMERR	0x00020000	/* */
417384740dcSRalf Baechle #define SIO_IR_PP_INT		0x00040000	/* P port pass-thru intr */
418384740dcSRalf Baechle #define SIO_IR_PP_INTA		0x00080000	/* PP context A thru */
419384740dcSRalf Baechle #define SIO_IR_PP_INTB		0x00100000	/* PP context B thru */
420384740dcSRalf Baechle #define SIO_IR_PP_MEMERR	0x00200000	/* PP PCI error */
421384740dcSRalf Baechle #define SIO_IR_KBD_INT		0x00400000	/* kbd/mouse intr */
422384740dcSRalf Baechle #define SIO_IR_RT_INT		0x08000000	/* RT output pulse */
423384740dcSRalf Baechle #define SIO_IR_GEN_INT1		0x10000000	/* RT input pulse */
424384740dcSRalf Baechle #define SIO_IR_GEN_INT_SHIFT	28
425384740dcSRalf Baechle 
426384740dcSRalf Baechle /* per device interrupt masks */
427384740dcSRalf Baechle #define SIO_IR_SA		(SIO_IR_SA_TX_MT | SIO_IR_SA_RX_FULL | \
428384740dcSRalf Baechle 				 SIO_IR_SA_RX_HIGH | SIO_IR_SA_RX_TIMER | \
429384740dcSRalf Baechle 				 SIO_IR_SA_DELTA_DCD | SIO_IR_SA_DELTA_CTS | \
430384740dcSRalf Baechle 				 SIO_IR_SA_INT | SIO_IR_SA_TX_EXPLICIT | \
431384740dcSRalf Baechle 				 SIO_IR_SA_MEMERR)
432384740dcSRalf Baechle #define SIO_IR_SB		(SIO_IR_SB_TX_MT | SIO_IR_SB_RX_FULL | \
433384740dcSRalf Baechle 				 SIO_IR_SB_RX_HIGH | SIO_IR_SB_RX_TIMER | \
434384740dcSRalf Baechle 				 SIO_IR_SB_DELTA_DCD | SIO_IR_SB_DELTA_CTS | \
435384740dcSRalf Baechle 				 SIO_IR_SB_INT | SIO_IR_SB_TX_EXPLICIT | \
436384740dcSRalf Baechle 				 SIO_IR_SB_MEMERR)
437384740dcSRalf Baechle #define SIO_IR_PP		(SIO_IR_PP_INT | SIO_IR_PP_INTA | \
438384740dcSRalf Baechle 				 SIO_IR_PP_INTB | SIO_IR_PP_MEMERR)
439384740dcSRalf Baechle #define SIO_IR_RT		(SIO_IR_RT_INT | SIO_IR_GEN_INT1)
440384740dcSRalf Baechle 
441384740dcSRalf Baechle /* bitmasks for SIO_CR */
442384740dcSRalf Baechle #define SIO_CR_SIO_RESET	0x00000001	/* reset the SIO */
443384740dcSRalf Baechle #define SIO_CR_SER_A_BASE	0x000000fe	/* DMA poll addr port A */
444384740dcSRalf Baechle #define SIO_CR_SER_A_BASE_SHIFT 1
445384740dcSRalf Baechle #define SIO_CR_SER_B_BASE	0x00007f00	/* DMA poll addr port B */
446384740dcSRalf Baechle #define SIO_CR_SER_B_BASE_SHIFT 8
447384740dcSRalf Baechle #define SIO_SR_CMD_PULSE	0x00078000	/* byte bus strobe length */
448384740dcSRalf Baechle #define SIO_CR_CMD_PULSE_SHIFT	15
449384740dcSRalf Baechle #define SIO_CR_ARB_DIAG		0x00380000	/* cur !enet PCI requet (ro) */
450384740dcSRalf Baechle #define SIO_CR_ARB_DIAG_TXA	0x00000000
451384740dcSRalf Baechle #define SIO_CR_ARB_DIAG_RXA	0x00080000
452384740dcSRalf Baechle #define SIO_CR_ARB_DIAG_TXB	0x00100000
453384740dcSRalf Baechle #define SIO_CR_ARB_DIAG_RXB	0x00180000
454384740dcSRalf Baechle #define SIO_CR_ARB_DIAG_PP	0x00200000
455384740dcSRalf Baechle #define SIO_CR_ARB_DIAG_IDLE	0x00400000	/* 0 -> active request (ro) */
456384740dcSRalf Baechle 
457384740dcSRalf Baechle /* bitmasks for INT_OUT */
458384740dcSRalf Baechle #define INT_OUT_COUNT	0x0000ffff	/* pulse interval timer */
459384740dcSRalf Baechle #define INT_OUT_MODE	0x00070000	/* mode mask */
460384740dcSRalf Baechle #define INT_OUT_MODE_0	0x00000000	/* set output to 0 */
461384740dcSRalf Baechle #define INT_OUT_MODE_1	0x00040000	/* set output to 1 */
462384740dcSRalf Baechle #define INT_OUT_MODE_1PULSE 0x00050000	/* send 1 pulse */
463384740dcSRalf Baechle #define INT_OUT_MODE_PULSES 0x00060000	/* send 1 pulse every interval */
464384740dcSRalf Baechle #define INT_OUT_MODE_SQW 0x00070000	/* toggle output every interval */
465384740dcSRalf Baechle #define INT_OUT_DIAG	0x40000000	/* diag mode */
466384740dcSRalf Baechle #define INT_OUT_INT_OUT 0x80000000	/* current state of INT_OUT */
467384740dcSRalf Baechle 
468384740dcSRalf Baechle /* time constants for INT_OUT */
469384740dcSRalf Baechle #define INT_OUT_NS_PER_TICK (30 * 260)	/* 30 ns PCI clock, divisor=260 */
470384740dcSRalf Baechle #define INT_OUT_TICKS_PER_PULSE 3	/* outgoing pulse lasts 3 ticks */
471384740dcSRalf Baechle #define INT_OUT_US_TO_COUNT(x)		/* convert uS to a count value */ \
472384740dcSRalf Baechle 	(((x) * 10 + INT_OUT_NS_PER_TICK / 200) *	\
473384740dcSRalf Baechle 	 100 / INT_OUT_NS_PER_TICK - 1)
474384740dcSRalf Baechle #define INT_OUT_COUNT_TO_US(x)		/* convert count value to uS */ \
475384740dcSRalf Baechle 	(((x) + 1) * INT_OUT_NS_PER_TICK / 1000)
476384740dcSRalf Baechle #define INT_OUT_MIN_TICKS 3	/* min period is width of pulse in "ticks" */
477384740dcSRalf Baechle #define INT_OUT_MAX_TICKS INT_OUT_COUNT		/* largest possible count */
478384740dcSRalf Baechle 
479384740dcSRalf Baechle /* bitmasks for GPCR */
480384740dcSRalf Baechle #define GPCR_DIR	0x000000ff	/* tristate pin input or output */
481384740dcSRalf Baechle #define GPCR_DIR_PIN(x) (1<<(x))	/* access one of the DIR bits */
482384740dcSRalf Baechle #define GPCR_EDGE	0x000f0000	/* extint edge or level sensitive */
483384740dcSRalf Baechle #define GPCR_EDGE_PIN(x) (1<<((x)+15))	/* access one of the EDGE bits */
484384740dcSRalf Baechle 
485384740dcSRalf Baechle /* values for GPCR */
486384740dcSRalf Baechle #define GPCR_INT_OUT_EN 0x00100000	/* enable INT_OUT to pin 0 */
487384740dcSRalf Baechle #define GPCR_MLAN_EN	0x00200000	/* enable MCR to pin 8 */
488384740dcSRalf Baechle #define GPCR_DIR_SERA_XCVR 0x00000080	/* Port A Transceiver select enable */
489384740dcSRalf Baechle #define GPCR_DIR_SERB_XCVR 0x00000040	/* Port B Transceiver select enable */
490384740dcSRalf Baechle #define GPCR_DIR_PHY_RST   0x00000020	/* ethernet PHY reset enable */
491384740dcSRalf Baechle 
492384740dcSRalf Baechle /* defs for some of the generic I/O pins */
493384740dcSRalf Baechle #define GPCR_PHY_RESET		0x20	/* pin is output to PHY reset */
494384740dcSRalf Baechle #define GPCR_UARTB_MODESEL	0x40	/* pin is output to port B mode sel */
495384740dcSRalf Baechle #define GPCR_UARTA_MODESEL	0x80	/* pin is output to port A mode sel */
496384740dcSRalf Baechle 
497cbe7d517SThomas Bogendoerfer #define GPPR_PHY_RESET_PIN	5	/* GIO pin cntrlling phy reset */
498cbe7d517SThomas Bogendoerfer #define GPPR_UARTB_MODESEL_PIN	6	/* GIO pin cntrlling uart b mode sel */
499cbe7d517SThomas Bogendoerfer #define GPPR_UARTA_MODESEL_PIN	7	/* GIO pin cntrlling uart a mode sel */
500384740dcSRalf Baechle 
501cbe7d517SThomas Bogendoerfer /* ethernet */
502384740dcSRalf Baechle #define EMCR_DUPLEX		0x00000001
503384740dcSRalf Baechle #define EMCR_PROMISC		0x00000002
504384740dcSRalf Baechle #define EMCR_PADEN		0x00000004
505384740dcSRalf Baechle #define EMCR_RXOFF_MASK		0x000001f8
506384740dcSRalf Baechle #define EMCR_RXOFF_SHIFT	3
507384740dcSRalf Baechle #define EMCR_RAMPAR		0x00000200
508384740dcSRalf Baechle #define EMCR_BADPAR		0x00000800
509384740dcSRalf Baechle #define EMCR_BUFSIZ		0x00001000
510384740dcSRalf Baechle #define EMCR_TXDMAEN		0x00002000
511384740dcSRalf Baechle #define EMCR_TXEN		0x00004000
512384740dcSRalf Baechle #define EMCR_RXDMAEN		0x00008000
513384740dcSRalf Baechle #define EMCR_RXEN		0x00010000
514384740dcSRalf Baechle #define EMCR_LOOPBACK		0x00020000
515384740dcSRalf Baechle #define EMCR_ARB_DIAG		0x001c0000
516384740dcSRalf Baechle #define EMCR_ARB_DIAG_IDLE	0x00200000
517384740dcSRalf Baechle #define EMCR_RST		0x80000000
518384740dcSRalf Baechle 
519384740dcSRalf Baechle #define EISR_RXTIMERINT		0x00000001
520384740dcSRalf Baechle #define EISR_RXTHRESHINT	0x00000002
521384740dcSRalf Baechle #define EISR_RXOFLO		0x00000004
522384740dcSRalf Baechle #define EISR_RXBUFOFLO		0x00000008
523384740dcSRalf Baechle #define EISR_RXMEMERR		0x00000010
524384740dcSRalf Baechle #define EISR_RXPARERR		0x00000020
525384740dcSRalf Baechle #define EISR_TXEMPTY		0x00010000
526384740dcSRalf Baechle #define EISR_TXRTRY		0x00020000
527384740dcSRalf Baechle #define EISR_TXEXDEF		0x00040000
528384740dcSRalf Baechle #define EISR_TXLCOL		0x00080000
529384740dcSRalf Baechle #define EISR_TXGIANT		0x00100000
530384740dcSRalf Baechle #define EISR_TXBUFUFLO		0x00200000
531384740dcSRalf Baechle #define EISR_TXEXPLICIT		0x00400000
532384740dcSRalf Baechle #define EISR_TXCOLLWRAP		0x00800000
533384740dcSRalf Baechle #define EISR_TXDEFERWRAP	0x01000000
534384740dcSRalf Baechle #define EISR_TXMEMERR		0x02000000
535384740dcSRalf Baechle #define EISR_TXPARERR		0x04000000
536384740dcSRalf Baechle 
537384740dcSRalf Baechle #define ERCSR_THRESH_MASK	0x000001ff	/* enet RX threshold */
538384740dcSRalf Baechle #define ERCSR_RX_TMR		0x40000000	/* simulation only */
539384740dcSRalf Baechle #define ERCSR_DIAG_OFLO		0x80000000	/* simulation only */
540384740dcSRalf Baechle 
541384740dcSRalf Baechle #define ERBR_ALIGNMENT		4096
542384740dcSRalf Baechle #define ERBR_L_RXRINGBASE_MASK	0xfffff000
543384740dcSRalf Baechle 
544384740dcSRalf Baechle #define ERBAR_BARRIER_BIT	0x0100
545384740dcSRalf Baechle #define ERBAR_RXBARR_MASK	0xffff0000
546384740dcSRalf Baechle #define ERBAR_RXBARR_SHIFT	16
547384740dcSRalf Baechle 
548384740dcSRalf Baechle #define ERCIR_RXCONSUME_MASK	0x00000fff
549384740dcSRalf Baechle 
550384740dcSRalf Baechle #define ERPIR_RXPRODUCE_MASK	0x00000fff
551384740dcSRalf Baechle #define ERPIR_ARM		0x80000000
552384740dcSRalf Baechle 
553384740dcSRalf Baechle #define ERTR_CNT_MASK		0x000007ff
554384740dcSRalf Baechle 
555384740dcSRalf Baechle #define ETCSR_IPGT_MASK		0x0000007f
556384740dcSRalf Baechle #define ETCSR_IPGR1_MASK	0x00007f00
557384740dcSRalf Baechle #define ETCSR_IPGR1_SHIFT	8
558384740dcSRalf Baechle #define ETCSR_IPGR2_MASK	0x007f0000
559384740dcSRalf Baechle #define ETCSR_IPGR2_SHIFT	16
560384740dcSRalf Baechle #define ETCSR_NOTXCLK		0x80000000
561384740dcSRalf Baechle 
562384740dcSRalf Baechle #define ETCDC_COLLCNT_MASK	0x0000ffff
563384740dcSRalf Baechle #define ETCDC_DEFERCNT_MASK	0xffff0000
564384740dcSRalf Baechle #define ETCDC_DEFERCNT_SHIFT	16
565384740dcSRalf Baechle 
566384740dcSRalf Baechle #define ETBR_ALIGNMENT		(64*1024)
567384740dcSRalf Baechle #define ETBR_L_RINGSZ_MASK	0x00000001
568384740dcSRalf Baechle #define ETBR_L_RINGSZ128	0
569384740dcSRalf Baechle #define ETBR_L_RINGSZ512	1
570384740dcSRalf Baechle #define ETBR_L_TXRINGBASE_MASK	0xffffc000
571384740dcSRalf Baechle 
572384740dcSRalf Baechle #define ETCIR_TXCONSUME_MASK	0x0000ffff
573384740dcSRalf Baechle #define ETCIR_IDLE		0x80000000
574384740dcSRalf Baechle 
575384740dcSRalf Baechle #define ETPIR_TXPRODUCE_MASK	0x0000ffff
576384740dcSRalf Baechle 
577384740dcSRalf Baechle #define EBIR_TXBUFPROD_MASK	0x0000001f
578384740dcSRalf Baechle #define EBIR_TXBUFCONS_MASK	0x00001f00
579384740dcSRalf Baechle #define EBIR_TXBUFCONS_SHIFT	8
580384740dcSRalf Baechle #define EBIR_RXBUFPROD_MASK	0x007fc000
581384740dcSRalf Baechle #define EBIR_RXBUFPROD_SHIFT	14
582384740dcSRalf Baechle #define EBIR_RXBUFCONS_MASK	0xff800000
583384740dcSRalf Baechle #define EBIR_RXBUFCONS_SHIFT	23
584384740dcSRalf Baechle 
585384740dcSRalf Baechle #define MICR_REGADDR_MASK	0x0000001f
586384740dcSRalf Baechle #define MICR_PHYADDR_MASK	0x000003e0
587384740dcSRalf Baechle #define MICR_PHYADDR_SHIFT	5
588384740dcSRalf Baechle #define MICR_READTRIG		0x00000400
589384740dcSRalf Baechle #define MICR_BUSY		0x00000800
590384740dcSRalf Baechle 
591384740dcSRalf Baechle #define MIDR_DATA_MASK		0x0000ffff
592384740dcSRalf Baechle 
5935dc76a96SThomas Bogendoerfer /* subsystem IDs supplied by card detection in pci-xtalk-bridge */
5945dc76a96SThomas Bogendoerfer #define	IOC3_SUBSYS_IP27_BASEIO6G	0xc300
5955dc76a96SThomas Bogendoerfer #define	IOC3_SUBSYS_IP27_MIO		0xc301
5965dc76a96SThomas Bogendoerfer #define	IOC3_SUBSYS_IP27_BASEIO		0xc302
5975dc76a96SThomas Bogendoerfer #define	IOC3_SUBSYS_IP29_SYSBOARD	0xc303
5985dc76a96SThomas Bogendoerfer #define	IOC3_SUBSYS_IP30_SYSBOARD	0xc304
5995dc76a96SThomas Bogendoerfer #define	IOC3_SUBSYS_MENET		0xc305
6005dc76a96SThomas Bogendoerfer #define	IOC3_SUBSYS_MENET4		0xc306
6012c428871SThomas Bogendoerfer #define	IOC3_SUBSYS_IO7			0xc307
6022c428871SThomas Bogendoerfer #define	IOC3_SUBSYS_IO8			0xc308
6032c428871SThomas Bogendoerfer #define	IOC3_SUBSYS_IO9			0xc309
6042c428871SThomas Bogendoerfer #define	IOC3_SUBSYS_IP34_SYSBOARD	0xc30A
6055dc76a96SThomas Bogendoerfer 
606cbe7d517SThomas Bogendoerfer #endif /* MIPS_SN_IOC3_H */
607