1 /* 2 * This file is subject to the terms and conditions of the GNU General Public 3 * License. See the file "COPYING" in the main directory of this archive 4 * for more details. 5 * 6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle 7 * Copyright (C) 2000 Silicon Graphics, Inc. 8 * Modified for further R[236]000 support by Paul M. Antoine, 1996. 9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com 10 * Copyright (C) 2000, 07 MIPS Technologies, Inc. 11 * Copyright (C) 2003, 2004 Maciej W. Rozycki 12 */ 13 #ifndef _ASM_MIPSREGS_H 14 #define _ASM_MIPSREGS_H 15 16 #include <linux/linkage.h> 17 #include <linux/types.h> 18 #include <asm/hazards.h> 19 #include <asm/isa-rev.h> 20 #include <asm/war.h> 21 22 /* 23 * The following macros are especially useful for __asm__ 24 * inline assembler. 25 */ 26 #ifndef __STR 27 #define __STR(x) #x 28 #endif 29 #ifndef STR 30 #define STR(x) __STR(x) 31 #endif 32 33 /* 34 * Configure language 35 */ 36 #ifdef __ASSEMBLY__ 37 #define _ULCAST_ 38 #define _U64CAST_ 39 #else 40 #define _ULCAST_ (unsigned long) 41 #define _U64CAST_ (u64) 42 #endif 43 44 /* 45 * Coprocessor 0 register names 46 */ 47 #define CP0_INDEX $0 48 #define CP0_RANDOM $1 49 #define CP0_ENTRYLO0 $2 50 #define CP0_ENTRYLO1 $3 51 #define CP0_CONF $3 52 #define CP0_GLOBALNUMBER $3, 1 53 #define CP0_CONTEXT $4 54 #define CP0_PAGEMASK $5 55 #define CP0_PAGEGRAIN $5, 1 56 #define CP0_SEGCTL0 $5, 2 57 #define CP0_SEGCTL1 $5, 3 58 #define CP0_SEGCTL2 $5, 4 59 #define CP0_WIRED $6 60 #define CP0_INFO $7 61 #define CP0_HWRENA $7 62 #define CP0_BADVADDR $8 63 #define CP0_BADINSTR $8, 1 64 #define CP0_COUNT $9 65 #define CP0_ENTRYHI $10 66 #define CP0_GUESTCTL1 $10, 4 67 #define CP0_GUESTCTL2 $10, 5 68 #define CP0_GUESTCTL3 $10, 6 69 #define CP0_COMPARE $11 70 #define CP0_GUESTCTL0EXT $11, 4 71 #define CP0_STATUS $12 72 #define CP0_GUESTCTL0 $12, 6 73 #define CP0_GTOFFSET $12, 7 74 #define CP0_CAUSE $13 75 #define CP0_EPC $14 76 #define CP0_PRID $15 77 #define CP0_EBASE $15, 1 78 #define CP0_CMGCRBASE $15, 3 79 #define CP0_CONFIG $16 80 #define CP0_CONFIG3 $16, 3 81 #define CP0_CONFIG5 $16, 5 82 #define CP0_CONFIG6 $16, 6 83 #define CP0_LLADDR $17 84 #define CP0_WATCHLO $18 85 #define CP0_WATCHHI $19 86 #define CP0_XCONTEXT $20 87 #define CP0_FRAMEMASK $21 88 #define CP0_DIAGNOSTIC $22 89 #define CP0_DEBUG $23 90 #define CP0_DEPC $24 91 #define CP0_PERFORMANCE $25 92 #define CP0_ECC $26 93 #define CP0_CACHEERR $27 94 #define CP0_TAGLO $28 95 #define CP0_TAGHI $29 96 #define CP0_ERROREPC $30 97 #define CP0_DESAVE $31 98 99 /* 100 * R4640/R4650 cp0 register names. These registers are listed 101 * here only for completeness; without MMU these CPUs are not useable 102 * by Linux. A future ELKS port might take make Linux run on them 103 * though ... 104 */ 105 #define CP0_IBASE $0 106 #define CP0_IBOUND $1 107 #define CP0_DBASE $2 108 #define CP0_DBOUND $3 109 #define CP0_CALG $17 110 #define CP0_IWATCH $18 111 #define CP0_DWATCH $19 112 113 /* 114 * Coprocessor 0 Set 1 register names 115 */ 116 #define CP0_S1_DERRADDR0 $26 117 #define CP0_S1_DERRADDR1 $27 118 #define CP0_S1_INTCONTROL $20 119 120 /* 121 * Coprocessor 0 Set 2 register names 122 */ 123 #define CP0_S2_SRSCTL $12 /* MIPSR2 */ 124 125 /* 126 * Coprocessor 0 Set 3 register names 127 */ 128 #define CP0_S3_SRSMAP $12 /* MIPSR2 */ 129 130 /* 131 * TX39 Series 132 */ 133 #define CP0_TX39_CACHE $7 134 135 136 /* Generic EntryLo bit definitions */ 137 #define ENTRYLO_G (_ULCAST_(1) << 0) 138 #define ENTRYLO_V (_ULCAST_(1) << 1) 139 #define ENTRYLO_D (_ULCAST_(1) << 2) 140 #define ENTRYLO_C_SHIFT 3 141 #define ENTRYLO_C (_ULCAST_(7) << ENTRYLO_C_SHIFT) 142 143 /* R3000 EntryLo bit definitions */ 144 #define R3K_ENTRYLO_G (_ULCAST_(1) << 8) 145 #define R3K_ENTRYLO_V (_ULCAST_(1) << 9) 146 #define R3K_ENTRYLO_D (_ULCAST_(1) << 10) 147 #define R3K_ENTRYLO_N (_ULCAST_(1) << 11) 148 149 /* MIPS32/64 EntryLo bit definitions */ 150 #define MIPS_ENTRYLO_PFN_SHIFT 6 151 #define MIPS_ENTRYLO_XI (_ULCAST_(1) << (BITS_PER_LONG - 2)) 152 #define MIPS_ENTRYLO_RI (_ULCAST_(1) << (BITS_PER_LONG - 1)) 153 154 /* 155 * MIPSr6+ GlobalNumber register definitions 156 */ 157 #define MIPS_GLOBALNUMBER_VP_SHF 0 158 #define MIPS_GLOBALNUMBER_VP (_ULCAST_(0xff) << MIPS_GLOBALNUMBER_VP_SHF) 159 #define MIPS_GLOBALNUMBER_CORE_SHF 8 160 #define MIPS_GLOBALNUMBER_CORE (_ULCAST_(0xff) << MIPS_GLOBALNUMBER_CORE_SHF) 161 #define MIPS_GLOBALNUMBER_CLUSTER_SHF 16 162 #define MIPS_GLOBALNUMBER_CLUSTER (_ULCAST_(0xf) << MIPS_GLOBALNUMBER_CLUSTER_SHF) 163 164 /* 165 * Values for PageMask register 166 */ 167 #ifdef CONFIG_CPU_VR41XX 168 169 /* Why doesn't stupidity hurt ... */ 170 171 #define PM_1K 0x00000000 172 #define PM_4K 0x00001800 173 #define PM_16K 0x00007800 174 #define PM_64K 0x0001f800 175 #define PM_256K 0x0007f800 176 177 #else 178 179 #define PM_4K 0x00000000 180 #define PM_8K 0x00002000 181 #define PM_16K 0x00006000 182 #define PM_32K 0x0000e000 183 #define PM_64K 0x0001e000 184 #define PM_128K 0x0003e000 185 #define PM_256K 0x0007e000 186 #define PM_512K 0x000fe000 187 #define PM_1M 0x001fe000 188 #define PM_2M 0x003fe000 189 #define PM_4M 0x007fe000 190 #define PM_8M 0x00ffe000 191 #define PM_16M 0x01ffe000 192 #define PM_32M 0x03ffe000 193 #define PM_64M 0x07ffe000 194 #define PM_256M 0x1fffe000 195 #define PM_1G 0x7fffe000 196 197 #endif 198 199 /* 200 * Default page size for a given kernel configuration 201 */ 202 #ifdef CONFIG_PAGE_SIZE_4KB 203 #define PM_DEFAULT_MASK PM_4K 204 #elif defined(CONFIG_PAGE_SIZE_8KB) 205 #define PM_DEFAULT_MASK PM_8K 206 #elif defined(CONFIG_PAGE_SIZE_16KB) 207 #define PM_DEFAULT_MASK PM_16K 208 #elif defined(CONFIG_PAGE_SIZE_32KB) 209 #define PM_DEFAULT_MASK PM_32K 210 #elif defined(CONFIG_PAGE_SIZE_64KB) 211 #define PM_DEFAULT_MASK PM_64K 212 #else 213 #error Bad page size configuration! 214 #endif 215 216 /* 217 * Default huge tlb size for a given kernel configuration 218 */ 219 #ifdef CONFIG_PAGE_SIZE_4KB 220 #define PM_HUGE_MASK PM_1M 221 #elif defined(CONFIG_PAGE_SIZE_8KB) 222 #define PM_HUGE_MASK PM_4M 223 #elif defined(CONFIG_PAGE_SIZE_16KB) 224 #define PM_HUGE_MASK PM_16M 225 #elif defined(CONFIG_PAGE_SIZE_32KB) 226 #define PM_HUGE_MASK PM_64M 227 #elif defined(CONFIG_PAGE_SIZE_64KB) 228 #define PM_HUGE_MASK PM_256M 229 #elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT) 230 #error Bad page size configuration for hugetlbfs! 231 #endif 232 233 /* 234 * Wired register bits 235 */ 236 #define MIPSR6_WIRED_LIMIT_SHIFT 16 237 #define MIPSR6_WIRED_LIMIT (_ULCAST_(0xffff) << MIPSR6_WIRED_LIMIT_SHIFT) 238 #define MIPSR6_WIRED_WIRED_SHIFT 0 239 #define MIPSR6_WIRED_WIRED (_ULCAST_(0xffff) << MIPSR6_WIRED_WIRED_SHIFT) 240 241 /* 242 * Values used for computation of new tlb entries 243 */ 244 #define PL_4K 12 245 #define PL_16K 14 246 #define PL_64K 16 247 #define PL_256K 18 248 #define PL_1M 20 249 #define PL_4M 22 250 #define PL_16M 24 251 #define PL_64M 26 252 #define PL_256M 28 253 254 /* 255 * PageGrain bits 256 */ 257 #define PG_RIE (_ULCAST_(1) << 31) 258 #define PG_XIE (_ULCAST_(1) << 30) 259 #define PG_ELPA (_ULCAST_(1) << 29) 260 #define PG_ESP (_ULCAST_(1) << 28) 261 #define PG_IEC (_ULCAST_(1) << 27) 262 263 /* MIPS32/64 EntryHI bit definitions */ 264 #define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10) 265 #define MIPS_ENTRYHI_ASIDX (_ULCAST_(0x3) << 8) 266 #define MIPS_ENTRYHI_ASID (_ULCAST_(0xff) << 0) 267 268 /* 269 * R4x00 interrupt enable / cause bits 270 */ 271 #define IE_SW0 (_ULCAST_(1) << 8) 272 #define IE_SW1 (_ULCAST_(1) << 9) 273 #define IE_IRQ0 (_ULCAST_(1) << 10) 274 #define IE_IRQ1 (_ULCAST_(1) << 11) 275 #define IE_IRQ2 (_ULCAST_(1) << 12) 276 #define IE_IRQ3 (_ULCAST_(1) << 13) 277 #define IE_IRQ4 (_ULCAST_(1) << 14) 278 #define IE_IRQ5 (_ULCAST_(1) << 15) 279 280 /* 281 * R4x00 interrupt cause bits 282 */ 283 #define C_SW0 (_ULCAST_(1) << 8) 284 #define C_SW1 (_ULCAST_(1) << 9) 285 #define C_IRQ0 (_ULCAST_(1) << 10) 286 #define C_IRQ1 (_ULCAST_(1) << 11) 287 #define C_IRQ2 (_ULCAST_(1) << 12) 288 #define C_IRQ3 (_ULCAST_(1) << 13) 289 #define C_IRQ4 (_ULCAST_(1) << 14) 290 #define C_IRQ5 (_ULCAST_(1) << 15) 291 292 /* 293 * Bitfields in the R4xx0 cp0 status register 294 */ 295 #define ST0_IE 0x00000001 296 #define ST0_EXL 0x00000002 297 #define ST0_ERL 0x00000004 298 #define ST0_KSU 0x00000018 299 # define KSU_USER 0x00000010 300 # define KSU_SUPERVISOR 0x00000008 301 # define KSU_KERNEL 0x00000000 302 #define ST0_UX 0x00000020 303 #define ST0_SX 0x00000040 304 #define ST0_KX 0x00000080 305 #define ST0_DE 0x00010000 306 #define ST0_CE 0x00020000 307 308 /* 309 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate 310 * cacheops in userspace. This bit exists only on RM7000 and RM9000 311 * processors. 312 */ 313 #define ST0_CO 0x08000000 314 315 /* 316 * Bitfields in the R[23]000 cp0 status register. 317 */ 318 #define ST0_IEC 0x00000001 319 #define ST0_KUC 0x00000002 320 #define ST0_IEP 0x00000004 321 #define ST0_KUP 0x00000008 322 #define ST0_IEO 0x00000010 323 #define ST0_KUO 0x00000020 324 /* bits 6 & 7 are reserved on R[23]000 */ 325 #define ST0_ISC 0x00010000 326 #define ST0_SWC 0x00020000 327 #define ST0_CM 0x00080000 328 329 /* 330 * Bits specific to the R4640/R4650 331 */ 332 #define ST0_UM (_ULCAST_(1) << 4) 333 #define ST0_IL (_ULCAST_(1) << 23) 334 #define ST0_DL (_ULCAST_(1) << 24) 335 336 /* 337 * Enable the MIPS MDMX and DSP ASEs 338 */ 339 #define ST0_MX 0x01000000 340 341 /* 342 * Status register bits available in all MIPS CPUs. 343 */ 344 #define ST0_IM 0x0000ff00 345 #define STATUSB_IP0 8 346 #define STATUSF_IP0 (_ULCAST_(1) << 8) 347 #define STATUSB_IP1 9 348 #define STATUSF_IP1 (_ULCAST_(1) << 9) 349 #define STATUSB_IP2 10 350 #define STATUSF_IP2 (_ULCAST_(1) << 10) 351 #define STATUSB_IP3 11 352 #define STATUSF_IP3 (_ULCAST_(1) << 11) 353 #define STATUSB_IP4 12 354 #define STATUSF_IP4 (_ULCAST_(1) << 12) 355 #define STATUSB_IP5 13 356 #define STATUSF_IP5 (_ULCAST_(1) << 13) 357 #define STATUSB_IP6 14 358 #define STATUSF_IP6 (_ULCAST_(1) << 14) 359 #define STATUSB_IP7 15 360 #define STATUSF_IP7 (_ULCAST_(1) << 15) 361 #define STATUSB_IP8 0 362 #define STATUSF_IP8 (_ULCAST_(1) << 0) 363 #define STATUSB_IP9 1 364 #define STATUSF_IP9 (_ULCAST_(1) << 1) 365 #define STATUSB_IP10 2 366 #define STATUSF_IP10 (_ULCAST_(1) << 2) 367 #define STATUSB_IP11 3 368 #define STATUSF_IP11 (_ULCAST_(1) << 3) 369 #define STATUSB_IP12 4 370 #define STATUSF_IP12 (_ULCAST_(1) << 4) 371 #define STATUSB_IP13 5 372 #define STATUSF_IP13 (_ULCAST_(1) << 5) 373 #define STATUSB_IP14 6 374 #define STATUSF_IP14 (_ULCAST_(1) << 6) 375 #define STATUSB_IP15 7 376 #define STATUSF_IP15 (_ULCAST_(1) << 7) 377 #define ST0_CH 0x00040000 378 #define ST0_NMI 0x00080000 379 #define ST0_SR 0x00100000 380 #define ST0_TS 0x00200000 381 #define ST0_BEV 0x00400000 382 #define ST0_RE 0x02000000 383 #define ST0_FR 0x04000000 384 #define ST0_CU 0xf0000000 385 #define ST0_CU0 0x10000000 386 #define ST0_CU1 0x20000000 387 #define ST0_CU2 0x40000000 388 #define ST0_CU3 0x80000000 389 #define ST0_XX 0x80000000 /* MIPS IV naming */ 390 391 /* 392 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2) 393 */ 394 #define INTCTLB_IPFDC 23 395 #define INTCTLF_IPFDC (_ULCAST_(7) << INTCTLB_IPFDC) 396 #define INTCTLB_IPPCI 26 397 #define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI) 398 #define INTCTLB_IPTI 29 399 #define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI) 400 401 /* 402 * Bitfields and bit numbers in the coprocessor 0 cause register. 403 * 404 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation. 405 */ 406 #define CAUSEB_EXCCODE 2 407 #define CAUSEF_EXCCODE (_ULCAST_(31) << 2) 408 #define CAUSEB_IP 8 409 #define CAUSEF_IP (_ULCAST_(255) << 8) 410 #define CAUSEB_IP0 8 411 #define CAUSEF_IP0 (_ULCAST_(1) << 8) 412 #define CAUSEB_IP1 9 413 #define CAUSEF_IP1 (_ULCAST_(1) << 9) 414 #define CAUSEB_IP2 10 415 #define CAUSEF_IP2 (_ULCAST_(1) << 10) 416 #define CAUSEB_IP3 11 417 #define CAUSEF_IP3 (_ULCAST_(1) << 11) 418 #define CAUSEB_IP4 12 419 #define CAUSEF_IP4 (_ULCAST_(1) << 12) 420 #define CAUSEB_IP5 13 421 #define CAUSEF_IP5 (_ULCAST_(1) << 13) 422 #define CAUSEB_IP6 14 423 #define CAUSEF_IP6 (_ULCAST_(1) << 14) 424 #define CAUSEB_IP7 15 425 #define CAUSEF_IP7 (_ULCAST_(1) << 15) 426 #define CAUSEB_FDCI 21 427 #define CAUSEF_FDCI (_ULCAST_(1) << 21) 428 #define CAUSEB_WP 22 429 #define CAUSEF_WP (_ULCAST_(1) << 22) 430 #define CAUSEB_IV 23 431 #define CAUSEF_IV (_ULCAST_(1) << 23) 432 #define CAUSEB_PCI 26 433 #define CAUSEF_PCI (_ULCAST_(1) << 26) 434 #define CAUSEB_DC 27 435 #define CAUSEF_DC (_ULCAST_(1) << 27) 436 #define CAUSEB_CE 28 437 #define CAUSEF_CE (_ULCAST_(3) << 28) 438 #define CAUSEB_TI 30 439 #define CAUSEF_TI (_ULCAST_(1) << 30) 440 #define CAUSEB_BD 31 441 #define CAUSEF_BD (_ULCAST_(1) << 31) 442 443 /* 444 * Cause.ExcCode trap codes. 445 */ 446 #define EXCCODE_INT 0 /* Interrupt pending */ 447 #define EXCCODE_MOD 1 /* TLB modified fault */ 448 #define EXCCODE_TLBL 2 /* TLB miss on load or ifetch */ 449 #define EXCCODE_TLBS 3 /* TLB miss on a store */ 450 #define EXCCODE_ADEL 4 /* Address error on a load or ifetch */ 451 #define EXCCODE_ADES 5 /* Address error on a store */ 452 #define EXCCODE_IBE 6 /* Bus error on an ifetch */ 453 #define EXCCODE_DBE 7 /* Bus error on a load or store */ 454 #define EXCCODE_SYS 8 /* System call */ 455 #define EXCCODE_BP 9 /* Breakpoint */ 456 #define EXCCODE_RI 10 /* Reserved instruction exception */ 457 #define EXCCODE_CPU 11 /* Coprocessor unusable */ 458 #define EXCCODE_OV 12 /* Arithmetic overflow */ 459 #define EXCCODE_TR 13 /* Trap instruction */ 460 #define EXCCODE_MSAFPE 14 /* MSA floating point exception */ 461 #define EXCCODE_FPE 15 /* Floating point exception */ 462 #define EXCCODE_TLBRI 19 /* TLB Read-Inhibit exception */ 463 #define EXCCODE_TLBXI 20 /* TLB Execution-Inhibit exception */ 464 #define EXCCODE_MSADIS 21 /* MSA disabled exception */ 465 #define EXCCODE_MDMX 22 /* MDMX unusable exception */ 466 #define EXCCODE_WATCH 23 /* Watch address reference */ 467 #define EXCCODE_MCHECK 24 /* Machine check */ 468 #define EXCCODE_THREAD 25 /* Thread exceptions (MT) */ 469 #define EXCCODE_DSPDIS 26 /* DSP disabled exception */ 470 #define EXCCODE_GE 27 /* Virtualized guest exception (VZ) */ 471 #define EXCCODE_CACHEERR 30 /* Parity/ECC occured on a core */ 472 473 /* Implementation specific trap codes used by MIPS cores */ 474 #define MIPS_EXCCODE_TLBPAR 16 /* TLB parity error exception */ 475 476 /* 477 * Bits in the coprocessor 0 config register. 478 */ 479 /* Generic bits. */ 480 #define CONF_CM_CACHABLE_NO_WA 0 481 #define CONF_CM_CACHABLE_WA 1 482 #define CONF_CM_UNCACHED 2 483 #define CONF_CM_CACHABLE_NONCOHERENT 3 484 #define CONF_CM_CACHABLE_CE 4 485 #define CONF_CM_CACHABLE_COW 5 486 #define CONF_CM_CACHABLE_CUW 6 487 #define CONF_CM_CACHABLE_ACCELERATED 7 488 #define CONF_CM_CMASK 7 489 #define CONF_BE (_ULCAST_(1) << 15) 490 491 /* Bits common to various processors. */ 492 #define CONF_CU (_ULCAST_(1) << 3) 493 #define CONF_DB (_ULCAST_(1) << 4) 494 #define CONF_IB (_ULCAST_(1) << 5) 495 #define CONF_DC (_ULCAST_(7) << 6) 496 #define CONF_IC (_ULCAST_(7) << 9) 497 #define CONF_EB (_ULCAST_(1) << 13) 498 #define CONF_EM (_ULCAST_(1) << 14) 499 #define CONF_SM (_ULCAST_(1) << 16) 500 #define CONF_SC (_ULCAST_(1) << 17) 501 #define CONF_EW (_ULCAST_(3) << 18) 502 #define CONF_EP (_ULCAST_(15)<< 24) 503 #define CONF_EC (_ULCAST_(7) << 28) 504 #define CONF_CM (_ULCAST_(1) << 31) 505 506 /* Bits specific to the R4xx0. */ 507 #define R4K_CONF_SW (_ULCAST_(1) << 20) 508 #define R4K_CONF_SS (_ULCAST_(1) << 21) 509 #define R4K_CONF_SB (_ULCAST_(3) << 22) 510 511 /* Bits specific to the R5000. */ 512 #define R5K_CONF_SE (_ULCAST_(1) << 12) 513 #define R5K_CONF_SS (_ULCAST_(3) << 20) 514 515 /* Bits specific to the RM7000. */ 516 #define RM7K_CONF_SE (_ULCAST_(1) << 3) 517 #define RM7K_CONF_TE (_ULCAST_(1) << 12) 518 #define RM7K_CONF_CLK (_ULCAST_(1) << 16) 519 #define RM7K_CONF_TC (_ULCAST_(1) << 17) 520 #define RM7K_CONF_SI (_ULCAST_(3) << 20) 521 #define RM7K_CONF_SC (_ULCAST_(1) << 31) 522 523 /* Bits specific to the R10000. */ 524 #define R10K_CONF_DN (_ULCAST_(3) << 3) 525 #define R10K_CONF_CT (_ULCAST_(1) << 5) 526 #define R10K_CONF_PE (_ULCAST_(1) << 6) 527 #define R10K_CONF_PM (_ULCAST_(3) << 7) 528 #define R10K_CONF_EC (_ULCAST_(15)<< 9) 529 #define R10K_CONF_SB (_ULCAST_(1) << 13) 530 #define R10K_CONF_SK (_ULCAST_(1) << 14) 531 #define R10K_CONF_SS (_ULCAST_(7) << 16) 532 #define R10K_CONF_SC (_ULCAST_(7) << 19) 533 #define R10K_CONF_DC (_ULCAST_(7) << 26) 534 #define R10K_CONF_IC (_ULCAST_(7) << 29) 535 536 /* Bits specific to the VR41xx. */ 537 #define VR41_CONF_CS (_ULCAST_(1) << 12) 538 #define VR41_CONF_P4K (_ULCAST_(1) << 13) 539 #define VR41_CONF_BP (_ULCAST_(1) << 16) 540 #define VR41_CONF_M16 (_ULCAST_(1) << 20) 541 #define VR41_CONF_AD (_ULCAST_(1) << 23) 542 543 /* Bits specific to the R30xx. */ 544 #define R30XX_CONF_FDM (_ULCAST_(1) << 19) 545 #define R30XX_CONF_REV (_ULCAST_(1) << 22) 546 #define R30XX_CONF_AC (_ULCAST_(1) << 23) 547 #define R30XX_CONF_RF (_ULCAST_(1) << 24) 548 #define R30XX_CONF_HALT (_ULCAST_(1) << 25) 549 #define R30XX_CONF_FPINT (_ULCAST_(7) << 26) 550 #define R30XX_CONF_DBR (_ULCAST_(1) << 29) 551 #define R30XX_CONF_SB (_ULCAST_(1) << 30) 552 #define R30XX_CONF_LOCK (_ULCAST_(1) << 31) 553 554 /* Bits specific to the TX49. */ 555 #define TX49_CONF_DC (_ULCAST_(1) << 16) 556 #define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */ 557 #define TX49_CONF_HALT (_ULCAST_(1) << 18) 558 #define TX49_CONF_CWFON (_ULCAST_(1) << 27) 559 560 /* Bits specific to the MIPS32/64 PRA. */ 561 #define MIPS_CONF_VI (_ULCAST_(1) << 3) 562 #define MIPS_CONF_MT (_ULCAST_(7) << 7) 563 #define MIPS_CONF_MT_TLB (_ULCAST_(1) << 7) 564 #define MIPS_CONF_MT_FTLB (_ULCAST_(4) << 7) 565 #define MIPS_CONF_AR (_ULCAST_(7) << 10) 566 #define MIPS_CONF_AT (_ULCAST_(3) << 13) 567 #define MIPS_CONF_BE (_ULCAST_(1) << 15) 568 #define MIPS_CONF_BM (_ULCAST_(1) << 16) 569 #define MIPS_CONF_MM (_ULCAST_(3) << 17) 570 #define MIPS_CONF_MM_SYSAD (_ULCAST_(1) << 17) 571 #define MIPS_CONF_MM_FULL (_ULCAST_(2) << 17) 572 #define MIPS_CONF_SB (_ULCAST_(1) << 21) 573 #define MIPS_CONF_UDI (_ULCAST_(1) << 22) 574 #define MIPS_CONF_DSP (_ULCAST_(1) << 23) 575 #define MIPS_CONF_ISP (_ULCAST_(1) << 24) 576 #define MIPS_CONF_KU (_ULCAST_(3) << 25) 577 #define MIPS_CONF_K23 (_ULCAST_(3) << 28) 578 #define MIPS_CONF_M (_ULCAST_(1) << 31) 579 580 /* 581 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above. 582 */ 583 #define MIPS_CONF1_FP (_ULCAST_(1) << 0) 584 #define MIPS_CONF1_EP (_ULCAST_(1) << 1) 585 #define MIPS_CONF1_CA (_ULCAST_(1) << 2) 586 #define MIPS_CONF1_WR (_ULCAST_(1) << 3) 587 #define MIPS_CONF1_PC (_ULCAST_(1) << 4) 588 #define MIPS_CONF1_MD (_ULCAST_(1) << 5) 589 #define MIPS_CONF1_C2 (_ULCAST_(1) << 6) 590 #define MIPS_CONF1_DA_SHF 7 591 #define MIPS_CONF1_DA_SZ 3 592 #define MIPS_CONF1_DA (_ULCAST_(7) << 7) 593 #define MIPS_CONF1_DL_SHF 10 594 #define MIPS_CONF1_DL_SZ 3 595 #define MIPS_CONF1_DL (_ULCAST_(7) << 10) 596 #define MIPS_CONF1_DS_SHF 13 597 #define MIPS_CONF1_DS_SZ 3 598 #define MIPS_CONF1_DS (_ULCAST_(7) << 13) 599 #define MIPS_CONF1_IA_SHF 16 600 #define MIPS_CONF1_IA_SZ 3 601 #define MIPS_CONF1_IA (_ULCAST_(7) << 16) 602 #define MIPS_CONF1_IL_SHF 19 603 #define MIPS_CONF1_IL_SZ 3 604 #define MIPS_CONF1_IL (_ULCAST_(7) << 19) 605 #define MIPS_CONF1_IS_SHF 22 606 #define MIPS_CONF1_IS_SZ 3 607 #define MIPS_CONF1_IS (_ULCAST_(7) << 22) 608 #define MIPS_CONF1_TLBS_SHIFT (25) 609 #define MIPS_CONF1_TLBS_SIZE (6) 610 #define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT) 611 612 #define MIPS_CONF2_SA (_ULCAST_(15)<< 0) 613 #define MIPS_CONF2_SL (_ULCAST_(15)<< 4) 614 #define MIPS_CONF2_SS (_ULCAST_(15)<< 8) 615 #define MIPS_CONF2_SU (_ULCAST_(15)<< 12) 616 #define MIPS_CONF2_TA (_ULCAST_(15)<< 16) 617 #define MIPS_CONF2_TL (_ULCAST_(15)<< 20) 618 #define MIPS_CONF2_TS (_ULCAST_(15)<< 24) 619 #define MIPS_CONF2_TU (_ULCAST_(7) << 28) 620 621 #define MIPS_CONF3_TL (_ULCAST_(1) << 0) 622 #define MIPS_CONF3_SM (_ULCAST_(1) << 1) 623 #define MIPS_CONF3_MT (_ULCAST_(1) << 2) 624 #define MIPS_CONF3_CDMM (_ULCAST_(1) << 3) 625 #define MIPS_CONF3_SP (_ULCAST_(1) << 4) 626 #define MIPS_CONF3_VINT (_ULCAST_(1) << 5) 627 #define MIPS_CONF3_VEIC (_ULCAST_(1) << 6) 628 #define MIPS_CONF3_LPA (_ULCAST_(1) << 7) 629 #define MIPS_CONF3_ITL (_ULCAST_(1) << 8) 630 #define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9) 631 #define MIPS_CONF3_DSP (_ULCAST_(1) << 10) 632 #define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11) 633 #define MIPS_CONF3_RXI (_ULCAST_(1) << 12) 634 #define MIPS_CONF3_ULRI (_ULCAST_(1) << 13) 635 #define MIPS_CONF3_ISA (_ULCAST_(3) << 14) 636 #define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16) 637 #define MIPS_CONF3_MCU (_ULCAST_(1) << 17) 638 #define MIPS_CONF3_MMAR (_ULCAST_(7) << 18) 639 #define MIPS_CONF3_IPLW (_ULCAST_(3) << 21) 640 #define MIPS_CONF3_VZ (_ULCAST_(1) << 23) 641 #define MIPS_CONF3_PW (_ULCAST_(1) << 24) 642 #define MIPS_CONF3_SC (_ULCAST_(1) << 25) 643 #define MIPS_CONF3_BI (_ULCAST_(1) << 26) 644 #define MIPS_CONF3_BP (_ULCAST_(1) << 27) 645 #define MIPS_CONF3_MSA (_ULCAST_(1) << 28) 646 #define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29) 647 #define MIPS_CONF3_BPG (_ULCAST_(1) << 30) 648 649 #define MIPS_CONF4_MMUSIZEEXT_SHIFT (0) 650 #define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0) 651 #define MIPS_CONF4_FTLBSETS_SHIFT (0) 652 #define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT) 653 #define MIPS_CONF4_FTLBWAYS_SHIFT (4) 654 #define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT) 655 #define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8) 656 /* bits 10:8 in FTLB-only configurations */ 657 #define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT) 658 /* bits 12:8 in VTLB-FTLB only configurations */ 659 #define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT) 660 #define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14) 661 #define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14) 662 #define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14) 663 #define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14) 664 #define MIPS_CONF4_KSCREXIST_SHIFT (16) 665 #define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << MIPS_CONF4_KSCREXIST_SHIFT) 666 #define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24) 667 #define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT) 668 #define MIPS_CONF4_AE (_ULCAST_(1) << 28) 669 #define MIPS_CONF4_IE (_ULCAST_(3) << 29) 670 #define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29) 671 672 #define MIPS_CONF5_NF (_ULCAST_(1) << 0) 673 #define MIPS_CONF5_UFR (_ULCAST_(1) << 2) 674 #define MIPS_CONF5_MRP (_ULCAST_(1) << 3) 675 #define MIPS_CONF5_LLB (_ULCAST_(1) << 4) 676 #define MIPS_CONF5_MVH (_ULCAST_(1) << 5) 677 #define MIPS_CONF5_VP (_ULCAST_(1) << 7) 678 #define MIPS_CONF5_SBRI (_ULCAST_(1) << 6) 679 #define MIPS_CONF5_FRE (_ULCAST_(1) << 8) 680 #define MIPS_CONF5_UFE (_ULCAST_(1) << 9) 681 #define MIPS_CONF5_CA2 (_ULCAST_(1) << 14) 682 #define MIPS_CONF5_MI (_ULCAST_(1) << 17) 683 #define MIPS_CONF5_CRCP (_ULCAST_(1) << 18) 684 #define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27) 685 #define MIPS_CONF5_EVA (_ULCAST_(1) << 28) 686 #define MIPS_CONF5_CV (_ULCAST_(1) << 29) 687 #define MIPS_CONF5_K (_ULCAST_(1) << 30) 688 689 /* Config6 feature bits for proAptiv/P5600 */ 690 691 /* Jump register cache prediction disable */ 692 #define MIPS_CONF6_MTI_JRCD (_ULCAST_(1) << 0) 693 /* MIPSr6 extensions enable */ 694 #define MIPS_CONF6_MTI_R6 (_ULCAST_(1) << 2) 695 /* IFU Performance Control */ 696 #define MIPS_CONF6_MTI_IFUPERFCTL (_ULCAST_(3) << 10) 697 #define MIPS_CONF6_MTI_SYND (_ULCAST_(1) << 13) 698 /* Sleep state performance counter disable */ 699 #define MIPS_CONF6_MTI_SPCD (_ULCAST_(1) << 14) 700 /* proAptiv FTLB on/off bit */ 701 #define MIPS_CONF6_MTI_FTLBEN (_ULCAST_(1) << 15) 702 /* Disable load/store bonding */ 703 #define MIPS_CONF6_MTI_DLSB (_ULCAST_(1) << 21) 704 /* FTLB probability bits */ 705 #define MIPS_CONF6_MTI_FTLBP_SHIFT (16) 706 707 /* Config6 feature bits for Loongson-3 */ 708 709 /* Loongson-3 internal timer bit */ 710 #define MIPS_CONF6_LOONGSON_INTIMER (_ULCAST_(1) << 6) 711 /* Loongson-3 external timer bit */ 712 #define MIPS_CONF6_LOONGSON_EXTIMER (_ULCAST_(1) << 7) 713 /* Loongson-3 SFB on/off bit, STFill in manual */ 714 #define MIPS_CONF6_LOONGSON_SFBEN (_ULCAST_(1) << 8) 715 /* Loongson-3's LL on exclusive cacheline */ 716 #define MIPS_CONF6_LOONGSON_LLEXC (_ULCAST_(1) << 16) 717 /* Loongson-3's SC has a random delay */ 718 #define MIPS_CONF6_LOONGSON_SCRAND (_ULCAST_(1) << 17) 719 /* Loongson-3 FTLB on/off bit, VTLBOnly in manual */ 720 #define MIPS_CONF6_LOONGSON_FTLBDIS (_ULCAST_(1) << 22) 721 722 #define MIPS_CONF7_WII (_ULCAST_(1) << 31) 723 724 #define MIPS_CONF7_RPS (_ULCAST_(1) << 2) 725 726 #define MIPS_CONF7_IAR (_ULCAST_(1) << 10) 727 #define MIPS_CONF7_AR (_ULCAST_(1) << 16) 728 729 /* Ingenic HPTLB off bits */ 730 #define XBURST_PAGECTRL_HPTLB_DIS 0xa9000000 731 732 /* Ingenic Config7 bits */ 733 #define MIPS_CONF7_BTB_LOOP_EN (_ULCAST_(1) << 4) 734 735 /* Config7 Bits specific to MIPS Technologies. */ 736 737 /* Performance counters implemented Per TC */ 738 #define MTI_CONF7_PTC (_ULCAST_(1) << 19) 739 740 /* WatchLo* register definitions */ 741 #define MIPS_WATCHLO_IRW (_ULCAST_(0x7) << 0) 742 743 /* WatchHi* register definitions */ 744 #define MIPS_WATCHHI_M (_ULCAST_(1) << 31) 745 #define MIPS_WATCHHI_G (_ULCAST_(1) << 30) 746 #define MIPS_WATCHHI_WM (_ULCAST_(0x3) << 28) 747 #define MIPS_WATCHHI_WM_R_RVA (_ULCAST_(0) << 28) 748 #define MIPS_WATCHHI_WM_R_GPA (_ULCAST_(1) << 28) 749 #define MIPS_WATCHHI_WM_G_GVA (_ULCAST_(2) << 28) 750 #define MIPS_WATCHHI_EAS (_ULCAST_(0x3) << 24) 751 #define MIPS_WATCHHI_ASID (_ULCAST_(0xff) << 16) 752 #define MIPS_WATCHHI_MASK (_ULCAST_(0x1ff) << 3) 753 #define MIPS_WATCHHI_I (_ULCAST_(1) << 2) 754 #define MIPS_WATCHHI_R (_ULCAST_(1) << 1) 755 #define MIPS_WATCHHI_W (_ULCAST_(1) << 0) 756 #define MIPS_WATCHHI_IRW (_ULCAST_(0x7) << 0) 757 758 /* PerfCnt control register definitions */ 759 #define MIPS_PERFCTRL_EXL (_ULCAST_(1) << 0) 760 #define MIPS_PERFCTRL_K (_ULCAST_(1) << 1) 761 #define MIPS_PERFCTRL_S (_ULCAST_(1) << 2) 762 #define MIPS_PERFCTRL_U (_ULCAST_(1) << 3) 763 #define MIPS_PERFCTRL_IE (_ULCAST_(1) << 4) 764 #define MIPS_PERFCTRL_EVENT_S 5 765 #define MIPS_PERFCTRL_EVENT (_ULCAST_(0x3ff) << MIPS_PERFCTRL_EVENT_S) 766 #define MIPS_PERFCTRL_PCTD (_ULCAST_(1) << 15) 767 #define MIPS_PERFCTRL_EC (_ULCAST_(0x3) << 23) 768 #define MIPS_PERFCTRL_EC_R (_ULCAST_(0) << 23) 769 #define MIPS_PERFCTRL_EC_RI (_ULCAST_(1) << 23) 770 #define MIPS_PERFCTRL_EC_G (_ULCAST_(2) << 23) 771 #define MIPS_PERFCTRL_EC_GRI (_ULCAST_(3) << 23) 772 #define MIPS_PERFCTRL_W (_ULCAST_(1) << 30) 773 #define MIPS_PERFCTRL_M (_ULCAST_(1) << 31) 774 775 /* PerfCnt control register MT extensions used by MIPS cores */ 776 #define MIPS_PERFCTRL_VPEID_S 16 777 #define MIPS_PERFCTRL_VPEID (_ULCAST_(0xf) << MIPS_PERFCTRL_VPEID_S) 778 #define MIPS_PERFCTRL_TCID_S 22 779 #define MIPS_PERFCTRL_TCID (_ULCAST_(0xff) << MIPS_PERFCTRL_TCID_S) 780 #define MIPS_PERFCTRL_MT_EN (_ULCAST_(0x3) << 20) 781 #define MIPS_PERFCTRL_MT_EN_ALL (_ULCAST_(0) << 20) 782 #define MIPS_PERFCTRL_MT_EN_VPE (_ULCAST_(1) << 20) 783 #define MIPS_PERFCTRL_MT_EN_TC (_ULCAST_(2) << 20) 784 785 /* PerfCnt control register MT extensions used by BMIPS5000 */ 786 #define BRCM_PERFCTRL_TC (_ULCAST_(1) << 30) 787 788 /* PerfCnt control register MT extensions used by Netlogic XLR */ 789 #define XLR_PERFCTRL_ALLTHREADS (_ULCAST_(1) << 13) 790 791 /* MAAR bit definitions */ 792 #define MIPS_MAAR_VH (_U64CAST_(1) << 63) 793 #define MIPS_MAAR_ADDR GENMASK_ULL(55, 12) 794 #define MIPS_MAAR_ADDR_SHIFT 12 795 #define MIPS_MAAR_S (_ULCAST_(1) << 1) 796 #define MIPS_MAAR_VL (_ULCAST_(1) << 0) 797 #ifdef CONFIG_XPA 798 #define MIPS_MAAR_V (MIPS_MAAR_VH | MIPS_MAAR_VL) 799 #else 800 #define MIPS_MAAR_V MIPS_MAAR_VL 801 #endif 802 #define MIPS_MAARX_VH (_ULCAST_(1) << 31) 803 #define MIPS_MAARX_ADDR 0xF 804 #define MIPS_MAARX_ADDR_SHIFT 32 805 806 /* MAARI bit definitions */ 807 #define MIPS_MAARI_INDEX (_ULCAST_(0x3f) << 0) 808 809 /* EBase bit definitions */ 810 #define MIPS_EBASE_CPUNUM_SHIFT 0 811 #define MIPS_EBASE_CPUNUM (_ULCAST_(0x3ff) << 0) 812 #define MIPS_EBASE_WG_SHIFT 11 813 #define MIPS_EBASE_WG (_ULCAST_(1) << 11) 814 #define MIPS_EBASE_BASE_SHIFT 12 815 #define MIPS_EBASE_BASE (~_ULCAST_((1 << MIPS_EBASE_BASE_SHIFT) - 1)) 816 817 /* CMGCRBase bit definitions */ 818 #define MIPS_CMGCRB_BASE 11 819 #define MIPS_CMGCRF_BASE (~_ULCAST_((1 << MIPS_CMGCRB_BASE) - 1)) 820 821 /* LLAddr bit definitions */ 822 #define MIPS_LLADDR_LLB_SHIFT 0 823 #define MIPS_LLADDR_LLB (_ULCAST_(1) << MIPS_LLADDR_LLB_SHIFT) 824 825 /* 826 * Bits in the MIPS32 Memory Segmentation registers. 827 */ 828 #define MIPS_SEGCFG_PA_SHIFT 9 829 #define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT) 830 #define MIPS_SEGCFG_AM_SHIFT 4 831 #define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT) 832 #define MIPS_SEGCFG_EU_SHIFT 3 833 #define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT) 834 #define MIPS_SEGCFG_C_SHIFT 0 835 #define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT) 836 837 #define MIPS_SEGCFG_UUSK _ULCAST_(7) 838 #define MIPS_SEGCFG_USK _ULCAST_(5) 839 #define MIPS_SEGCFG_MUSUK _ULCAST_(4) 840 #define MIPS_SEGCFG_MUSK _ULCAST_(3) 841 #define MIPS_SEGCFG_MSK _ULCAST_(2) 842 #define MIPS_SEGCFG_MK _ULCAST_(1) 843 #define MIPS_SEGCFG_UK _ULCAST_(0) 844 845 #define MIPS_PWFIELD_GDI_SHIFT 24 846 #define MIPS_PWFIELD_GDI_MASK 0x3f000000 847 #define MIPS_PWFIELD_UDI_SHIFT 18 848 #define MIPS_PWFIELD_UDI_MASK 0x00fc0000 849 #define MIPS_PWFIELD_MDI_SHIFT 12 850 #define MIPS_PWFIELD_MDI_MASK 0x0003f000 851 #define MIPS_PWFIELD_PTI_SHIFT 6 852 #define MIPS_PWFIELD_PTI_MASK 0x00000fc0 853 #define MIPS_PWFIELD_PTEI_SHIFT 0 854 #define MIPS_PWFIELD_PTEI_MASK 0x0000003f 855 856 #define MIPS_PWSIZE_PS_SHIFT 30 857 #define MIPS_PWSIZE_PS_MASK 0x40000000 858 #define MIPS_PWSIZE_GDW_SHIFT 24 859 #define MIPS_PWSIZE_GDW_MASK 0x3f000000 860 #define MIPS_PWSIZE_UDW_SHIFT 18 861 #define MIPS_PWSIZE_UDW_MASK 0x00fc0000 862 #define MIPS_PWSIZE_MDW_SHIFT 12 863 #define MIPS_PWSIZE_MDW_MASK 0x0003f000 864 #define MIPS_PWSIZE_PTW_SHIFT 6 865 #define MIPS_PWSIZE_PTW_MASK 0x00000fc0 866 #define MIPS_PWSIZE_PTEW_SHIFT 0 867 #define MIPS_PWSIZE_PTEW_MASK 0x0000003f 868 869 #define MIPS_PWCTL_PWEN_SHIFT 31 870 #define MIPS_PWCTL_PWEN_MASK 0x80000000 871 #define MIPS_PWCTL_XK_SHIFT 28 872 #define MIPS_PWCTL_XK_MASK 0x10000000 873 #define MIPS_PWCTL_XS_SHIFT 27 874 #define MIPS_PWCTL_XS_MASK 0x08000000 875 #define MIPS_PWCTL_XU_SHIFT 26 876 #define MIPS_PWCTL_XU_MASK 0x04000000 877 #define MIPS_PWCTL_DPH_SHIFT 7 878 #define MIPS_PWCTL_DPH_MASK 0x00000080 879 #define MIPS_PWCTL_HUGEPG_SHIFT 6 880 #define MIPS_PWCTL_HUGEPG_MASK 0x00000060 881 #define MIPS_PWCTL_PSN_SHIFT 0 882 #define MIPS_PWCTL_PSN_MASK 0x0000003f 883 884 /* GuestCtl0 fields */ 885 #define MIPS_GCTL0_GM_SHIFT 31 886 #define MIPS_GCTL0_GM (_ULCAST_(1) << MIPS_GCTL0_GM_SHIFT) 887 #define MIPS_GCTL0_RI_SHIFT 30 888 #define MIPS_GCTL0_RI (_ULCAST_(1) << MIPS_GCTL0_RI_SHIFT) 889 #define MIPS_GCTL0_MC_SHIFT 29 890 #define MIPS_GCTL0_MC (_ULCAST_(1) << MIPS_GCTL0_MC_SHIFT) 891 #define MIPS_GCTL0_CP0_SHIFT 28 892 #define MIPS_GCTL0_CP0 (_ULCAST_(1) << MIPS_GCTL0_CP0_SHIFT) 893 #define MIPS_GCTL0_AT_SHIFT 26 894 #define MIPS_GCTL0_AT (_ULCAST_(0x3) << MIPS_GCTL0_AT_SHIFT) 895 #define MIPS_GCTL0_GT_SHIFT 25 896 #define MIPS_GCTL0_GT (_ULCAST_(1) << MIPS_GCTL0_GT_SHIFT) 897 #define MIPS_GCTL0_CG_SHIFT 24 898 #define MIPS_GCTL0_CG (_ULCAST_(1) << MIPS_GCTL0_CG_SHIFT) 899 #define MIPS_GCTL0_CF_SHIFT 23 900 #define MIPS_GCTL0_CF (_ULCAST_(1) << MIPS_GCTL0_CF_SHIFT) 901 #define MIPS_GCTL0_G1_SHIFT 22 902 #define MIPS_GCTL0_G1 (_ULCAST_(1) << MIPS_GCTL0_G1_SHIFT) 903 #define MIPS_GCTL0_G0E_SHIFT 19 904 #define MIPS_GCTL0_G0E (_ULCAST_(1) << MIPS_GCTL0_G0E_SHIFT) 905 #define MIPS_GCTL0_PT_SHIFT 18 906 #define MIPS_GCTL0_PT (_ULCAST_(1) << MIPS_GCTL0_PT_SHIFT) 907 #define MIPS_GCTL0_RAD_SHIFT 9 908 #define MIPS_GCTL0_RAD (_ULCAST_(1) << MIPS_GCTL0_RAD_SHIFT) 909 #define MIPS_GCTL0_DRG_SHIFT 8 910 #define MIPS_GCTL0_DRG (_ULCAST_(1) << MIPS_GCTL0_DRG_SHIFT) 911 #define MIPS_GCTL0_G2_SHIFT 7 912 #define MIPS_GCTL0_G2 (_ULCAST_(1) << MIPS_GCTL0_G2_SHIFT) 913 #define MIPS_GCTL0_GEXC_SHIFT 2 914 #define MIPS_GCTL0_GEXC (_ULCAST_(0x1f) << MIPS_GCTL0_GEXC_SHIFT) 915 #define MIPS_GCTL0_SFC2_SHIFT 1 916 #define MIPS_GCTL0_SFC2 (_ULCAST_(1) << MIPS_GCTL0_SFC2_SHIFT) 917 #define MIPS_GCTL0_SFC1_SHIFT 0 918 #define MIPS_GCTL0_SFC1 (_ULCAST_(1) << MIPS_GCTL0_SFC1_SHIFT) 919 920 /* GuestCtl0.AT Guest address translation control */ 921 #define MIPS_GCTL0_AT_ROOT 1 /* Guest MMU under Root control */ 922 #define MIPS_GCTL0_AT_GUEST 3 /* Guest MMU under Guest control */ 923 924 /* GuestCtl0.GExcCode Hypervisor exception cause codes */ 925 #define MIPS_GCTL0_GEXC_GPSI 0 /* Guest Privileged Sensitive Instruction */ 926 #define MIPS_GCTL0_GEXC_GSFC 1 /* Guest Software Field Change */ 927 #define MIPS_GCTL0_GEXC_HC 2 /* Hypercall */ 928 #define MIPS_GCTL0_GEXC_GRR 3 /* Guest Reserved Instruction Redirect */ 929 #define MIPS_GCTL0_GEXC_GVA 8 /* Guest Virtual Address available */ 930 #define MIPS_GCTL0_GEXC_GHFC 9 /* Guest Hardware Field Change */ 931 #define MIPS_GCTL0_GEXC_GPA 10 /* Guest Physical Address available */ 932 933 /* GuestCtl0Ext fields */ 934 #define MIPS_GCTL0EXT_RPW_SHIFT 8 935 #define MIPS_GCTL0EXT_RPW (_ULCAST_(0x3) << MIPS_GCTL0EXT_RPW_SHIFT) 936 #define MIPS_GCTL0EXT_NCC_SHIFT 6 937 #define MIPS_GCTL0EXT_NCC (_ULCAST_(0x3) << MIPS_GCTL0EXT_NCC_SHIFT) 938 #define MIPS_GCTL0EXT_CGI_SHIFT 4 939 #define MIPS_GCTL0EXT_CGI (_ULCAST_(1) << MIPS_GCTL0EXT_CGI_SHIFT) 940 #define MIPS_GCTL0EXT_FCD_SHIFT 3 941 #define MIPS_GCTL0EXT_FCD (_ULCAST_(1) << MIPS_GCTL0EXT_FCD_SHIFT) 942 #define MIPS_GCTL0EXT_OG_SHIFT 2 943 #define MIPS_GCTL0EXT_OG (_ULCAST_(1) << MIPS_GCTL0EXT_OG_SHIFT) 944 #define MIPS_GCTL0EXT_BG_SHIFT 1 945 #define MIPS_GCTL0EXT_BG (_ULCAST_(1) << MIPS_GCTL0EXT_BG_SHIFT) 946 #define MIPS_GCTL0EXT_MG_SHIFT 0 947 #define MIPS_GCTL0EXT_MG (_ULCAST_(1) << MIPS_GCTL0EXT_MG_SHIFT) 948 949 /* GuestCtl0Ext.RPW Root page walk configuration */ 950 #define MIPS_GCTL0EXT_RPW_BOTH 0 /* Root PW for GPA->RPA and RVA->RPA */ 951 #define MIPS_GCTL0EXT_RPW_GPA 2 /* Root PW for GPA->RPA */ 952 #define MIPS_GCTL0EXT_RPW_RVA 3 /* Root PW for RVA->RPA */ 953 954 /* GuestCtl0Ext.NCC Nested cache coherency attributes */ 955 #define MIPS_GCTL0EXT_NCC_IND 0 /* Guest CCA independent of Root CCA */ 956 #define MIPS_GCTL0EXT_NCC_MOD 1 /* Guest CCA modified by Root CCA */ 957 958 /* GuestCtl1 fields */ 959 #define MIPS_GCTL1_ID_SHIFT 0 960 #define MIPS_GCTL1_ID_WIDTH 8 961 #define MIPS_GCTL1_ID (_ULCAST_(0xff) << MIPS_GCTL1_ID_SHIFT) 962 #define MIPS_GCTL1_RID_SHIFT 16 963 #define MIPS_GCTL1_RID_WIDTH 8 964 #define MIPS_GCTL1_RID (_ULCAST_(0xff) << MIPS_GCTL1_RID_SHIFT) 965 #define MIPS_GCTL1_EID_SHIFT 24 966 #define MIPS_GCTL1_EID_WIDTH 8 967 #define MIPS_GCTL1_EID (_ULCAST_(0xff) << MIPS_GCTL1_EID_SHIFT) 968 969 /* GuestID reserved for root context */ 970 #define MIPS_GCTL1_ROOT_GUESTID 0 971 972 /* CDMMBase register bit definitions */ 973 #define MIPS_CDMMBASE_SIZE_SHIFT 0 974 #define MIPS_CDMMBASE_SIZE (_ULCAST_(511) << MIPS_CDMMBASE_SIZE_SHIFT) 975 #define MIPS_CDMMBASE_CI (_ULCAST_(1) << 9) 976 #define MIPS_CDMMBASE_EN (_ULCAST_(1) << 10) 977 #define MIPS_CDMMBASE_ADDR_SHIFT 11 978 #define MIPS_CDMMBASE_ADDR_START 15 979 980 /* RDHWR register numbers */ 981 #define MIPS_HWR_CPUNUM 0 /* CPU number */ 982 #define MIPS_HWR_SYNCISTEP 1 /* SYNCI step size */ 983 #define MIPS_HWR_CC 2 /* Cycle counter */ 984 #define MIPS_HWR_CCRES 3 /* Cycle counter resolution */ 985 #define MIPS_HWR_ULR 29 /* UserLocal */ 986 #define MIPS_HWR_IMPL1 30 /* Implementation dependent */ 987 #define MIPS_HWR_IMPL2 31 /* Implementation dependent */ 988 989 /* Bits in HWREna register */ 990 #define MIPS_HWRENA_CPUNUM (_ULCAST_(1) << MIPS_HWR_CPUNUM) 991 #define MIPS_HWRENA_SYNCISTEP (_ULCAST_(1) << MIPS_HWR_SYNCISTEP) 992 #define MIPS_HWRENA_CC (_ULCAST_(1) << MIPS_HWR_CC) 993 #define MIPS_HWRENA_CCRES (_ULCAST_(1) << MIPS_HWR_CCRES) 994 #define MIPS_HWRENA_ULR (_ULCAST_(1) << MIPS_HWR_ULR) 995 #define MIPS_HWRENA_IMPL1 (_ULCAST_(1) << MIPS_HWR_IMPL1) 996 #define MIPS_HWRENA_IMPL2 (_ULCAST_(1) << MIPS_HWR_IMPL2) 997 998 /* 999 * Bitfields in the TX39 family CP0 Configuration Register 3 1000 */ 1001 #define TX39_CONF_ICS_SHIFT 19 1002 #define TX39_CONF_ICS_MASK 0x00380000 1003 #define TX39_CONF_ICS_1KB 0x00000000 1004 #define TX39_CONF_ICS_2KB 0x00080000 1005 #define TX39_CONF_ICS_4KB 0x00100000 1006 #define TX39_CONF_ICS_8KB 0x00180000 1007 #define TX39_CONF_ICS_16KB 0x00200000 1008 1009 #define TX39_CONF_DCS_SHIFT 16 1010 #define TX39_CONF_DCS_MASK 0x00070000 1011 #define TX39_CONF_DCS_1KB 0x00000000 1012 #define TX39_CONF_DCS_2KB 0x00010000 1013 #define TX39_CONF_DCS_4KB 0x00020000 1014 #define TX39_CONF_DCS_8KB 0x00030000 1015 #define TX39_CONF_DCS_16KB 0x00040000 1016 1017 #define TX39_CONF_CWFON 0x00004000 1018 #define TX39_CONF_WBON 0x00002000 1019 #define TX39_CONF_RF_SHIFT 10 1020 #define TX39_CONF_RF_MASK 0x00000c00 1021 #define TX39_CONF_DOZE 0x00000200 1022 #define TX39_CONF_HALT 0x00000100 1023 #define TX39_CONF_LOCK 0x00000080 1024 #define TX39_CONF_ICE 0x00000020 1025 #define TX39_CONF_DCE 0x00000010 1026 #define TX39_CONF_IRSIZE_SHIFT 2 1027 #define TX39_CONF_IRSIZE_MASK 0x0000000c 1028 #define TX39_CONF_DRSIZE_SHIFT 0 1029 #define TX39_CONF_DRSIZE_MASK 0x00000003 1030 1031 /* 1032 * Interesting Bits in the R10K CP0 Branch Diagnostic Register 1033 */ 1034 /* Disable Branch Target Address Cache */ 1035 #define R10K_DIAG_D_BTAC (_ULCAST_(1) << 27) 1036 /* Enable Branch Prediction Global History */ 1037 #define R10K_DIAG_E_GHIST (_ULCAST_(1) << 26) 1038 /* Disable Branch Return Cache */ 1039 #define R10K_DIAG_D_BRC (_ULCAST_(1) << 22) 1040 1041 /* Flush BTB */ 1042 #define LOONGSON_DIAG_BTB (_ULCAST_(1) << 1) 1043 /* Flush ITLB */ 1044 #define LOONGSON_DIAG_ITLB (_ULCAST_(1) << 2) 1045 /* Flush DTLB */ 1046 #define LOONGSON_DIAG_DTLB (_ULCAST_(1) << 3) 1047 /* Allow some CACHE instructions (CACHE0, 1, 3, 21 and 23) in user mode */ 1048 #define LOONGSON_DIAG_UCAC (_ULCAST_(1) << 8) 1049 /* Flush VTLB */ 1050 #define LOONGSON_DIAG_VTLB (_ULCAST_(1) << 12) 1051 /* Flush FTLB */ 1052 #define LOONGSON_DIAG_FTLB (_ULCAST_(1) << 13) 1053 1054 /* CvmCtl register field definitions */ 1055 #define CVMCTL_IPPCI_SHIFT 7 1056 #define CVMCTL_IPPCI (_U64CAST_(0x7) << CVMCTL_IPPCI_SHIFT) 1057 #define CVMCTL_IPTI_SHIFT 4 1058 #define CVMCTL_IPTI (_U64CAST_(0x7) << CVMCTL_IPTI_SHIFT) 1059 1060 /* CvmMemCtl2 register field definitions */ 1061 #define CVMMEMCTL2_INHIBITTS (_U64CAST_(1) << 17) 1062 1063 /* CvmVMConfig register field definitions */ 1064 #define CVMVMCONF_DGHT (_U64CAST_(1) << 60) 1065 #define CVMVMCONF_MMUSIZEM1_S 12 1066 #define CVMVMCONF_MMUSIZEM1 (_U64CAST_(0xff) << CVMVMCONF_MMUSIZEM1_S) 1067 #define CVMVMCONF_RMMUSIZEM1_S 0 1068 #define CVMVMCONF_RMMUSIZEM1 (_U64CAST_(0xff) << CVMVMCONF_RMMUSIZEM1_S) 1069 1070 /* 1071 * Coprocessor 1 (FPU) register names 1072 */ 1073 #define CP1_REVISION $0 1074 #define CP1_UFR $1 1075 #define CP1_UNFR $4 1076 #define CP1_FCCR $25 1077 #define CP1_FEXR $26 1078 #define CP1_FENR $28 1079 #define CP1_STATUS $31 1080 1081 1082 /* 1083 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register. 1084 */ 1085 #define MIPS_FPIR_S (_ULCAST_(1) << 16) 1086 #define MIPS_FPIR_D (_ULCAST_(1) << 17) 1087 #define MIPS_FPIR_PS (_ULCAST_(1) << 18) 1088 #define MIPS_FPIR_3D (_ULCAST_(1) << 19) 1089 #define MIPS_FPIR_W (_ULCAST_(1) << 20) 1090 #define MIPS_FPIR_L (_ULCAST_(1) << 21) 1091 #define MIPS_FPIR_F64 (_ULCAST_(1) << 22) 1092 #define MIPS_FPIR_HAS2008 (_ULCAST_(1) << 23) 1093 #define MIPS_FPIR_UFRP (_ULCAST_(1) << 28) 1094 #define MIPS_FPIR_FREP (_ULCAST_(1) << 29) 1095 1096 /* 1097 * Bits in the MIPS32/64 coprocessor 1 (FPU) condition codes register. 1098 */ 1099 #define MIPS_FCCR_CONDX_S 0 1100 #define MIPS_FCCR_CONDX (_ULCAST_(255) << MIPS_FCCR_CONDX_S) 1101 #define MIPS_FCCR_COND0_S 0 1102 #define MIPS_FCCR_COND0 (_ULCAST_(1) << MIPS_FCCR_COND0_S) 1103 #define MIPS_FCCR_COND1_S 1 1104 #define MIPS_FCCR_COND1 (_ULCAST_(1) << MIPS_FCCR_COND1_S) 1105 #define MIPS_FCCR_COND2_S 2 1106 #define MIPS_FCCR_COND2 (_ULCAST_(1) << MIPS_FCCR_COND2_S) 1107 #define MIPS_FCCR_COND3_S 3 1108 #define MIPS_FCCR_COND3 (_ULCAST_(1) << MIPS_FCCR_COND3_S) 1109 #define MIPS_FCCR_COND4_S 4 1110 #define MIPS_FCCR_COND4 (_ULCAST_(1) << MIPS_FCCR_COND4_S) 1111 #define MIPS_FCCR_COND5_S 5 1112 #define MIPS_FCCR_COND5 (_ULCAST_(1) << MIPS_FCCR_COND5_S) 1113 #define MIPS_FCCR_COND6_S 6 1114 #define MIPS_FCCR_COND6 (_ULCAST_(1) << MIPS_FCCR_COND6_S) 1115 #define MIPS_FCCR_COND7_S 7 1116 #define MIPS_FCCR_COND7 (_ULCAST_(1) << MIPS_FCCR_COND7_S) 1117 1118 /* 1119 * Bits in the MIPS32/64 coprocessor 1 (FPU) enables register. 1120 */ 1121 #define MIPS_FENR_FS_S 2 1122 #define MIPS_FENR_FS (_ULCAST_(1) << MIPS_FENR_FS_S) 1123 1124 /* 1125 * FPU Status Register Values 1126 */ 1127 #define FPU_CSR_COND_S 23 /* $fcc0 */ 1128 #define FPU_CSR_COND (_ULCAST_(1) << FPU_CSR_COND_S) 1129 1130 #define FPU_CSR_FS_S 24 /* flush denormalised results to 0 */ 1131 #define FPU_CSR_FS (_ULCAST_(1) << FPU_CSR_FS_S) 1132 1133 #define FPU_CSR_CONDX_S 25 /* $fcc[7:1] */ 1134 #define FPU_CSR_CONDX (_ULCAST_(127) << FPU_CSR_CONDX_S) 1135 #define FPU_CSR_COND1_S 25 /* $fcc1 */ 1136 #define FPU_CSR_COND1 (_ULCAST_(1) << FPU_CSR_COND1_S) 1137 #define FPU_CSR_COND2_S 26 /* $fcc2 */ 1138 #define FPU_CSR_COND2 (_ULCAST_(1) << FPU_CSR_COND2_S) 1139 #define FPU_CSR_COND3_S 27 /* $fcc3 */ 1140 #define FPU_CSR_COND3 (_ULCAST_(1) << FPU_CSR_COND3_S) 1141 #define FPU_CSR_COND4_S 28 /* $fcc4 */ 1142 #define FPU_CSR_COND4 (_ULCAST_(1) << FPU_CSR_COND4_S) 1143 #define FPU_CSR_COND5_S 29 /* $fcc5 */ 1144 #define FPU_CSR_COND5 (_ULCAST_(1) << FPU_CSR_COND5_S) 1145 #define FPU_CSR_COND6_S 30 /* $fcc6 */ 1146 #define FPU_CSR_COND6 (_ULCAST_(1) << FPU_CSR_COND6_S) 1147 #define FPU_CSR_COND7_S 31 /* $fcc7 */ 1148 #define FPU_CSR_COND7 (_ULCAST_(1) << FPU_CSR_COND7_S) 1149 1150 /* 1151 * Bits 22:20 of the FPU Status Register will be read as 0, 1152 * and should be written as zero. 1153 * MAC2008 was removed in Release 5 so we still treat it as 1154 * reserved. 1155 */ 1156 #define FPU_CSR_RSVD (_ULCAST_(7) << 20) 1157 1158 #define FPU_CSR_MAC2008 (_ULCAST_(1) << 20) 1159 #define FPU_CSR_ABS2008 (_ULCAST_(1) << 19) 1160 #define FPU_CSR_NAN2008 (_ULCAST_(1) << 18) 1161 1162 /* 1163 * X the exception cause indicator 1164 * E the exception enable 1165 * S the sticky/flag bit 1166 */ 1167 #define FPU_CSR_ALL_X 0x0003f000 1168 #define FPU_CSR_UNI_X 0x00020000 1169 #define FPU_CSR_INV_X 0x00010000 1170 #define FPU_CSR_DIV_X 0x00008000 1171 #define FPU_CSR_OVF_X 0x00004000 1172 #define FPU_CSR_UDF_X 0x00002000 1173 #define FPU_CSR_INE_X 0x00001000 1174 1175 #define FPU_CSR_ALL_E 0x00000f80 1176 #define FPU_CSR_INV_E 0x00000800 1177 #define FPU_CSR_DIV_E 0x00000400 1178 #define FPU_CSR_OVF_E 0x00000200 1179 #define FPU_CSR_UDF_E 0x00000100 1180 #define FPU_CSR_INE_E 0x00000080 1181 1182 #define FPU_CSR_ALL_S 0x0000007c 1183 #define FPU_CSR_INV_S 0x00000040 1184 #define FPU_CSR_DIV_S 0x00000020 1185 #define FPU_CSR_OVF_S 0x00000010 1186 #define FPU_CSR_UDF_S 0x00000008 1187 #define FPU_CSR_INE_S 0x00000004 1188 1189 /* Bits 0 and 1 of FPU Status Register specify the rounding mode */ 1190 #define FPU_CSR_RM 0x00000003 1191 #define FPU_CSR_RN 0x0 /* nearest */ 1192 #define FPU_CSR_RZ 0x1 /* towards zero */ 1193 #define FPU_CSR_RU 0x2 /* towards +Infinity */ 1194 #define FPU_CSR_RD 0x3 /* towards -Infinity */ 1195 1196 1197 #ifndef __ASSEMBLY__ 1198 1199 /* 1200 * Macros for handling the ISA mode bit for MIPS16 and microMIPS. 1201 */ 1202 #if defined(CONFIG_SYS_SUPPORTS_MIPS16) || \ 1203 defined(CONFIG_SYS_SUPPORTS_MICROMIPS) 1204 #define get_isa16_mode(x) ((x) & 0x1) 1205 #define msk_isa16_mode(x) ((x) & ~0x1) 1206 #define set_isa16_mode(x) do { (x) |= 0x1; } while(0) 1207 #else 1208 #define get_isa16_mode(x) 0 1209 #define msk_isa16_mode(x) (x) 1210 #define set_isa16_mode(x) do { } while(0) 1211 #endif 1212 1213 /* 1214 * microMIPS instructions can be 16-bit or 32-bit in length. This 1215 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit. 1216 */ 1217 static inline int mm_insn_16bit(u16 insn) 1218 { 1219 u16 opcode = (insn >> 10) & 0x7; 1220 1221 return (opcode >= 1 && opcode <= 3) ? 1 : 0; 1222 } 1223 1224 /* 1225 * Helper macros for generating raw instruction encodings in inline asm. 1226 */ 1227 #ifdef CONFIG_CPU_MICROMIPS 1228 #define _ASM_INSN16_IF_MM(_enc) \ 1229 ".insn\n\t" \ 1230 ".hword (" #_enc ")\n\t" 1231 #define _ASM_INSN32_IF_MM(_enc) \ 1232 ".insn\n\t" \ 1233 ".hword ((" #_enc ") >> 16)\n\t" \ 1234 ".hword ((" #_enc ") & 0xffff)\n\t" 1235 #else 1236 #define _ASM_INSN_IF_MIPS(_enc) \ 1237 ".insn\n\t" \ 1238 ".word (" #_enc ")\n\t" 1239 #endif 1240 1241 #ifndef _ASM_INSN16_IF_MM 1242 #define _ASM_INSN16_IF_MM(_enc) 1243 #endif 1244 #ifndef _ASM_INSN32_IF_MM 1245 #define _ASM_INSN32_IF_MM(_enc) 1246 #endif 1247 #ifndef _ASM_INSN_IF_MIPS 1248 #define _ASM_INSN_IF_MIPS(_enc) 1249 #endif 1250 1251 /* 1252 * parse_r var, r - Helper assembler macro for parsing register names. 1253 * 1254 * This converts the register name in $n form provided in \r to the 1255 * corresponding register number, which is assigned to the variable \var. It is 1256 * needed to allow explicit encoding of instructions in inline assembly where 1257 * registers are chosen by the compiler in $n form, allowing us to avoid using 1258 * fixed register numbers. 1259 * 1260 * It also allows newer instructions (not implemented by the assembler) to be 1261 * transparently implemented using assembler macros, instead of needing separate 1262 * cases depending on toolchain support. 1263 * 1264 * Simple usage example: 1265 * __asm__ __volatile__("parse_r __rt, %0\n\t" 1266 * ".insn\n\t" 1267 * "# di %0\n\t" 1268 * ".word (0x41606000 | (__rt << 16))" 1269 * : "=r" (status); 1270 */ 1271 1272 /* Match an individual register number and assign to \var */ 1273 #define _IFC_REG(n) \ 1274 ".ifc \\r, $" #n "\n\t" \ 1275 "\\var = " #n "\n\t" \ 1276 ".endif\n\t" 1277 1278 __asm__(".macro parse_r var r\n\t" 1279 "\\var = -1\n\t" 1280 _IFC_REG(0) _IFC_REG(1) _IFC_REG(2) _IFC_REG(3) 1281 _IFC_REG(4) _IFC_REG(5) _IFC_REG(6) _IFC_REG(7) 1282 _IFC_REG(8) _IFC_REG(9) _IFC_REG(10) _IFC_REG(11) 1283 _IFC_REG(12) _IFC_REG(13) _IFC_REG(14) _IFC_REG(15) 1284 _IFC_REG(16) _IFC_REG(17) _IFC_REG(18) _IFC_REG(19) 1285 _IFC_REG(20) _IFC_REG(21) _IFC_REG(22) _IFC_REG(23) 1286 _IFC_REG(24) _IFC_REG(25) _IFC_REG(26) _IFC_REG(27) 1287 _IFC_REG(28) _IFC_REG(29) _IFC_REG(30) _IFC_REG(31) 1288 ".iflt \\var\n\t" 1289 ".error \"Unable to parse register name \\r\"\n\t" 1290 ".endif\n\t" 1291 ".endm"); 1292 1293 #undef _IFC_REG 1294 1295 /* 1296 * C macros for generating assembler macros for common instruction formats. 1297 * 1298 * The names of the operands can be chosen by the caller, and the encoding of 1299 * register operand \<Rn> is assigned to __<Rn> where it can be accessed from 1300 * the ENC encodings. 1301 */ 1302 1303 /* Instructions with no operands */ 1304 #define _ASM_MACRO_0(OP, ENC) \ 1305 __asm__(".macro " #OP "\n\t" \ 1306 ENC \ 1307 ".endm") 1308 1309 /* Instructions with 1 register operand & 1 immediate operand */ 1310 #define _ASM_MACRO_1R1I(OP, R1, I2, ENC) \ 1311 __asm__(".macro " #OP " " #R1 ", " #I2 "\n\t" \ 1312 "parse_r __" #R1 ", \\" #R1 "\n\t" \ 1313 ENC \ 1314 ".endm") 1315 1316 /* Instructions with 2 register operands */ 1317 #define _ASM_MACRO_2R(OP, R1, R2, ENC) \ 1318 __asm__(".macro " #OP " " #R1 ", " #R2 "\n\t" \ 1319 "parse_r __" #R1 ", \\" #R1 "\n\t" \ 1320 "parse_r __" #R2 ", \\" #R2 "\n\t" \ 1321 ENC \ 1322 ".endm") 1323 1324 /* Instructions with 3 register operands */ 1325 #define _ASM_MACRO_3R(OP, R1, R2, R3, ENC) \ 1326 __asm__(".macro " #OP " " #R1 ", " #R2 ", " #R3 "\n\t" \ 1327 "parse_r __" #R1 ", \\" #R1 "\n\t" \ 1328 "parse_r __" #R2 ", \\" #R2 "\n\t" \ 1329 "parse_r __" #R3 ", \\" #R3 "\n\t" \ 1330 ENC \ 1331 ".endm") 1332 1333 /* Instructions with 2 register operands and 1 optional select operand */ 1334 #define _ASM_MACRO_2R_1S(OP, R1, R2, SEL3, ENC) \ 1335 __asm__(".macro " #OP " " #R1 ", " #R2 ", " #SEL3 " = 0\n\t" \ 1336 "parse_r __" #R1 ", \\" #R1 "\n\t" \ 1337 "parse_r __" #R2 ", \\" #R2 "\n\t" \ 1338 ENC \ 1339 ".endm") 1340 1341 /* 1342 * TLB Invalidate Flush 1343 */ 1344 static inline void tlbinvf(void) 1345 { 1346 __asm__ __volatile__( 1347 ".set push\n\t" 1348 ".set noreorder\n\t" 1349 "# tlbinvf\n\t" 1350 _ASM_INSN_IF_MIPS(0x42000004) 1351 _ASM_INSN32_IF_MM(0x0000537c) 1352 ".set pop"); 1353 } 1354 1355 1356 /* 1357 * Functions to access the R10000 performance counters. These are basically 1358 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit 1359 * performance counter number encoded into bits 1 ... 5 of the instruction. 1360 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware 1361 * disassembler these will look like an access to sel 0 or 1. 1362 */ 1363 #define read_r10k_perf_cntr(counter) \ 1364 ({ \ 1365 unsigned int __res; \ 1366 __asm__ __volatile__( \ 1367 "mfpc\t%0, %1" \ 1368 : "=r" (__res) \ 1369 : "i" (counter)); \ 1370 \ 1371 __res; \ 1372 }) 1373 1374 #define write_r10k_perf_cntr(counter,val) \ 1375 do { \ 1376 __asm__ __volatile__( \ 1377 "mtpc\t%0, %1" \ 1378 : \ 1379 : "r" (val), "i" (counter)); \ 1380 } while (0) 1381 1382 #define read_r10k_perf_event(counter) \ 1383 ({ \ 1384 unsigned int __res; \ 1385 __asm__ __volatile__( \ 1386 "mfps\t%0, %1" \ 1387 : "=r" (__res) \ 1388 : "i" (counter)); \ 1389 \ 1390 __res; \ 1391 }) 1392 1393 #define write_r10k_perf_cntl(counter,val) \ 1394 do { \ 1395 __asm__ __volatile__( \ 1396 "mtps\t%0, %1" \ 1397 : \ 1398 : "r" (val), "i" (counter)); \ 1399 } while (0) 1400 1401 1402 /* 1403 * Macros to access the system control coprocessor 1404 */ 1405 1406 #define ___read_32bit_c0_register(source, sel, vol) \ 1407 ({ unsigned int __res; \ 1408 if (sel == 0) \ 1409 __asm__ vol( \ 1410 "mfc0\t%0, " #source "\n\t" \ 1411 : "=r" (__res)); \ 1412 else \ 1413 __asm__ vol( \ 1414 ".set\tpush\n\t" \ 1415 ".set\tmips32\n\t" \ 1416 "mfc0\t%0, " #source ", " #sel "\n\t" \ 1417 ".set\tpop\n\t" \ 1418 : "=r" (__res)); \ 1419 __res; \ 1420 }) 1421 1422 #define ___read_64bit_c0_register(source, sel, vol) \ 1423 ({ unsigned long long __res; \ 1424 if (sizeof(unsigned long) == 4) \ 1425 __res = __read_64bit_c0_split(source, sel, vol); \ 1426 else if (sel == 0) \ 1427 __asm__ vol( \ 1428 ".set\tpush\n\t" \ 1429 ".set\tmips3\n\t" \ 1430 "dmfc0\t%0, " #source "\n\t" \ 1431 ".set\tpop" \ 1432 : "=r" (__res)); \ 1433 else \ 1434 __asm__ vol( \ 1435 ".set\tpush\n\t" \ 1436 ".set\tmips64\n\t" \ 1437 "dmfc0\t%0, " #source ", " #sel "\n\t" \ 1438 ".set\tpop" \ 1439 : "=r" (__res)); \ 1440 __res; \ 1441 }) 1442 1443 #define __read_32bit_c0_register(source, sel) \ 1444 ___read_32bit_c0_register(source, sel, __volatile__) 1445 1446 #define __read_const_32bit_c0_register(source, sel) \ 1447 ___read_32bit_c0_register(source, sel,) 1448 1449 #define __read_64bit_c0_register(source, sel) \ 1450 ___read_64bit_c0_register(source, sel, __volatile__) 1451 1452 #define __read_const_64bit_c0_register(source, sel) \ 1453 ___read_64bit_c0_register(source, sel,) 1454 1455 #define __write_32bit_c0_register(register, sel, value) \ 1456 do { \ 1457 if (sel == 0) \ 1458 __asm__ __volatile__( \ 1459 "mtc0\t%z0, " #register "\n\t" \ 1460 : : "Jr" ((unsigned int)(value))); \ 1461 else \ 1462 __asm__ __volatile__( \ 1463 ".set\tpush\n\t" \ 1464 ".set\tmips32\n\t" \ 1465 "mtc0\t%z0, " #register ", " #sel "\n\t" \ 1466 ".set\tpop" \ 1467 : : "Jr" ((unsigned int)(value))); \ 1468 } while (0) 1469 1470 #define __write_64bit_c0_register(register, sel, value) \ 1471 do { \ 1472 if (sizeof(unsigned long) == 4) \ 1473 __write_64bit_c0_split(register, sel, value); \ 1474 else if (sel == 0) \ 1475 __asm__ __volatile__( \ 1476 ".set\tpush\n\t" \ 1477 ".set\tmips3\n\t" \ 1478 "dmtc0\t%z0, " #register "\n\t" \ 1479 ".set\tpop" \ 1480 : : "Jr" (value)); \ 1481 else \ 1482 __asm__ __volatile__( \ 1483 ".set\tpush\n\t" \ 1484 ".set\tmips64\n\t" \ 1485 "dmtc0\t%z0, " #register ", " #sel "\n\t" \ 1486 ".set\tpop" \ 1487 : : "Jr" (value)); \ 1488 } while (0) 1489 1490 #define __read_ulong_c0_register(reg, sel) \ 1491 ((sizeof(unsigned long) == 4) ? \ 1492 (unsigned long) __read_32bit_c0_register(reg, sel) : \ 1493 (unsigned long) __read_64bit_c0_register(reg, sel)) 1494 1495 #define __read_const_ulong_c0_register(reg, sel) \ 1496 ((sizeof(unsigned long) == 4) ? \ 1497 (unsigned long) __read_const_32bit_c0_register(reg, sel) : \ 1498 (unsigned long) __read_const_64bit_c0_register(reg, sel)) 1499 1500 #define __write_ulong_c0_register(reg, sel, val) \ 1501 do { \ 1502 if (sizeof(unsigned long) == 4) \ 1503 __write_32bit_c0_register(reg, sel, val); \ 1504 else \ 1505 __write_64bit_c0_register(reg, sel, val); \ 1506 } while (0) 1507 1508 /* 1509 * On RM7000/RM9000 these are uses to access cop0 set 1 registers 1510 */ 1511 #define __read_32bit_c0_ctrl_register(source) \ 1512 ({ unsigned int __res; \ 1513 __asm__ __volatile__( \ 1514 "cfc0\t%0, " #source "\n\t" \ 1515 : "=r" (__res)); \ 1516 __res; \ 1517 }) 1518 1519 #define __write_32bit_c0_ctrl_register(register, value) \ 1520 do { \ 1521 __asm__ __volatile__( \ 1522 "ctc0\t%z0, " #register "\n\t" \ 1523 : : "Jr" ((unsigned int)(value))); \ 1524 } while (0) 1525 1526 /* 1527 * These versions are only needed for systems with more than 38 bits of 1528 * physical address space running the 32-bit kernel. That's none atm :-) 1529 */ 1530 #define __read_64bit_c0_split(source, sel, vol) \ 1531 ({ \ 1532 unsigned long long __val; \ 1533 unsigned long __flags; \ 1534 \ 1535 local_irq_save(__flags); \ 1536 if (sel == 0) \ 1537 __asm__ vol( \ 1538 ".set\tpush\n\t" \ 1539 ".set\tmips64\n\t" \ 1540 "dmfc0\t%L0, " #source "\n\t" \ 1541 "dsra\t%M0, %L0, 32\n\t" \ 1542 "sll\t%L0, %L0, 0\n\t" \ 1543 ".set\tpop" \ 1544 : "=r" (__val)); \ 1545 else \ 1546 __asm__ vol( \ 1547 ".set\tpush\n\t" \ 1548 ".set\tmips64\n\t" \ 1549 "dmfc0\t%L0, " #source ", " #sel "\n\t" \ 1550 "dsra\t%M0, %L0, 32\n\t" \ 1551 "sll\t%L0, %L0, 0\n\t" \ 1552 ".set\tpop" \ 1553 : "=r" (__val)); \ 1554 local_irq_restore(__flags); \ 1555 \ 1556 __val; \ 1557 }) 1558 1559 #define __write_64bit_c0_split(source, sel, val) \ 1560 do { \ 1561 unsigned long long __tmp = (val); \ 1562 unsigned long __flags; \ 1563 \ 1564 local_irq_save(__flags); \ 1565 if (MIPS_ISA_REV >= 2) \ 1566 __asm__ __volatile__( \ 1567 ".set\tpush\n\t" \ 1568 ".set\t" MIPS_ISA_LEVEL "\n\t" \ 1569 "dins\t%L0, %M0, 32, 32\n\t" \ 1570 "dmtc0\t%L0, " #source ", " #sel "\n\t" \ 1571 ".set\tpop" \ 1572 : "+r" (__tmp)); \ 1573 else if (sel == 0) \ 1574 __asm__ __volatile__( \ 1575 ".set\tpush\n\t" \ 1576 ".set\tmips64\n\t" \ 1577 "dsll\t%L0, %L0, 32\n\t" \ 1578 "dsrl\t%L0, %L0, 32\n\t" \ 1579 "dsll\t%M0, %M0, 32\n\t" \ 1580 "or\t%L0, %L0, %M0\n\t" \ 1581 "dmtc0\t%L0, " #source "\n\t" \ 1582 ".set\tpop" \ 1583 : "+r" (__tmp)); \ 1584 else \ 1585 __asm__ __volatile__( \ 1586 ".set\tpush\n\t" \ 1587 ".set\tmips64\n\t" \ 1588 "dsll\t%L0, %L0, 32\n\t" \ 1589 "dsrl\t%L0, %L0, 32\n\t" \ 1590 "dsll\t%M0, %M0, 32\n\t" \ 1591 "or\t%L0, %L0, %M0\n\t" \ 1592 "dmtc0\t%L0, " #source ", " #sel "\n\t" \ 1593 ".set\tpop" \ 1594 : "+r" (__tmp)); \ 1595 local_irq_restore(__flags); \ 1596 } while (0) 1597 1598 #ifndef TOOLCHAIN_SUPPORTS_XPA 1599 _ASM_MACRO_2R_1S(mfhc0, rt, rs, sel, 1600 _ASM_INSN_IF_MIPS(0x40400000 | __rt << 16 | __rs << 11 | \\sel) 1601 _ASM_INSN32_IF_MM(0x000000f4 | __rt << 21 | __rs << 16 | \\sel << 11)); 1602 _ASM_MACRO_2R_1S(mthc0, rt, rd, sel, 1603 _ASM_INSN_IF_MIPS(0x40c00000 | __rt << 16 | __rd << 11 | \\sel) 1604 _ASM_INSN32_IF_MM(0x000002f4 | __rt << 21 | __rd << 16 | \\sel << 11)); 1605 #define _ASM_SET_XPA "" 1606 #else /* !TOOLCHAIN_SUPPORTS_XPA */ 1607 #define _ASM_SET_XPA ".set\txpa\n\t" 1608 #endif 1609 1610 #define __readx_32bit_c0_register(source, sel) \ 1611 ({ \ 1612 unsigned int __res; \ 1613 \ 1614 __asm__ __volatile__( \ 1615 " .set push \n" \ 1616 " .set mips32r2 \n" \ 1617 _ASM_SET_XPA \ 1618 " mfhc0 %0, " #source ", %1 \n" \ 1619 " .set pop \n" \ 1620 : "=r" (__res) \ 1621 : "i" (sel)); \ 1622 __res; \ 1623 }) 1624 1625 #define __writex_32bit_c0_register(register, sel, value) \ 1626 do { \ 1627 __asm__ __volatile__( \ 1628 " .set push \n" \ 1629 " .set mips32r2 \n" \ 1630 _ASM_SET_XPA \ 1631 " mthc0 %z0, " #register ", %1 \n" \ 1632 " .set pop \n" \ 1633 : \ 1634 : "Jr" (value), "i" (sel)); \ 1635 } while (0) 1636 1637 #define read_c0_index() __read_32bit_c0_register($0, 0) 1638 #define write_c0_index(val) __write_32bit_c0_register($0, 0, val) 1639 1640 #define read_c0_random() __read_32bit_c0_register($1, 0) 1641 #define write_c0_random(val) __write_32bit_c0_register($1, 0, val) 1642 1643 #define read_c0_entrylo0() __read_ulong_c0_register($2, 0) 1644 #define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val) 1645 1646 #define readx_c0_entrylo0() __readx_32bit_c0_register($2, 0) 1647 #define writex_c0_entrylo0(val) __writex_32bit_c0_register($2, 0, val) 1648 1649 #define read_c0_entrylo1() __read_ulong_c0_register($3, 0) 1650 #define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val) 1651 1652 #define readx_c0_entrylo1() __readx_32bit_c0_register($3, 0) 1653 #define writex_c0_entrylo1(val) __writex_32bit_c0_register($3, 0, val) 1654 1655 #define read_c0_conf() __read_32bit_c0_register($3, 0) 1656 #define write_c0_conf(val) __write_32bit_c0_register($3, 0, val) 1657 1658 #define read_c0_globalnumber() __read_32bit_c0_register($3, 1) 1659 1660 #define read_c0_context() __read_ulong_c0_register($4, 0) 1661 #define write_c0_context(val) __write_ulong_c0_register($4, 0, val) 1662 1663 #define read_c0_contextconfig() __read_32bit_c0_register($4, 1) 1664 #define write_c0_contextconfig(val) __write_32bit_c0_register($4, 1, val) 1665 1666 #define read_c0_userlocal() __read_ulong_c0_register($4, 2) 1667 #define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val) 1668 1669 #define read_c0_xcontextconfig() __read_ulong_c0_register($4, 3) 1670 #define write_c0_xcontextconfig(val) __write_ulong_c0_register($4, 3, val) 1671 1672 #define read_c0_memorymapid() __read_32bit_c0_register($4, 5) 1673 #define write_c0_memorymapid(val) __write_32bit_c0_register($4, 5, val) 1674 1675 #define read_c0_pagemask() __read_32bit_c0_register($5, 0) 1676 #define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val) 1677 1678 #define read_c0_pagegrain() __read_32bit_c0_register($5, 1) 1679 #define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val) 1680 1681 #define read_c0_wired() __read_32bit_c0_register($6, 0) 1682 #define write_c0_wired(val) __write_32bit_c0_register($6, 0, val) 1683 1684 #define read_c0_info() __read_32bit_c0_register($7, 0) 1685 1686 #define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */ 1687 #define write_c0_cache(val) __write_32bit_c0_register($7, 0, val) 1688 1689 #define read_c0_badvaddr() __read_ulong_c0_register($8, 0) 1690 #define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val) 1691 1692 #define read_c0_badinstr() __read_32bit_c0_register($8, 1) 1693 #define read_c0_badinstrp() __read_32bit_c0_register($8, 2) 1694 1695 #define read_c0_count() __read_32bit_c0_register($9, 0) 1696 #define write_c0_count(val) __write_32bit_c0_register($9, 0, val) 1697 1698 #define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */ 1699 #define write_c0_count2(val) __write_32bit_c0_register($9, 6, val) 1700 1701 #define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */ 1702 #define write_c0_count3(val) __write_32bit_c0_register($9, 7, val) 1703 1704 #define read_c0_entryhi() __read_ulong_c0_register($10, 0) 1705 #define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val) 1706 1707 #define read_c0_guestctl1() __read_32bit_c0_register($10, 4) 1708 #define write_c0_guestctl1(val) __write_32bit_c0_register($10, 4, val) 1709 1710 #define read_c0_guestctl2() __read_32bit_c0_register($10, 5) 1711 #define write_c0_guestctl2(val) __write_32bit_c0_register($10, 5, val) 1712 1713 #define read_c0_guestctl3() __read_32bit_c0_register($10, 6) 1714 #define write_c0_guestctl3(val) __write_32bit_c0_register($10, 6, val) 1715 1716 #define read_c0_compare() __read_32bit_c0_register($11, 0) 1717 #define write_c0_compare(val) __write_32bit_c0_register($11, 0, val) 1718 1719 #define read_c0_guestctl0ext() __read_32bit_c0_register($11, 4) 1720 #define write_c0_guestctl0ext(val) __write_32bit_c0_register($11, 4, val) 1721 1722 #define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */ 1723 #define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val) 1724 1725 #define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */ 1726 #define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val) 1727 1728 #define read_c0_status() __read_32bit_c0_register($12, 0) 1729 1730 #define write_c0_status(val) __write_32bit_c0_register($12, 0, val) 1731 1732 #define read_c0_guestctl0() __read_32bit_c0_register($12, 6) 1733 #define write_c0_guestctl0(val) __write_32bit_c0_register($12, 6, val) 1734 1735 #define read_c0_gtoffset() __read_32bit_c0_register($12, 7) 1736 #define write_c0_gtoffset(val) __write_32bit_c0_register($12, 7, val) 1737 1738 #define read_c0_cause() __read_32bit_c0_register($13, 0) 1739 #define write_c0_cause(val) __write_32bit_c0_register($13, 0, val) 1740 1741 #define read_c0_epc() __read_ulong_c0_register($14, 0) 1742 #define write_c0_epc(val) __write_ulong_c0_register($14, 0, val) 1743 1744 #define read_c0_prid() __read_const_32bit_c0_register($15, 0) 1745 1746 #define read_c0_cmgcrbase() __read_ulong_c0_register($15, 3) 1747 1748 #define read_c0_config() __read_32bit_c0_register($16, 0) 1749 #define read_c0_config1() __read_32bit_c0_register($16, 1) 1750 #define read_c0_config2() __read_32bit_c0_register($16, 2) 1751 #define read_c0_config3() __read_32bit_c0_register($16, 3) 1752 #define read_c0_config4() __read_32bit_c0_register($16, 4) 1753 #define read_c0_config5() __read_32bit_c0_register($16, 5) 1754 #define read_c0_config6() __read_32bit_c0_register($16, 6) 1755 #define read_c0_config7() __read_32bit_c0_register($16, 7) 1756 #define write_c0_config(val) __write_32bit_c0_register($16, 0, val) 1757 #define write_c0_config1(val) __write_32bit_c0_register($16, 1, val) 1758 #define write_c0_config2(val) __write_32bit_c0_register($16, 2, val) 1759 #define write_c0_config3(val) __write_32bit_c0_register($16, 3, val) 1760 #define write_c0_config4(val) __write_32bit_c0_register($16, 4, val) 1761 #define write_c0_config5(val) __write_32bit_c0_register($16, 5, val) 1762 #define write_c0_config6(val) __write_32bit_c0_register($16, 6, val) 1763 #define write_c0_config7(val) __write_32bit_c0_register($16, 7, val) 1764 1765 #define read_c0_lladdr() __read_ulong_c0_register($17, 0) 1766 #define write_c0_lladdr(val) __write_ulong_c0_register($17, 0, val) 1767 #define read_c0_maar() __read_ulong_c0_register($17, 1) 1768 #define write_c0_maar(val) __write_ulong_c0_register($17, 1, val) 1769 #define readx_c0_maar() __readx_32bit_c0_register($17, 1) 1770 #define writex_c0_maar(val) __writex_32bit_c0_register($17, 1, val) 1771 #define read_c0_maari() __read_32bit_c0_register($17, 2) 1772 #define write_c0_maari(val) __write_32bit_c0_register($17, 2, val) 1773 1774 /* 1775 * The WatchLo register. There may be up to 8 of them. 1776 */ 1777 #define read_c0_watchlo0() __read_ulong_c0_register($18, 0) 1778 #define read_c0_watchlo1() __read_ulong_c0_register($18, 1) 1779 #define read_c0_watchlo2() __read_ulong_c0_register($18, 2) 1780 #define read_c0_watchlo3() __read_ulong_c0_register($18, 3) 1781 #define read_c0_watchlo4() __read_ulong_c0_register($18, 4) 1782 #define read_c0_watchlo5() __read_ulong_c0_register($18, 5) 1783 #define read_c0_watchlo6() __read_ulong_c0_register($18, 6) 1784 #define read_c0_watchlo7() __read_ulong_c0_register($18, 7) 1785 #define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val) 1786 #define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val) 1787 #define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val) 1788 #define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val) 1789 #define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val) 1790 #define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val) 1791 #define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val) 1792 #define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val) 1793 1794 /* 1795 * The WatchHi register. There may be up to 8 of them. 1796 */ 1797 #define read_c0_watchhi0() __read_32bit_c0_register($19, 0) 1798 #define read_c0_watchhi1() __read_32bit_c0_register($19, 1) 1799 #define read_c0_watchhi2() __read_32bit_c0_register($19, 2) 1800 #define read_c0_watchhi3() __read_32bit_c0_register($19, 3) 1801 #define read_c0_watchhi4() __read_32bit_c0_register($19, 4) 1802 #define read_c0_watchhi5() __read_32bit_c0_register($19, 5) 1803 #define read_c0_watchhi6() __read_32bit_c0_register($19, 6) 1804 #define read_c0_watchhi7() __read_32bit_c0_register($19, 7) 1805 1806 #define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val) 1807 #define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val) 1808 #define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val) 1809 #define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val) 1810 #define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val) 1811 #define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val) 1812 #define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val) 1813 #define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val) 1814 1815 #define read_c0_xcontext() __read_ulong_c0_register($20, 0) 1816 #define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val) 1817 1818 #define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20) 1819 #define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val) 1820 1821 #define read_c0_framemask() __read_32bit_c0_register($21, 0) 1822 #define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val) 1823 1824 #define read_c0_diag() __read_32bit_c0_register($22, 0) 1825 #define write_c0_diag(val) __write_32bit_c0_register($22, 0, val) 1826 1827 /* R10K CP0 Branch Diagnostic register is 64bits wide */ 1828 #define read_c0_r10k_diag() __read_64bit_c0_register($22, 0) 1829 #define write_c0_r10k_diag(val) __write_64bit_c0_register($22, 0, val) 1830 1831 #define read_c0_diag1() __read_32bit_c0_register($22, 1) 1832 #define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val) 1833 1834 #define read_c0_diag2() __read_32bit_c0_register($22, 2) 1835 #define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val) 1836 1837 #define read_c0_diag3() __read_32bit_c0_register($22, 3) 1838 #define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val) 1839 1840 #define read_c0_diag4() __read_32bit_c0_register($22, 4) 1841 #define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val) 1842 1843 #define read_c0_diag5() __read_32bit_c0_register($22, 5) 1844 #define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val) 1845 1846 #define read_c0_debug() __read_32bit_c0_register($23, 0) 1847 #define write_c0_debug(val) __write_32bit_c0_register($23, 0, val) 1848 1849 #define read_c0_depc() __read_ulong_c0_register($24, 0) 1850 #define write_c0_depc(val) __write_ulong_c0_register($24, 0, val) 1851 1852 /* 1853 * MIPS32 / MIPS64 performance counters 1854 */ 1855 #define read_c0_perfctrl0() __read_32bit_c0_register($25, 0) 1856 #define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val) 1857 #define read_c0_perfcntr0() __read_32bit_c0_register($25, 1) 1858 #define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val) 1859 #define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1) 1860 #define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val) 1861 #define read_c0_perfctrl1() __read_32bit_c0_register($25, 2) 1862 #define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val) 1863 #define read_c0_perfcntr1() __read_32bit_c0_register($25, 3) 1864 #define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val) 1865 #define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3) 1866 #define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val) 1867 #define read_c0_perfctrl2() __read_32bit_c0_register($25, 4) 1868 #define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val) 1869 #define read_c0_perfcntr2() __read_32bit_c0_register($25, 5) 1870 #define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val) 1871 #define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5) 1872 #define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val) 1873 #define read_c0_perfctrl3() __read_32bit_c0_register($25, 6) 1874 #define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val) 1875 #define read_c0_perfcntr3() __read_32bit_c0_register($25, 7) 1876 #define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val) 1877 #define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7) 1878 #define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val) 1879 1880 #define read_c0_ecc() __read_32bit_c0_register($26, 0) 1881 #define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val) 1882 1883 #define read_c0_derraddr0() __read_ulong_c0_register($26, 1) 1884 #define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val) 1885 1886 #define read_c0_cacheerr() __read_32bit_c0_register($27, 0) 1887 1888 #define read_c0_derraddr1() __read_ulong_c0_register($27, 1) 1889 #define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val) 1890 1891 #define read_c0_taglo() __read_32bit_c0_register($28, 0) 1892 #define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val) 1893 1894 #define read_c0_dtaglo() __read_32bit_c0_register($28, 2) 1895 #define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val) 1896 1897 #define read_c0_ddatalo() __read_32bit_c0_register($28, 3) 1898 #define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val) 1899 1900 #define read_c0_staglo() __read_32bit_c0_register($28, 4) 1901 #define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val) 1902 1903 #define read_c0_taghi() __read_32bit_c0_register($29, 0) 1904 #define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val) 1905 1906 #define read_c0_errorepc() __read_ulong_c0_register($30, 0) 1907 #define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val) 1908 1909 /* MIPSR2 */ 1910 #define read_c0_hwrena() __read_32bit_c0_register($7, 0) 1911 #define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val) 1912 1913 #define read_c0_intctl() __read_32bit_c0_register($12, 1) 1914 #define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val) 1915 1916 #define read_c0_srsctl() __read_32bit_c0_register($12, 2) 1917 #define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val) 1918 1919 #define read_c0_srsmap() __read_32bit_c0_register($12, 3) 1920 #define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val) 1921 1922 #define read_c0_ebase() __read_32bit_c0_register($15, 1) 1923 #define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val) 1924 1925 #define read_c0_ebase_64() __read_64bit_c0_register($15, 1) 1926 #define write_c0_ebase_64(val) __write_64bit_c0_register($15, 1, val) 1927 1928 #define read_c0_cdmmbase() __read_ulong_c0_register($15, 2) 1929 #define write_c0_cdmmbase(val) __write_ulong_c0_register($15, 2, val) 1930 1931 /* MIPSR3 */ 1932 #define read_c0_segctl0() __read_32bit_c0_register($5, 2) 1933 #define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val) 1934 1935 #define read_c0_segctl1() __read_32bit_c0_register($5, 3) 1936 #define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val) 1937 1938 #define read_c0_segctl2() __read_32bit_c0_register($5, 4) 1939 #define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val) 1940 1941 /* Hardware Page Table Walker */ 1942 #define read_c0_pwbase() __read_ulong_c0_register($5, 5) 1943 #define write_c0_pwbase(val) __write_ulong_c0_register($5, 5, val) 1944 1945 #define read_c0_pwfield() __read_ulong_c0_register($5, 6) 1946 #define write_c0_pwfield(val) __write_ulong_c0_register($5, 6, val) 1947 1948 #define read_c0_pwsize() __read_ulong_c0_register($5, 7) 1949 #define write_c0_pwsize(val) __write_ulong_c0_register($5, 7, val) 1950 1951 #define read_c0_pwctl() __read_32bit_c0_register($6, 6) 1952 #define write_c0_pwctl(val) __write_32bit_c0_register($6, 6, val) 1953 1954 #define read_c0_pgd() __read_64bit_c0_register($9, 7) 1955 #define write_c0_pgd(val) __write_64bit_c0_register($9, 7, val) 1956 1957 #define read_c0_kpgd() __read_64bit_c0_register($31, 7) 1958 #define write_c0_kpgd(val) __write_64bit_c0_register($31, 7, val) 1959 1960 /* Cavium OCTEON (cnMIPS) */ 1961 #define read_c0_cvmcount() __read_ulong_c0_register($9, 6) 1962 #define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val) 1963 1964 #define read_c0_cvmctl() __read_64bit_c0_register($9, 7) 1965 #define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val) 1966 1967 #define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7) 1968 #define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val) 1969 1970 #define read_c0_cvmmemctl2() __read_64bit_c0_register($16, 6) 1971 #define write_c0_cvmmemctl2(val) __write_64bit_c0_register($16, 6, val) 1972 1973 #define read_c0_cvmvmconfig() __read_64bit_c0_register($16, 7) 1974 #define write_c0_cvmvmconfig(val) __write_64bit_c0_register($16, 7, val) 1975 1976 /* 1977 * The cacheerr registers are not standardized. On OCTEON, they are 1978 * 64 bits wide. 1979 */ 1980 #define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0) 1981 #define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val) 1982 1983 #define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1) 1984 #define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val) 1985 1986 /* BMIPS3300 */ 1987 #define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0) 1988 #define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val) 1989 1990 #define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4) 1991 #define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val) 1992 1993 #define read_c0_brcm_reset() __read_32bit_c0_register($22, 5) 1994 #define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val) 1995 1996 /* BMIPS43xx */ 1997 #define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1) 1998 #define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val) 1999 2000 #define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2) 2001 #define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val) 2002 2003 #define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3) 2004 #define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val) 2005 2006 #define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5) 2007 #define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val) 2008 2009 #define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6) 2010 #define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val) 2011 2012 /* BMIPS5000 */ 2013 #define read_c0_brcm_config() __read_32bit_c0_register($22, 0) 2014 #define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val) 2015 2016 #define read_c0_brcm_mode() __read_32bit_c0_register($22, 1) 2017 #define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val) 2018 2019 #define read_c0_brcm_action() __read_32bit_c0_register($22, 2) 2020 #define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val) 2021 2022 #define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3) 2023 #define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val) 2024 2025 #define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4) 2026 #define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val) 2027 2028 #define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7) 2029 #define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val) 2030 2031 /* Ingenic page ctrl register */ 2032 #define write_c0_page_ctrl(val) __write_32bit_c0_register($5, 4, val) 2033 2034 /* 2035 * Macros to access the guest system control coprocessor 2036 */ 2037 2038 #ifndef TOOLCHAIN_SUPPORTS_VIRT 2039 _ASM_MACRO_2R_1S(mfgc0, rt, rs, sel, 2040 _ASM_INSN_IF_MIPS(0x40600000 | __rt << 16 | __rs << 11 | \\sel) 2041 _ASM_INSN32_IF_MM(0x000004fc | __rt << 21 | __rs << 16 | \\sel << 11)); 2042 _ASM_MACRO_2R_1S(dmfgc0, rt, rs, sel, 2043 _ASM_INSN_IF_MIPS(0x40600100 | __rt << 16 | __rs << 11 | \\sel) 2044 _ASM_INSN32_IF_MM(0x580004fc | __rt << 21 | __rs << 16 | \\sel << 11)); 2045 _ASM_MACRO_2R_1S(mtgc0, rt, rd, sel, 2046 _ASM_INSN_IF_MIPS(0x40600200 | __rt << 16 | __rd << 11 | \\sel) 2047 _ASM_INSN32_IF_MM(0x000006fc | __rt << 21 | __rd << 16 | \\sel << 11)); 2048 _ASM_MACRO_2R_1S(dmtgc0, rt, rd, sel, 2049 _ASM_INSN_IF_MIPS(0x40600300 | __rt << 16 | __rd << 11 | \\sel) 2050 _ASM_INSN32_IF_MM(0x580006fc | __rt << 21 | __rd << 16 | \\sel << 11)); 2051 _ASM_MACRO_0(tlbgp, _ASM_INSN_IF_MIPS(0x42000010) 2052 _ASM_INSN32_IF_MM(0x0000017c)); 2053 _ASM_MACRO_0(tlbgr, _ASM_INSN_IF_MIPS(0x42000009) 2054 _ASM_INSN32_IF_MM(0x0000117c)); 2055 _ASM_MACRO_0(tlbgwi, _ASM_INSN_IF_MIPS(0x4200000a) 2056 _ASM_INSN32_IF_MM(0x0000217c)); 2057 _ASM_MACRO_0(tlbgwr, _ASM_INSN_IF_MIPS(0x4200000e) 2058 _ASM_INSN32_IF_MM(0x0000317c)); 2059 _ASM_MACRO_0(tlbginvf, _ASM_INSN_IF_MIPS(0x4200000c) 2060 _ASM_INSN32_IF_MM(0x0000517c)); 2061 #define _ASM_SET_VIRT "" 2062 #else /* !TOOLCHAIN_SUPPORTS_VIRT */ 2063 #define _ASM_SET_VIRT ".set\tvirt\n\t" 2064 #endif 2065 2066 #define __read_32bit_gc0_register(source, sel) \ 2067 ({ int __res; \ 2068 __asm__ __volatile__( \ 2069 ".set\tpush\n\t" \ 2070 ".set\tmips32r2\n\t" \ 2071 _ASM_SET_VIRT \ 2072 "mfgc0\t%0, " #source ", %1\n\t" \ 2073 ".set\tpop" \ 2074 : "=r" (__res) \ 2075 : "i" (sel)); \ 2076 __res; \ 2077 }) 2078 2079 #define __read_64bit_gc0_register(source, sel) \ 2080 ({ unsigned long long __res; \ 2081 __asm__ __volatile__( \ 2082 ".set\tpush\n\t" \ 2083 ".set\tmips64r2\n\t" \ 2084 _ASM_SET_VIRT \ 2085 "dmfgc0\t%0, " #source ", %1\n\t" \ 2086 ".set\tpop" \ 2087 : "=r" (__res) \ 2088 : "i" (sel)); \ 2089 __res; \ 2090 }) 2091 2092 #define __write_32bit_gc0_register(register, sel, value) \ 2093 do { \ 2094 __asm__ __volatile__( \ 2095 ".set\tpush\n\t" \ 2096 ".set\tmips32r2\n\t" \ 2097 _ASM_SET_VIRT \ 2098 "mtgc0\t%z0, " #register ", %1\n\t" \ 2099 ".set\tpop" \ 2100 : : "Jr" ((unsigned int)(value)), \ 2101 "i" (sel)); \ 2102 } while (0) 2103 2104 #define __write_64bit_gc0_register(register, sel, value) \ 2105 do { \ 2106 __asm__ __volatile__( \ 2107 ".set\tpush\n\t" \ 2108 ".set\tmips64r2\n\t" \ 2109 _ASM_SET_VIRT \ 2110 "dmtgc0\t%z0, " #register ", %1\n\t" \ 2111 ".set\tpop" \ 2112 : : "Jr" (value), \ 2113 "i" (sel)); \ 2114 } while (0) 2115 2116 #define __read_ulong_gc0_register(reg, sel) \ 2117 ((sizeof(unsigned long) == 4) ? \ 2118 (unsigned long) __read_32bit_gc0_register(reg, sel) : \ 2119 (unsigned long) __read_64bit_gc0_register(reg, sel)) 2120 2121 #define __write_ulong_gc0_register(reg, sel, val) \ 2122 do { \ 2123 if (sizeof(unsigned long) == 4) \ 2124 __write_32bit_gc0_register(reg, sel, val); \ 2125 else \ 2126 __write_64bit_gc0_register(reg, sel, val); \ 2127 } while (0) 2128 2129 #define read_gc0_index() __read_32bit_gc0_register($0, 0) 2130 #define write_gc0_index(val) __write_32bit_gc0_register($0, 0, val) 2131 2132 #define read_gc0_entrylo0() __read_ulong_gc0_register($2, 0) 2133 #define write_gc0_entrylo0(val) __write_ulong_gc0_register($2, 0, val) 2134 2135 #define read_gc0_entrylo1() __read_ulong_gc0_register($3, 0) 2136 #define write_gc0_entrylo1(val) __write_ulong_gc0_register($3, 0, val) 2137 2138 #define read_gc0_context() __read_ulong_gc0_register($4, 0) 2139 #define write_gc0_context(val) __write_ulong_gc0_register($4, 0, val) 2140 2141 #define read_gc0_contextconfig() __read_32bit_gc0_register($4, 1) 2142 #define write_gc0_contextconfig(val) __write_32bit_gc0_register($4, 1, val) 2143 2144 #define read_gc0_userlocal() __read_ulong_gc0_register($4, 2) 2145 #define write_gc0_userlocal(val) __write_ulong_gc0_register($4, 2, val) 2146 2147 #define read_gc0_xcontextconfig() __read_ulong_gc0_register($4, 3) 2148 #define write_gc0_xcontextconfig(val) __write_ulong_gc0_register($4, 3, val) 2149 2150 #define read_gc0_pagemask() __read_32bit_gc0_register($5, 0) 2151 #define write_gc0_pagemask(val) __write_32bit_gc0_register($5, 0, val) 2152 2153 #define read_gc0_pagegrain() __read_32bit_gc0_register($5, 1) 2154 #define write_gc0_pagegrain(val) __write_32bit_gc0_register($5, 1, val) 2155 2156 #define read_gc0_segctl0() __read_ulong_gc0_register($5, 2) 2157 #define write_gc0_segctl0(val) __write_ulong_gc0_register($5, 2, val) 2158 2159 #define read_gc0_segctl1() __read_ulong_gc0_register($5, 3) 2160 #define write_gc0_segctl1(val) __write_ulong_gc0_register($5, 3, val) 2161 2162 #define read_gc0_segctl2() __read_ulong_gc0_register($5, 4) 2163 #define write_gc0_segctl2(val) __write_ulong_gc0_register($5, 4, val) 2164 2165 #define read_gc0_pwbase() __read_ulong_gc0_register($5, 5) 2166 #define write_gc0_pwbase(val) __write_ulong_gc0_register($5, 5, val) 2167 2168 #define read_gc0_pwfield() __read_ulong_gc0_register($5, 6) 2169 #define write_gc0_pwfield(val) __write_ulong_gc0_register($5, 6, val) 2170 2171 #define read_gc0_pwsize() __read_ulong_gc0_register($5, 7) 2172 #define write_gc0_pwsize(val) __write_ulong_gc0_register($5, 7, val) 2173 2174 #define read_gc0_wired() __read_32bit_gc0_register($6, 0) 2175 #define write_gc0_wired(val) __write_32bit_gc0_register($6, 0, val) 2176 2177 #define read_gc0_pwctl() __read_32bit_gc0_register($6, 6) 2178 #define write_gc0_pwctl(val) __write_32bit_gc0_register($6, 6, val) 2179 2180 #define read_gc0_hwrena() __read_32bit_gc0_register($7, 0) 2181 #define write_gc0_hwrena(val) __write_32bit_gc0_register($7, 0, val) 2182 2183 #define read_gc0_badvaddr() __read_ulong_gc0_register($8, 0) 2184 #define write_gc0_badvaddr(val) __write_ulong_gc0_register($8, 0, val) 2185 2186 #define read_gc0_badinstr() __read_32bit_gc0_register($8, 1) 2187 #define write_gc0_badinstr(val) __write_32bit_gc0_register($8, 1, val) 2188 2189 #define read_gc0_badinstrp() __read_32bit_gc0_register($8, 2) 2190 #define write_gc0_badinstrp(val) __write_32bit_gc0_register($8, 2, val) 2191 2192 #define read_gc0_count() __read_32bit_gc0_register($9, 0) 2193 2194 #define read_gc0_entryhi() __read_ulong_gc0_register($10, 0) 2195 #define write_gc0_entryhi(val) __write_ulong_gc0_register($10, 0, val) 2196 2197 #define read_gc0_compare() __read_32bit_gc0_register($11, 0) 2198 #define write_gc0_compare(val) __write_32bit_gc0_register($11, 0, val) 2199 2200 #define read_gc0_status() __read_32bit_gc0_register($12, 0) 2201 #define write_gc0_status(val) __write_32bit_gc0_register($12, 0, val) 2202 2203 #define read_gc0_intctl() __read_32bit_gc0_register($12, 1) 2204 #define write_gc0_intctl(val) __write_32bit_gc0_register($12, 1, val) 2205 2206 #define read_gc0_cause() __read_32bit_gc0_register($13, 0) 2207 #define write_gc0_cause(val) __write_32bit_gc0_register($13, 0, val) 2208 2209 #define read_gc0_epc() __read_ulong_gc0_register($14, 0) 2210 #define write_gc0_epc(val) __write_ulong_gc0_register($14, 0, val) 2211 2212 #define read_gc0_prid() __read_32bit_gc0_register($15, 0) 2213 2214 #define read_gc0_ebase() __read_32bit_gc0_register($15, 1) 2215 #define write_gc0_ebase(val) __write_32bit_gc0_register($15, 1, val) 2216 2217 #define read_gc0_ebase_64() __read_64bit_gc0_register($15, 1) 2218 #define write_gc0_ebase_64(val) __write_64bit_gc0_register($15, 1, val) 2219 2220 #define read_gc0_config() __read_32bit_gc0_register($16, 0) 2221 #define read_gc0_config1() __read_32bit_gc0_register($16, 1) 2222 #define read_gc0_config2() __read_32bit_gc0_register($16, 2) 2223 #define read_gc0_config3() __read_32bit_gc0_register($16, 3) 2224 #define read_gc0_config4() __read_32bit_gc0_register($16, 4) 2225 #define read_gc0_config5() __read_32bit_gc0_register($16, 5) 2226 #define read_gc0_config6() __read_32bit_gc0_register($16, 6) 2227 #define read_gc0_config7() __read_32bit_gc0_register($16, 7) 2228 #define write_gc0_config(val) __write_32bit_gc0_register($16, 0, val) 2229 #define write_gc0_config1(val) __write_32bit_gc0_register($16, 1, val) 2230 #define write_gc0_config2(val) __write_32bit_gc0_register($16, 2, val) 2231 #define write_gc0_config3(val) __write_32bit_gc0_register($16, 3, val) 2232 #define write_gc0_config4(val) __write_32bit_gc0_register($16, 4, val) 2233 #define write_gc0_config5(val) __write_32bit_gc0_register($16, 5, val) 2234 #define write_gc0_config6(val) __write_32bit_gc0_register($16, 6, val) 2235 #define write_gc0_config7(val) __write_32bit_gc0_register($16, 7, val) 2236 2237 #define read_gc0_lladdr() __read_ulong_gc0_register($17, 0) 2238 #define write_gc0_lladdr(val) __write_ulong_gc0_register($17, 0, val) 2239 2240 #define read_gc0_watchlo0() __read_ulong_gc0_register($18, 0) 2241 #define read_gc0_watchlo1() __read_ulong_gc0_register($18, 1) 2242 #define read_gc0_watchlo2() __read_ulong_gc0_register($18, 2) 2243 #define read_gc0_watchlo3() __read_ulong_gc0_register($18, 3) 2244 #define read_gc0_watchlo4() __read_ulong_gc0_register($18, 4) 2245 #define read_gc0_watchlo5() __read_ulong_gc0_register($18, 5) 2246 #define read_gc0_watchlo6() __read_ulong_gc0_register($18, 6) 2247 #define read_gc0_watchlo7() __read_ulong_gc0_register($18, 7) 2248 #define write_gc0_watchlo0(val) __write_ulong_gc0_register($18, 0, val) 2249 #define write_gc0_watchlo1(val) __write_ulong_gc0_register($18, 1, val) 2250 #define write_gc0_watchlo2(val) __write_ulong_gc0_register($18, 2, val) 2251 #define write_gc0_watchlo3(val) __write_ulong_gc0_register($18, 3, val) 2252 #define write_gc0_watchlo4(val) __write_ulong_gc0_register($18, 4, val) 2253 #define write_gc0_watchlo5(val) __write_ulong_gc0_register($18, 5, val) 2254 #define write_gc0_watchlo6(val) __write_ulong_gc0_register($18, 6, val) 2255 #define write_gc0_watchlo7(val) __write_ulong_gc0_register($18, 7, val) 2256 2257 #define read_gc0_watchhi0() __read_32bit_gc0_register($19, 0) 2258 #define read_gc0_watchhi1() __read_32bit_gc0_register($19, 1) 2259 #define read_gc0_watchhi2() __read_32bit_gc0_register($19, 2) 2260 #define read_gc0_watchhi3() __read_32bit_gc0_register($19, 3) 2261 #define read_gc0_watchhi4() __read_32bit_gc0_register($19, 4) 2262 #define read_gc0_watchhi5() __read_32bit_gc0_register($19, 5) 2263 #define read_gc0_watchhi6() __read_32bit_gc0_register($19, 6) 2264 #define read_gc0_watchhi7() __read_32bit_gc0_register($19, 7) 2265 #define write_gc0_watchhi0(val) __write_32bit_gc0_register($19, 0, val) 2266 #define write_gc0_watchhi1(val) __write_32bit_gc0_register($19, 1, val) 2267 #define write_gc0_watchhi2(val) __write_32bit_gc0_register($19, 2, val) 2268 #define write_gc0_watchhi3(val) __write_32bit_gc0_register($19, 3, val) 2269 #define write_gc0_watchhi4(val) __write_32bit_gc0_register($19, 4, val) 2270 #define write_gc0_watchhi5(val) __write_32bit_gc0_register($19, 5, val) 2271 #define write_gc0_watchhi6(val) __write_32bit_gc0_register($19, 6, val) 2272 #define write_gc0_watchhi7(val) __write_32bit_gc0_register($19, 7, val) 2273 2274 #define read_gc0_xcontext() __read_ulong_gc0_register($20, 0) 2275 #define write_gc0_xcontext(val) __write_ulong_gc0_register($20, 0, val) 2276 2277 #define read_gc0_perfctrl0() __read_32bit_gc0_register($25, 0) 2278 #define write_gc0_perfctrl0(val) __write_32bit_gc0_register($25, 0, val) 2279 #define read_gc0_perfcntr0() __read_32bit_gc0_register($25, 1) 2280 #define write_gc0_perfcntr0(val) __write_32bit_gc0_register($25, 1, val) 2281 #define read_gc0_perfcntr0_64() __read_64bit_gc0_register($25, 1) 2282 #define write_gc0_perfcntr0_64(val) __write_64bit_gc0_register($25, 1, val) 2283 #define read_gc0_perfctrl1() __read_32bit_gc0_register($25, 2) 2284 #define write_gc0_perfctrl1(val) __write_32bit_gc0_register($25, 2, val) 2285 #define read_gc0_perfcntr1() __read_32bit_gc0_register($25, 3) 2286 #define write_gc0_perfcntr1(val) __write_32bit_gc0_register($25, 3, val) 2287 #define read_gc0_perfcntr1_64() __read_64bit_gc0_register($25, 3) 2288 #define write_gc0_perfcntr1_64(val) __write_64bit_gc0_register($25, 3, val) 2289 #define read_gc0_perfctrl2() __read_32bit_gc0_register($25, 4) 2290 #define write_gc0_perfctrl2(val) __write_32bit_gc0_register($25, 4, val) 2291 #define read_gc0_perfcntr2() __read_32bit_gc0_register($25, 5) 2292 #define write_gc0_perfcntr2(val) __write_32bit_gc0_register($25, 5, val) 2293 #define read_gc0_perfcntr2_64() __read_64bit_gc0_register($25, 5) 2294 #define write_gc0_perfcntr2_64(val) __write_64bit_gc0_register($25, 5, val) 2295 #define read_gc0_perfctrl3() __read_32bit_gc0_register($25, 6) 2296 #define write_gc0_perfctrl3(val) __write_32bit_gc0_register($25, 6, val) 2297 #define read_gc0_perfcntr3() __read_32bit_gc0_register($25, 7) 2298 #define write_gc0_perfcntr3(val) __write_32bit_gc0_register($25, 7, val) 2299 #define read_gc0_perfcntr3_64() __read_64bit_gc0_register($25, 7) 2300 #define write_gc0_perfcntr3_64(val) __write_64bit_gc0_register($25, 7, val) 2301 2302 #define read_gc0_errorepc() __read_ulong_gc0_register($30, 0) 2303 #define write_gc0_errorepc(val) __write_ulong_gc0_register($30, 0, val) 2304 2305 #define read_gc0_kscratch1() __read_ulong_gc0_register($31, 2) 2306 #define read_gc0_kscratch2() __read_ulong_gc0_register($31, 3) 2307 #define read_gc0_kscratch3() __read_ulong_gc0_register($31, 4) 2308 #define read_gc0_kscratch4() __read_ulong_gc0_register($31, 5) 2309 #define read_gc0_kscratch5() __read_ulong_gc0_register($31, 6) 2310 #define read_gc0_kscratch6() __read_ulong_gc0_register($31, 7) 2311 #define write_gc0_kscratch1(val) __write_ulong_gc0_register($31, 2, val) 2312 #define write_gc0_kscratch2(val) __write_ulong_gc0_register($31, 3, val) 2313 #define write_gc0_kscratch3(val) __write_ulong_gc0_register($31, 4, val) 2314 #define write_gc0_kscratch4(val) __write_ulong_gc0_register($31, 5, val) 2315 #define write_gc0_kscratch5(val) __write_ulong_gc0_register($31, 6, val) 2316 #define write_gc0_kscratch6(val) __write_ulong_gc0_register($31, 7, val) 2317 2318 /* Cavium OCTEON (cnMIPS) */ 2319 #define read_gc0_cvmcount() __read_ulong_gc0_register($9, 6) 2320 #define write_gc0_cvmcount(val) __write_ulong_gc0_register($9, 6, val) 2321 2322 #define read_gc0_cvmctl() __read_64bit_gc0_register($9, 7) 2323 #define write_gc0_cvmctl(val) __write_64bit_gc0_register($9, 7, val) 2324 2325 #define read_gc0_cvmmemctl() __read_64bit_gc0_register($11, 7) 2326 #define write_gc0_cvmmemctl(val) __write_64bit_gc0_register($11, 7, val) 2327 2328 #define read_gc0_cvmmemctl2() __read_64bit_gc0_register($16, 6) 2329 #define write_gc0_cvmmemctl2(val) __write_64bit_gc0_register($16, 6, val) 2330 2331 /* 2332 * Macros to access the floating point coprocessor control registers 2333 */ 2334 #define _read_32bit_cp1_register(source, gas_hardfloat) \ 2335 ({ \ 2336 unsigned int __res; \ 2337 \ 2338 __asm__ __volatile__( \ 2339 " .set push \n" \ 2340 " .set reorder \n" \ 2341 " # gas fails to assemble cfc1 for some archs, \n" \ 2342 " # like Octeon. \n" \ 2343 " .set mips1 \n" \ 2344 " "STR(gas_hardfloat)" \n" \ 2345 " cfc1 %0,"STR(source)" \n" \ 2346 " .set pop \n" \ 2347 : "=r" (__res)); \ 2348 __res; \ 2349 }) 2350 2351 #define _write_32bit_cp1_register(dest, val, gas_hardfloat) \ 2352 do { \ 2353 __asm__ __volatile__( \ 2354 " .set push \n" \ 2355 " .set reorder \n" \ 2356 " "STR(gas_hardfloat)" \n" \ 2357 " ctc1 %0,"STR(dest)" \n" \ 2358 " .set pop \n" \ 2359 : : "r" (val)); \ 2360 } while (0) 2361 2362 #ifdef GAS_HAS_SET_HARDFLOAT 2363 #define read_32bit_cp1_register(source) \ 2364 _read_32bit_cp1_register(source, .set hardfloat) 2365 #define write_32bit_cp1_register(dest, val) \ 2366 _write_32bit_cp1_register(dest, val, .set hardfloat) 2367 #else 2368 #define read_32bit_cp1_register(source) \ 2369 _read_32bit_cp1_register(source, ) 2370 #define write_32bit_cp1_register(dest, val) \ 2371 _write_32bit_cp1_register(dest, val, ) 2372 #endif 2373 2374 #ifdef TOOLCHAIN_SUPPORTS_DSP 2375 #define rddsp(mask) \ 2376 ({ \ 2377 unsigned int __dspctl; \ 2378 \ 2379 __asm__ __volatile__( \ 2380 " .set push \n" \ 2381 " .set " MIPS_ISA_LEVEL " \n" \ 2382 " .set dsp \n" \ 2383 " rddsp %0, %x1 \n" \ 2384 " .set pop \n" \ 2385 : "=r" (__dspctl) \ 2386 : "i" (mask)); \ 2387 __dspctl; \ 2388 }) 2389 2390 #define wrdsp(val, mask) \ 2391 do { \ 2392 __asm__ __volatile__( \ 2393 " .set push \n" \ 2394 " .set " MIPS_ISA_LEVEL " \n" \ 2395 " .set dsp \n" \ 2396 " wrdsp %0, %x1 \n" \ 2397 " .set pop \n" \ 2398 : \ 2399 : "r" (val), "i" (mask)); \ 2400 } while (0) 2401 2402 #define mflo0() \ 2403 ({ \ 2404 long mflo0; \ 2405 __asm__( \ 2406 " .set push \n" \ 2407 " .set " MIPS_ISA_LEVEL " \n" \ 2408 " .set dsp \n" \ 2409 " mflo %0, $ac0 \n" \ 2410 " .set pop \n" \ 2411 : "=r" (mflo0)); \ 2412 mflo0; \ 2413 }) 2414 2415 #define mflo1() \ 2416 ({ \ 2417 long mflo1; \ 2418 __asm__( \ 2419 " .set push \n" \ 2420 " .set " MIPS_ISA_LEVEL " \n" \ 2421 " .set dsp \n" \ 2422 " mflo %0, $ac1 \n" \ 2423 " .set pop \n" \ 2424 : "=r" (mflo1)); \ 2425 mflo1; \ 2426 }) 2427 2428 #define mflo2() \ 2429 ({ \ 2430 long mflo2; \ 2431 __asm__( \ 2432 " .set push \n" \ 2433 " .set " MIPS_ISA_LEVEL " \n" \ 2434 " .set dsp \n" \ 2435 " mflo %0, $ac2 \n" \ 2436 " .set pop \n" \ 2437 : "=r" (mflo2)); \ 2438 mflo2; \ 2439 }) 2440 2441 #define mflo3() \ 2442 ({ \ 2443 long mflo3; \ 2444 __asm__( \ 2445 " .set push \n" \ 2446 " .set " MIPS_ISA_LEVEL " \n" \ 2447 " .set dsp \n" \ 2448 " mflo %0, $ac3 \n" \ 2449 " .set pop \n" \ 2450 : "=r" (mflo3)); \ 2451 mflo3; \ 2452 }) 2453 2454 #define mfhi0() \ 2455 ({ \ 2456 long mfhi0; \ 2457 __asm__( \ 2458 " .set push \n" \ 2459 " .set " MIPS_ISA_LEVEL " \n" \ 2460 " .set dsp \n" \ 2461 " mfhi %0, $ac0 \n" \ 2462 " .set pop \n" \ 2463 : "=r" (mfhi0)); \ 2464 mfhi0; \ 2465 }) 2466 2467 #define mfhi1() \ 2468 ({ \ 2469 long mfhi1; \ 2470 __asm__( \ 2471 " .set push \n" \ 2472 " .set " MIPS_ISA_LEVEL " \n" \ 2473 " .set dsp \n" \ 2474 " mfhi %0, $ac1 \n" \ 2475 " .set pop \n" \ 2476 : "=r" (mfhi1)); \ 2477 mfhi1; \ 2478 }) 2479 2480 #define mfhi2() \ 2481 ({ \ 2482 long mfhi2; \ 2483 __asm__( \ 2484 " .set push \n" \ 2485 " .set " MIPS_ISA_LEVEL " \n" \ 2486 " .set dsp \n" \ 2487 " mfhi %0, $ac2 \n" \ 2488 " .set pop \n" \ 2489 : "=r" (mfhi2)); \ 2490 mfhi2; \ 2491 }) 2492 2493 #define mfhi3() \ 2494 ({ \ 2495 long mfhi3; \ 2496 __asm__( \ 2497 " .set push \n" \ 2498 " .set " MIPS_ISA_LEVEL " \n" \ 2499 " .set dsp \n" \ 2500 " mfhi %0, $ac3 \n" \ 2501 " .set pop \n" \ 2502 : "=r" (mfhi3)); \ 2503 mfhi3; \ 2504 }) 2505 2506 2507 #define mtlo0(x) \ 2508 ({ \ 2509 __asm__( \ 2510 " .set push \n" \ 2511 " .set " MIPS_ISA_LEVEL " \n" \ 2512 " .set dsp \n" \ 2513 " mtlo %0, $ac0 \n" \ 2514 " .set pop \n" \ 2515 : \ 2516 : "r" (x)); \ 2517 }) 2518 2519 #define mtlo1(x) \ 2520 ({ \ 2521 __asm__( \ 2522 " .set push \n" \ 2523 " .set " MIPS_ISA_LEVEL " \n" \ 2524 " .set dsp \n" \ 2525 " mtlo %0, $ac1 \n" \ 2526 " .set pop \n" \ 2527 : \ 2528 : "r" (x)); \ 2529 }) 2530 2531 #define mtlo2(x) \ 2532 ({ \ 2533 __asm__( \ 2534 " .set push \n" \ 2535 " .set " MIPS_ISA_LEVEL " \n" \ 2536 " .set dsp \n" \ 2537 " mtlo %0, $ac2 \n" \ 2538 " .set pop \n" \ 2539 : \ 2540 : "r" (x)); \ 2541 }) 2542 2543 #define mtlo3(x) \ 2544 ({ \ 2545 __asm__( \ 2546 " .set push \n" \ 2547 " .set " MIPS_ISA_LEVEL " \n" \ 2548 " .set dsp \n" \ 2549 " mtlo %0, $ac3 \n" \ 2550 " .set pop \n" \ 2551 : \ 2552 : "r" (x)); \ 2553 }) 2554 2555 #define mthi0(x) \ 2556 ({ \ 2557 __asm__( \ 2558 " .set push \n" \ 2559 " .set " MIPS_ISA_LEVEL " \n" \ 2560 " .set dsp \n" \ 2561 " mthi %0, $ac0 \n" \ 2562 " .set pop \n" \ 2563 : \ 2564 : "r" (x)); \ 2565 }) 2566 2567 #define mthi1(x) \ 2568 ({ \ 2569 __asm__( \ 2570 " .set push \n" \ 2571 " .set " MIPS_ISA_LEVEL " \n" \ 2572 " .set dsp \n" \ 2573 " mthi %0, $ac1 \n" \ 2574 " .set pop \n" \ 2575 : \ 2576 : "r" (x)); \ 2577 }) 2578 2579 #define mthi2(x) \ 2580 ({ \ 2581 __asm__( \ 2582 " .set push \n" \ 2583 " .set " MIPS_ISA_LEVEL " \n" \ 2584 " .set dsp \n" \ 2585 " mthi %0, $ac2 \n" \ 2586 " .set pop \n" \ 2587 : \ 2588 : "r" (x)); \ 2589 }) 2590 2591 #define mthi3(x) \ 2592 ({ \ 2593 __asm__( \ 2594 " .set push \n" \ 2595 " .set " MIPS_ISA_LEVEL " \n" \ 2596 " .set dsp \n" \ 2597 " mthi %0, $ac3 \n" \ 2598 " .set pop \n" \ 2599 : \ 2600 : "r" (x)); \ 2601 }) 2602 2603 #else 2604 2605 #define rddsp(mask) \ 2606 ({ \ 2607 unsigned int __res; \ 2608 \ 2609 __asm__ __volatile__( \ 2610 " .set push \n" \ 2611 " .set noat \n" \ 2612 " # rddsp $1, %x1 \n" \ 2613 _ASM_INSN_IF_MIPS(0x7c000cb8 | (%x1 << 16)) \ 2614 _ASM_INSN32_IF_MM(0x0020067c | (%x1 << 14)) \ 2615 " move %0, $1 \n" \ 2616 " .set pop \n" \ 2617 : "=r" (__res) \ 2618 : "i" (mask)); \ 2619 __res; \ 2620 }) 2621 2622 #define wrdsp(val, mask) \ 2623 do { \ 2624 __asm__ __volatile__( \ 2625 " .set push \n" \ 2626 " .set noat \n" \ 2627 " move $1, %0 \n" \ 2628 " # wrdsp $1, %x1 \n" \ 2629 _ASM_INSN_IF_MIPS(0x7c2004f8 | (%x1 << 11)) \ 2630 _ASM_INSN32_IF_MM(0x0020167c | (%x1 << 14)) \ 2631 " .set pop \n" \ 2632 : \ 2633 : "r" (val), "i" (mask)); \ 2634 } while (0) 2635 2636 #define _dsp_mfxxx(ins) \ 2637 ({ \ 2638 unsigned long __treg; \ 2639 \ 2640 __asm__ __volatile__( \ 2641 " .set push \n" \ 2642 " .set noat \n" \ 2643 _ASM_INSN_IF_MIPS(0x00000810 | %X1) \ 2644 _ASM_INSN32_IF_MM(0x0001007c | %x1) \ 2645 " move %0, $1 \n" \ 2646 " .set pop \n" \ 2647 : "=r" (__treg) \ 2648 : "i" (ins)); \ 2649 __treg; \ 2650 }) 2651 2652 #define _dsp_mtxxx(val, ins) \ 2653 do { \ 2654 __asm__ __volatile__( \ 2655 " .set push \n" \ 2656 " .set noat \n" \ 2657 " move $1, %0 \n" \ 2658 _ASM_INSN_IF_MIPS(0x00200011 | %X1) \ 2659 _ASM_INSN32_IF_MM(0x0001207c | %x1) \ 2660 " .set pop \n" \ 2661 : \ 2662 : "r" (val), "i" (ins)); \ 2663 } while (0) 2664 2665 #ifdef CONFIG_CPU_MICROMIPS 2666 2667 #define _dsp_mflo(reg) _dsp_mfxxx((reg << 14) | 0x1000) 2668 #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 14) | 0x0000) 2669 2670 #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x1000)) 2671 #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 14) | 0x0000)) 2672 2673 #else /* !CONFIG_CPU_MICROMIPS */ 2674 2675 #define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002) 2676 #define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000) 2677 2678 #define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002)) 2679 #define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000)) 2680 2681 #endif /* CONFIG_CPU_MICROMIPS */ 2682 2683 #define mflo0() _dsp_mflo(0) 2684 #define mflo1() _dsp_mflo(1) 2685 #define mflo2() _dsp_mflo(2) 2686 #define mflo3() _dsp_mflo(3) 2687 2688 #define mfhi0() _dsp_mfhi(0) 2689 #define mfhi1() _dsp_mfhi(1) 2690 #define mfhi2() _dsp_mfhi(2) 2691 #define mfhi3() _dsp_mfhi(3) 2692 2693 #define mtlo0(x) _dsp_mtlo(x, 0) 2694 #define mtlo1(x) _dsp_mtlo(x, 1) 2695 #define mtlo2(x) _dsp_mtlo(x, 2) 2696 #define mtlo3(x) _dsp_mtlo(x, 3) 2697 2698 #define mthi0(x) _dsp_mthi(x, 0) 2699 #define mthi1(x) _dsp_mthi(x, 1) 2700 #define mthi2(x) _dsp_mthi(x, 2) 2701 #define mthi3(x) _dsp_mthi(x, 3) 2702 2703 #endif 2704 2705 /* 2706 * TLB operations. 2707 * 2708 * It is responsibility of the caller to take care of any TLB hazards. 2709 */ 2710 static inline void tlb_probe(void) 2711 { 2712 __asm__ __volatile__( 2713 ".set noreorder\n\t" 2714 "tlbp\n\t" 2715 ".set reorder"); 2716 } 2717 2718 static inline void tlb_read(void) 2719 { 2720 #if MIPS34K_MISSED_ITLB_WAR 2721 int res = 0; 2722 2723 __asm__ __volatile__( 2724 " .set push \n" 2725 " .set noreorder \n" 2726 " .set noat \n" 2727 " .set mips32r2 \n" 2728 " .word 0x41610001 # dvpe $1 \n" 2729 " move %0, $1 \n" 2730 " ehb \n" 2731 " .set pop \n" 2732 : "=r" (res)); 2733 2734 instruction_hazard(); 2735 #endif 2736 2737 __asm__ __volatile__( 2738 ".set noreorder\n\t" 2739 "tlbr\n\t" 2740 ".set reorder"); 2741 2742 #if MIPS34K_MISSED_ITLB_WAR 2743 if ((res & _ULCAST_(1))) 2744 __asm__ __volatile__( 2745 " .set push \n" 2746 " .set noreorder \n" 2747 " .set noat \n" 2748 " .set mips32r2 \n" 2749 " .word 0x41600021 # evpe \n" 2750 " ehb \n" 2751 " .set pop \n"); 2752 #endif 2753 } 2754 2755 static inline void tlb_write_indexed(void) 2756 { 2757 __asm__ __volatile__( 2758 ".set noreorder\n\t" 2759 "tlbwi\n\t" 2760 ".set reorder"); 2761 } 2762 2763 static inline void tlb_write_random(void) 2764 { 2765 __asm__ __volatile__( 2766 ".set noreorder\n\t" 2767 "tlbwr\n\t" 2768 ".set reorder"); 2769 } 2770 2771 /* 2772 * Guest TLB operations. 2773 * 2774 * It is responsibility of the caller to take care of any TLB hazards. 2775 */ 2776 static inline void guest_tlb_probe(void) 2777 { 2778 __asm__ __volatile__( 2779 ".set push\n\t" 2780 ".set noreorder\n\t" 2781 _ASM_SET_VIRT 2782 "tlbgp\n\t" 2783 ".set pop"); 2784 } 2785 2786 static inline void guest_tlb_read(void) 2787 { 2788 __asm__ __volatile__( 2789 ".set push\n\t" 2790 ".set noreorder\n\t" 2791 _ASM_SET_VIRT 2792 "tlbgr\n\t" 2793 ".set pop"); 2794 } 2795 2796 static inline void guest_tlb_write_indexed(void) 2797 { 2798 __asm__ __volatile__( 2799 ".set push\n\t" 2800 ".set noreorder\n\t" 2801 _ASM_SET_VIRT 2802 "tlbgwi\n\t" 2803 ".set pop"); 2804 } 2805 2806 static inline void guest_tlb_write_random(void) 2807 { 2808 __asm__ __volatile__( 2809 ".set push\n\t" 2810 ".set noreorder\n\t" 2811 _ASM_SET_VIRT 2812 "tlbgwr\n\t" 2813 ".set pop"); 2814 } 2815 2816 /* 2817 * Guest TLB Invalidate Flush 2818 */ 2819 static inline void guest_tlbinvf(void) 2820 { 2821 __asm__ __volatile__( 2822 ".set push\n\t" 2823 ".set noreorder\n\t" 2824 _ASM_SET_VIRT 2825 "tlbginvf\n\t" 2826 ".set pop"); 2827 } 2828 2829 /* 2830 * Manipulate bits in a register. 2831 */ 2832 #define __BUILD_SET_COMMON(name) \ 2833 static inline unsigned int \ 2834 set_##name(unsigned int set) \ 2835 { \ 2836 unsigned int res, new; \ 2837 \ 2838 res = read_##name(); \ 2839 new = res | set; \ 2840 write_##name(new); \ 2841 \ 2842 return res; \ 2843 } \ 2844 \ 2845 static inline unsigned int \ 2846 clear_##name(unsigned int clear) \ 2847 { \ 2848 unsigned int res, new; \ 2849 \ 2850 res = read_##name(); \ 2851 new = res & ~clear; \ 2852 write_##name(new); \ 2853 \ 2854 return res; \ 2855 } \ 2856 \ 2857 static inline unsigned int \ 2858 change_##name(unsigned int change, unsigned int val) \ 2859 { \ 2860 unsigned int res, new; \ 2861 \ 2862 res = read_##name(); \ 2863 new = res & ~change; \ 2864 new |= (val & change); \ 2865 write_##name(new); \ 2866 \ 2867 return res; \ 2868 } 2869 2870 /* 2871 * Manipulate bits in a c0 register. 2872 */ 2873 #define __BUILD_SET_C0(name) __BUILD_SET_COMMON(c0_##name) 2874 2875 __BUILD_SET_C0(status) 2876 __BUILD_SET_C0(cause) 2877 __BUILD_SET_C0(config) 2878 __BUILD_SET_C0(config5) 2879 __BUILD_SET_C0(config6) 2880 __BUILD_SET_C0(config7) 2881 __BUILD_SET_C0(diag) 2882 __BUILD_SET_C0(intcontrol) 2883 __BUILD_SET_C0(intctl) 2884 __BUILD_SET_C0(srsmap) 2885 __BUILD_SET_C0(pagegrain) 2886 __BUILD_SET_C0(guestctl0) 2887 __BUILD_SET_C0(guestctl0ext) 2888 __BUILD_SET_C0(guestctl1) 2889 __BUILD_SET_C0(guestctl2) 2890 __BUILD_SET_C0(guestctl3) 2891 __BUILD_SET_C0(brcm_config_0) 2892 __BUILD_SET_C0(brcm_bus_pll) 2893 __BUILD_SET_C0(brcm_reset) 2894 __BUILD_SET_C0(brcm_cmt_intr) 2895 __BUILD_SET_C0(brcm_cmt_ctrl) 2896 __BUILD_SET_C0(brcm_config) 2897 __BUILD_SET_C0(brcm_mode) 2898 2899 /* 2900 * Manipulate bits in a guest c0 register. 2901 */ 2902 #define __BUILD_SET_GC0(name) __BUILD_SET_COMMON(gc0_##name) 2903 2904 __BUILD_SET_GC0(wired) 2905 __BUILD_SET_GC0(status) 2906 __BUILD_SET_GC0(cause) 2907 __BUILD_SET_GC0(ebase) 2908 __BUILD_SET_GC0(config1) 2909 2910 /* 2911 * Return low 10 bits of ebase. 2912 * Note that under KVM (MIPSVZ) this returns vcpu id. 2913 */ 2914 static inline unsigned int get_ebase_cpunum(void) 2915 { 2916 return read_c0_ebase() & MIPS_EBASE_CPUNUM; 2917 } 2918 2919 #endif /* !__ASSEMBLY__ */ 2920 2921 #endif /* _ASM_MIPSREGS_H */ 2922