xref: /openbmc/linux/arch/mips/include/asm/mipsmtregs.h (revision b56d1caf)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2384740dcSRalf Baechle /*
3384740dcSRalf Baechle  * MT regs definitions, follows on from mipsregs.h
4384740dcSRalf Baechle  * Copyright (C) 2004 - 2005 MIPS Technologies, Inc.  All rights reserved.
5384740dcSRalf Baechle  * Elizabeth Clarke et. al.
6384740dcSRalf Baechle  *
7384740dcSRalf Baechle  */
8384740dcSRalf Baechle #ifndef _ASM_MIPSMTREGS_H
9384740dcSRalf Baechle #define _ASM_MIPSMTREGS_H
10384740dcSRalf Baechle 
11384740dcSRalf Baechle #include <asm/mipsregs.h>
12384740dcSRalf Baechle 
13384740dcSRalf Baechle #ifndef __ASSEMBLY__
14384740dcSRalf Baechle 
15384740dcSRalf Baechle /*
16384740dcSRalf Baechle  * C macros
17384740dcSRalf Baechle  */
18384740dcSRalf Baechle 
19384740dcSRalf Baechle #define read_c0_mvpcontrol()		__read_32bit_c0_register($0, 1)
20384740dcSRalf Baechle #define write_c0_mvpcontrol(val)	__write_32bit_c0_register($0, 1, val)
21384740dcSRalf Baechle 
22384740dcSRalf Baechle #define read_c0_mvpconf0()		__read_32bit_c0_register($0, 2)
23384740dcSRalf Baechle #define read_c0_mvpconf1()		__read_32bit_c0_register($0, 3)
24384740dcSRalf Baechle 
25384740dcSRalf Baechle #define read_c0_vpecontrol()		__read_32bit_c0_register($1, 1)
26384740dcSRalf Baechle #define write_c0_vpecontrol(val)	__write_32bit_c0_register($1, 1, val)
27384740dcSRalf Baechle 
28384740dcSRalf Baechle #define read_c0_vpeconf0()		__read_32bit_c0_register($1, 2)
29384740dcSRalf Baechle #define write_c0_vpeconf0(val)		__write_32bit_c0_register($1, 2, val)
30384740dcSRalf Baechle 
31889a4c7bSSteven J. Hill #define read_c0_vpeconf1()		__read_32bit_c0_register($1, 3)
32889a4c7bSSteven J. Hill #define write_c0_vpeconf1(val)		__write_32bit_c0_register($1, 3, val)
33889a4c7bSSteven J. Hill 
34384740dcSRalf Baechle #define read_c0_tcstatus()		__read_32bit_c0_register($2, 1)
35384740dcSRalf Baechle #define write_c0_tcstatus(val)		__write_32bit_c0_register($2, 1, val)
36384740dcSRalf Baechle 
37384740dcSRalf Baechle #define read_c0_tcbind()		__read_32bit_c0_register($2, 2)
38384740dcSRalf Baechle 
3927476f3bSPaul Burton #define write_c0_tchalt(val)		__write_32bit_c0_register($2, 4, val)
4027476f3bSPaul Burton 
41384740dcSRalf Baechle #define read_c0_tccontext()		__read_32bit_c0_register($2, 5)
42384740dcSRalf Baechle #define write_c0_tccontext(val)		__write_32bit_c0_register($2, 5, val)
43384740dcSRalf Baechle 
44384740dcSRalf Baechle #else /* Assembly */
45384740dcSRalf Baechle /*
46384740dcSRalf Baechle  * Macros for use in assembly language code
47384740dcSRalf Baechle  */
48384740dcSRalf Baechle 
49384740dcSRalf Baechle #define CP0_MVPCONTROL		$0, 1
50384740dcSRalf Baechle #define CP0_MVPCONF0		$0, 2
51384740dcSRalf Baechle #define CP0_MVPCONF1		$0, 3
52384740dcSRalf Baechle #define CP0_VPECONTROL		$1, 1
53384740dcSRalf Baechle #define CP0_VPECONF0		$1, 2
54384740dcSRalf Baechle #define CP0_VPECONF1		$1, 3
55384740dcSRalf Baechle #define CP0_YQMASK		$1, 4
56384740dcSRalf Baechle #define CP0_VPESCHEDULE		$1, 5
57384740dcSRalf Baechle #define CP0_VPESCHEFBK		$1, 6
58384740dcSRalf Baechle #define CP0_TCSTATUS		$2, 1
59384740dcSRalf Baechle #define CP0_TCBIND		$2, 2
60384740dcSRalf Baechle #define CP0_TCRESTART		$2, 3
61384740dcSRalf Baechle #define CP0_TCHALT		$2, 4
62384740dcSRalf Baechle #define CP0_TCCONTEXT		$2, 5
63384740dcSRalf Baechle #define CP0_TCSCHEDULE		$2, 6
64384740dcSRalf Baechle #define CP0_TCSCHEFBK		$2, 7
65384740dcSRalf Baechle #define CP0_SRSCONF0		$6, 1
66384740dcSRalf Baechle #define CP0_SRSCONF1		$6, 2
67384740dcSRalf Baechle #define CP0_SRSCONF2		$6, 3
68384740dcSRalf Baechle #define CP0_SRSCONF3		$6, 4
69384740dcSRalf Baechle #define CP0_SRSCONF4		$6, 5
70384740dcSRalf Baechle 
71384740dcSRalf Baechle #endif
72384740dcSRalf Baechle 
73384740dcSRalf Baechle /* MVPControl fields */
74384740dcSRalf Baechle #define MVPCONTROL_EVP		(_ULCAST_(1))
75384740dcSRalf Baechle 
76384740dcSRalf Baechle #define MVPCONTROL_VPC_SHIFT	1
77384740dcSRalf Baechle #define MVPCONTROL_VPC		(_ULCAST_(1) << MVPCONTROL_VPC_SHIFT)
78384740dcSRalf Baechle 
79384740dcSRalf Baechle #define MVPCONTROL_STLB_SHIFT	2
80384740dcSRalf Baechle #define MVPCONTROL_STLB		(_ULCAST_(1) << MVPCONTROL_STLB_SHIFT)
81384740dcSRalf Baechle 
82384740dcSRalf Baechle 
83384740dcSRalf Baechle /* MVPConf0 fields */
84384740dcSRalf Baechle #define MVPCONF0_PTC_SHIFT	0
85384740dcSRalf Baechle #define MVPCONF0_PTC		( _ULCAST_(0xff))
86384740dcSRalf Baechle #define MVPCONF0_PVPE_SHIFT	10
87384740dcSRalf Baechle #define MVPCONF0_PVPE		( _ULCAST_(0xf) << MVPCONF0_PVPE_SHIFT)
88384740dcSRalf Baechle #define MVPCONF0_TCA_SHIFT	15
89384740dcSRalf Baechle #define MVPCONF0_TCA		( _ULCAST_(1) << MVPCONF0_TCA_SHIFT)
90384740dcSRalf Baechle #define MVPCONF0_PTLBE_SHIFT	16
91384740dcSRalf Baechle #define MVPCONF0_PTLBE		(_ULCAST_(0x3ff) << MVPCONF0_PTLBE_SHIFT)
92384740dcSRalf Baechle #define MVPCONF0_TLBS_SHIFT	29
93384740dcSRalf Baechle #define MVPCONF0_TLBS		(_ULCAST_(1) << MVPCONF0_TLBS_SHIFT)
94384740dcSRalf Baechle #define MVPCONF0_M_SHIFT	31
95384740dcSRalf Baechle #define MVPCONF0_M		(_ULCAST_(0x1) << MVPCONF0_M_SHIFT)
96384740dcSRalf Baechle 
97384740dcSRalf Baechle 
98384740dcSRalf Baechle /* config3 fields */
99384740dcSRalf Baechle #define CONFIG3_MT_SHIFT	2
100384740dcSRalf Baechle #define CONFIG3_MT		(_ULCAST_(1) << CONFIG3_MT_SHIFT)
101384740dcSRalf Baechle 
102384740dcSRalf Baechle 
103384740dcSRalf Baechle /* VPEControl fields (per VPE) */
104384740dcSRalf Baechle #define VPECONTROL_TARGTC	(_ULCAST_(0xff))
105384740dcSRalf Baechle 
106384740dcSRalf Baechle #define VPECONTROL_TE_SHIFT	15
107384740dcSRalf Baechle #define VPECONTROL_TE		(_ULCAST_(1) << VPECONTROL_TE_SHIFT)
108384740dcSRalf Baechle #define VPECONTROL_EXCPT_SHIFT	16
109384740dcSRalf Baechle #define VPECONTROL_EXCPT	(_ULCAST_(0x7) << VPECONTROL_EXCPT_SHIFT)
110384740dcSRalf Baechle 
111384740dcSRalf Baechle /* Thread Exception Codes for EXCPT field */
112384740dcSRalf Baechle #define THREX_TU		0
113384740dcSRalf Baechle #define THREX_TO		1
114384740dcSRalf Baechle #define THREX_IYQ		2
115384740dcSRalf Baechle #define THREX_GSX		3
116384740dcSRalf Baechle #define THREX_YSCH		4
117384740dcSRalf Baechle #define THREX_GSSCH		5
118384740dcSRalf Baechle 
119384740dcSRalf Baechle #define VPECONTROL_GSI_SHIFT	20
120384740dcSRalf Baechle #define VPECONTROL_GSI		(_ULCAST_(1) << VPECONTROL_GSI_SHIFT)
121384740dcSRalf Baechle #define VPECONTROL_YSI_SHIFT	21
122384740dcSRalf Baechle #define VPECONTROL_YSI		(_ULCAST_(1) << VPECONTROL_YSI_SHIFT)
123384740dcSRalf Baechle 
124384740dcSRalf Baechle /* VPEConf0 fields (per VPE) */
125384740dcSRalf Baechle #define VPECONF0_VPA_SHIFT	0
126384740dcSRalf Baechle #define VPECONF0_VPA		(_ULCAST_(1) << VPECONF0_VPA_SHIFT)
127384740dcSRalf Baechle #define VPECONF0_MVP_SHIFT	1
128384740dcSRalf Baechle #define VPECONF0_MVP		(_ULCAST_(1) << VPECONF0_MVP_SHIFT)
129384740dcSRalf Baechle #define VPECONF0_XTC_SHIFT	21
130384740dcSRalf Baechle #define VPECONF0_XTC		(_ULCAST_(0xff) << VPECONF0_XTC_SHIFT)
131384740dcSRalf Baechle 
132889a4c7bSSteven J. Hill /* VPEConf1 fields (per VPE) */
133889a4c7bSSteven J. Hill #define VPECONF1_NCP1_SHIFT	0
134889a4c7bSSteven J. Hill #define VPECONF1_NCP1		(_ULCAST_(0xff) << VPECONF1_NCP1_SHIFT)
135889a4c7bSSteven J. Hill #define VPECONF1_NCP2_SHIFT	10
136889a4c7bSSteven J. Hill #define VPECONF1_NCP2		(_ULCAST_(0xff) << VPECONF1_NCP2_SHIFT)
137889a4c7bSSteven J. Hill #define VPECONF1_NCX_SHIFT	20
138889a4c7bSSteven J. Hill #define VPECONF1_NCX		(_ULCAST_(0xff) << VPECONF1_NCX_SHIFT)
139889a4c7bSSteven J. Hill 
140384740dcSRalf Baechle /* TCStatus fields (per TC) */
141384740dcSRalf Baechle #define TCSTATUS_TASID		(_ULCAST_(0xff))
142384740dcSRalf Baechle #define TCSTATUS_IXMT_SHIFT	10
143384740dcSRalf Baechle #define TCSTATUS_IXMT		(_ULCAST_(1) << TCSTATUS_IXMT_SHIFT)
144384740dcSRalf Baechle #define TCSTATUS_TKSU_SHIFT	11
145384740dcSRalf Baechle #define TCSTATUS_TKSU		(_ULCAST_(3) << TCSTATUS_TKSU_SHIFT)
146384740dcSRalf Baechle #define TCSTATUS_A_SHIFT	13
147384740dcSRalf Baechle #define TCSTATUS_A		(_ULCAST_(1) << TCSTATUS_A_SHIFT)
148384740dcSRalf Baechle #define TCSTATUS_DA_SHIFT	15
149384740dcSRalf Baechle #define TCSTATUS_DA		(_ULCAST_(1) << TCSTATUS_DA_SHIFT)
150384740dcSRalf Baechle #define TCSTATUS_DT_SHIFT	20
151384740dcSRalf Baechle #define TCSTATUS_DT		(_ULCAST_(1) << TCSTATUS_DT_SHIFT)
152384740dcSRalf Baechle #define TCSTATUS_TDS_SHIFT	21
153384740dcSRalf Baechle #define TCSTATUS_TDS		(_ULCAST_(1) << TCSTATUS_TDS_SHIFT)
154384740dcSRalf Baechle #define TCSTATUS_TSST_SHIFT	22
155384740dcSRalf Baechle #define TCSTATUS_TSST		(_ULCAST_(1) << TCSTATUS_TSST_SHIFT)
156384740dcSRalf Baechle #define TCSTATUS_RNST_SHIFT	23
157384740dcSRalf Baechle #define TCSTATUS_RNST		(_ULCAST_(3) << TCSTATUS_RNST_SHIFT)
158384740dcSRalf Baechle /* Codes for RNST */
159384740dcSRalf Baechle #define TC_RUNNING		0
160384740dcSRalf Baechle #define TC_WAITING		1
161384740dcSRalf Baechle #define TC_YIELDING		2
162384740dcSRalf Baechle #define TC_GATED		3
163384740dcSRalf Baechle 
164384740dcSRalf Baechle #define TCSTATUS_TMX_SHIFT	27
165384740dcSRalf Baechle #define TCSTATUS_TMX		(_ULCAST_(1) << TCSTATUS_TMX_SHIFT)
166384740dcSRalf Baechle /* TCStatus TCU bits can use same definitions/offsets as CU bits in Status */
167384740dcSRalf Baechle 
168384740dcSRalf Baechle /* TCBind */
169384740dcSRalf Baechle #define TCBIND_CURVPE_SHIFT	0
170384740dcSRalf Baechle #define TCBIND_CURVPE		(_ULCAST_(0xf))
171384740dcSRalf Baechle 
172384740dcSRalf Baechle #define TCBIND_CURTC_SHIFT	21
173384740dcSRalf Baechle 
174384740dcSRalf Baechle #define TCBIND_CURTC		(_ULCAST_(0xff) << TCBIND_CURTC_SHIFT)
175384740dcSRalf Baechle 
176384740dcSRalf Baechle /* TCHalt */
177384740dcSRalf Baechle #define TCHALT_H		(_ULCAST_(1))
178384740dcSRalf Baechle 
179384740dcSRalf Baechle #ifndef __ASSEMBLY__
180384740dcSRalf Baechle 
core_nvpes(void)181968a0734SPaul Burton static inline unsigned core_nvpes(void)
182968a0734SPaul Burton {
183968a0734SPaul Burton 	unsigned conf0;
184968a0734SPaul Burton 
185968a0734SPaul Burton 	if (!cpu_has_mipsmt)
186968a0734SPaul Burton 		return 1;
187968a0734SPaul Burton 
188968a0734SPaul Burton 	conf0 = read_c0_mvpconf0();
189968a0734SPaul Burton 	return ((conf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
190968a0734SPaul Burton }
191968a0734SPaul Burton 
dvpe(void)192384740dcSRalf Baechle static inline unsigned int dvpe(void)
193384740dcSRalf Baechle {
194384740dcSRalf Baechle 	int res = 0;
195384740dcSRalf Baechle 
196384740dcSRalf Baechle 	__asm__ __volatile__(
197384740dcSRalf Baechle 	"	.set	push						\n"
198384740dcSRalf Baechle 	"	.set	noreorder					\n"
199384740dcSRalf Baechle 	"	.set	noat						\n"
200384740dcSRalf Baechle 	"	.set	mips32r2					\n"
201384740dcSRalf Baechle 	"	.word	0x41610001		# dvpe $1		\n"
202384740dcSRalf Baechle 	"	move	%0, $1						\n"
203384740dcSRalf Baechle 	"	ehb							\n"
204384740dcSRalf Baechle 	"	.set	pop						\n"
205384740dcSRalf Baechle 	: "=r" (res));
206384740dcSRalf Baechle 
207384740dcSRalf Baechle 	instruction_hazard();
208384740dcSRalf Baechle 
209384740dcSRalf Baechle 	return res;
210384740dcSRalf Baechle }
211384740dcSRalf Baechle 
__raw_evpe(void)212384740dcSRalf Baechle static inline void __raw_evpe(void)
213384740dcSRalf Baechle {
214384740dcSRalf Baechle 	__asm__ __volatile__(
215384740dcSRalf Baechle 	"	.set	push						\n"
216384740dcSRalf Baechle 	"	.set	noreorder					\n"
217384740dcSRalf Baechle 	"	.set	noat						\n"
218384740dcSRalf Baechle 	"	.set	mips32r2					\n"
219384740dcSRalf Baechle 	"	.word	0x41600021		# evpe			\n"
220384740dcSRalf Baechle 	"	ehb							\n"
221384740dcSRalf Baechle 	"	.set	pop						\n");
222384740dcSRalf Baechle }
223384740dcSRalf Baechle 
224384740dcSRalf Baechle /* Enable virtual processor execution if previous suggested it should be.
225384740dcSRalf Baechle    EVPE_ENABLE to force */
226384740dcSRalf Baechle 
227384740dcSRalf Baechle #define EVPE_ENABLE MVPCONTROL_EVP
228384740dcSRalf Baechle 
evpe(int previous)229384740dcSRalf Baechle static inline void evpe(int previous)
230384740dcSRalf Baechle {
231384740dcSRalf Baechle 	if ((previous & MVPCONTROL_EVP))
232384740dcSRalf Baechle 		__raw_evpe();
233384740dcSRalf Baechle }
234384740dcSRalf Baechle 
dmt(void)235384740dcSRalf Baechle static inline unsigned int dmt(void)
236384740dcSRalf Baechle {
237384740dcSRalf Baechle 	int res;
238384740dcSRalf Baechle 
239384740dcSRalf Baechle 	__asm__ __volatile__(
240384740dcSRalf Baechle 	"	.set	push						\n"
241384740dcSRalf Baechle 	"	.set	mips32r2					\n"
242384740dcSRalf Baechle 	"	.set	noat						\n"
243384740dcSRalf Baechle 	"	.word	0x41610BC1			# dmt $1	\n"
244384740dcSRalf Baechle 	"	ehb							\n"
245384740dcSRalf Baechle 	"	move	%0, $1						\n"
246384740dcSRalf Baechle 	"	.set	pop						\n"
247384740dcSRalf Baechle 	: "=r" (res));
248384740dcSRalf Baechle 
249384740dcSRalf Baechle 	instruction_hazard();
250384740dcSRalf Baechle 
251384740dcSRalf Baechle 	return res;
252384740dcSRalf Baechle }
253384740dcSRalf Baechle 
__raw_emt(void)254384740dcSRalf Baechle static inline void __raw_emt(void)
255384740dcSRalf Baechle {
256384740dcSRalf Baechle 	__asm__ __volatile__(
257378ed6f0SPaul Burton 	"	.set	push						\n"
258384740dcSRalf Baechle 	"	.set	noreorder					\n"
259384740dcSRalf Baechle 	"	.set	mips32r2					\n"
260384740dcSRalf Baechle 	"	.word	0x41600be1			# emt		\n"
261384740dcSRalf Baechle 	"	ehb							\n"
262378ed6f0SPaul Burton 	"	.set	pop");
263384740dcSRalf Baechle }
264384740dcSRalf Baechle 
265384740dcSRalf Baechle /* enable multi-threaded execution if previous suggested it should be.
266384740dcSRalf Baechle    EMT_ENABLE to force */
267384740dcSRalf Baechle 
268384740dcSRalf Baechle #define EMT_ENABLE VPECONTROL_TE
269384740dcSRalf Baechle 
emt(int previous)270384740dcSRalf Baechle static inline void emt(int previous)
271384740dcSRalf Baechle {
272384740dcSRalf Baechle 	if ((previous & EMT_ENABLE))
273384740dcSRalf Baechle 		__raw_emt();
274384740dcSRalf Baechle }
275384740dcSRalf Baechle 
ehb(void)276384740dcSRalf Baechle static inline void ehb(void)
277384740dcSRalf Baechle {
278384740dcSRalf Baechle 	__asm__ __volatile__(
279378ed6f0SPaul Burton 	"	.set	push					\n"
280384740dcSRalf Baechle 	"	.set	mips32r2				\n"
281384740dcSRalf Baechle 	"	ehb						\n"
282378ed6f0SPaul Burton 	"	.set	pop					\n");
283384740dcSRalf Baechle }
284384740dcSRalf Baechle 
285384740dcSRalf Baechle #define mftc0(rt,sel)							\
286384740dcSRalf Baechle ({									\
287384740dcSRalf Baechle 	 unsigned long	__res;						\
288384740dcSRalf Baechle 									\
289384740dcSRalf Baechle 	__asm__ __volatile__(						\
290384740dcSRalf Baechle 	"	.set	push					\n"	\
291384740dcSRalf Baechle 	"	.set	mips32r2				\n"	\
292384740dcSRalf Baechle 	"	.set	noat					\n"	\
293384740dcSRalf Baechle 	"	# mftc0 $1, $" #rt ", " #sel "			\n"	\
294384740dcSRalf Baechle 	"	.word	0x41000800 | (" #rt " << 16) | " #sel " \n"	\
295384740dcSRalf Baechle 	"	move	%0, $1					\n"	\
296384740dcSRalf Baechle 	"	.set	pop					\n"	\
297384740dcSRalf Baechle 	: "=r" (__res));						\
298384740dcSRalf Baechle 									\
299384740dcSRalf Baechle 	__res;								\
300384740dcSRalf Baechle })
301384740dcSRalf Baechle 
302384740dcSRalf Baechle #define mftgpr(rt)							\
303384740dcSRalf Baechle ({									\
304384740dcSRalf Baechle 	unsigned long __res;						\
305384740dcSRalf Baechle 									\
306384740dcSRalf Baechle 	__asm__ __volatile__(						\
307384740dcSRalf Baechle 	"	.set	push					\n"	\
308384740dcSRalf Baechle 	"	.set	noat					\n"	\
309384740dcSRalf Baechle 	"	.set	mips32r2				\n"	\
310384740dcSRalf Baechle 	"	# mftgpr $1," #rt "				\n"	\
311384740dcSRalf Baechle 	"	.word	0x41000820 | (" #rt " << 16)		\n"	\
312384740dcSRalf Baechle 	"	move	%0, $1					\n"	\
313384740dcSRalf Baechle 	"	.set	pop					\n"	\
314384740dcSRalf Baechle 	: "=r" (__res));						\
315384740dcSRalf Baechle 									\
316384740dcSRalf Baechle 	__res;								\
317384740dcSRalf Baechle })
318384740dcSRalf Baechle 
319384740dcSRalf Baechle #define mftr(rt, u, sel)							\
320384740dcSRalf Baechle ({									\
321384740dcSRalf Baechle 	unsigned long __res;						\
322384740dcSRalf Baechle 									\
323384740dcSRalf Baechle 	__asm__ __volatile__(						\
324384740dcSRalf Baechle 	"	mftr	%0, " #rt ", " #u ", " #sel "		\n"	\
325384740dcSRalf Baechle 	: "=r" (__res));						\
326384740dcSRalf Baechle 									\
327384740dcSRalf Baechle 	__res;								\
328384740dcSRalf Baechle })
329384740dcSRalf Baechle 
330384740dcSRalf Baechle #define mttgpr(rd,v)							\
331384740dcSRalf Baechle do {									\
332384740dcSRalf Baechle 	__asm__ __volatile__(						\
333384740dcSRalf Baechle 	"	.set	push					\n"	\
334384740dcSRalf Baechle 	"	.set	mips32r2				\n"	\
335384740dcSRalf Baechle 	"	.set	noat					\n"	\
336384740dcSRalf Baechle 	"	move	$1, %0					\n"	\
337384740dcSRalf Baechle 	"	# mttgpr $1, " #rd "				\n"	\
338384740dcSRalf Baechle 	"	.word	0x41810020 | (" #rd " << 11)		\n"	\
339384740dcSRalf Baechle 	"	.set	pop					\n"	\
340384740dcSRalf Baechle 	: : "r" (v));							\
341384740dcSRalf Baechle } while (0)
342384740dcSRalf Baechle 
343384740dcSRalf Baechle #define mttc0(rd, sel, v)							\
344384740dcSRalf Baechle ({									\
345384740dcSRalf Baechle 	__asm__ __volatile__(						\
346384740dcSRalf Baechle 	"	.set	push					\n"	\
347384740dcSRalf Baechle 	"	.set	mips32r2				\n"	\
348384740dcSRalf Baechle 	"	.set	noat					\n"	\
349384740dcSRalf Baechle 	"	move	$1, %0					\n"	\
350384740dcSRalf Baechle 	"	# mttc0 %0," #rd ", " #sel "			\n"	\
351384740dcSRalf Baechle 	"	.word	0x41810000 | (" #rd " << 11) | " #sel " \n"	\
352384740dcSRalf Baechle 	"	.set	pop					\n"	\
353384740dcSRalf Baechle 	:								\
354384740dcSRalf Baechle 	: "r" (v));							\
355384740dcSRalf Baechle })
356384740dcSRalf Baechle 
357384740dcSRalf Baechle 
358384740dcSRalf Baechle #define mttr(rd, u, sel, v)						\
359384740dcSRalf Baechle ({									\
360384740dcSRalf Baechle 	__asm__ __volatile__(						\
361384740dcSRalf Baechle 	"mttr	%0," #rd ", " #u ", " #sel				\
362384740dcSRalf Baechle 	: : "r" (v));							\
363384740dcSRalf Baechle })
364384740dcSRalf Baechle 
365384740dcSRalf Baechle 
366384740dcSRalf Baechle #define settc(tc)							\
367384740dcSRalf Baechle do {									\
368384740dcSRalf Baechle 	write_c0_vpecontrol((read_c0_vpecontrol()&~VPECONTROL_TARGTC) | (tc)); \
369384740dcSRalf Baechle 	ehb();								\
370384740dcSRalf Baechle } while (0)
371384740dcSRalf Baechle 
372384740dcSRalf Baechle 
373384740dcSRalf Baechle /* you *must* set the target tc (settc) before trying to use these */
374384740dcSRalf Baechle #define read_vpe_c0_vpecontrol()	mftc0(1, 1)
375384740dcSRalf Baechle #define write_vpe_c0_vpecontrol(val)	mttc0(1, 1, val)
376384740dcSRalf Baechle #define read_vpe_c0_vpeconf0()		mftc0(1, 2)
377384740dcSRalf Baechle #define write_vpe_c0_vpeconf0(val)	mttc0(1, 2, val)
378889a4c7bSSteven J. Hill #define read_vpe_c0_vpeconf1()		mftc0(1, 3)
379889a4c7bSSteven J. Hill #define write_vpe_c0_vpeconf1(val)	mttc0(1, 3, val)
380384740dcSRalf Baechle #define read_vpe_c0_count()		mftc0(9, 0)
381384740dcSRalf Baechle #define write_vpe_c0_count(val)		mttc0(9, 0, val)
382384740dcSRalf Baechle #define read_vpe_c0_status()		mftc0(12, 0)
383384740dcSRalf Baechle #define write_vpe_c0_status(val)	mttc0(12, 0, val)
384384740dcSRalf Baechle #define read_vpe_c0_cause()		mftc0(13, 0)
385384740dcSRalf Baechle #define write_vpe_c0_cause(val)		mttc0(13, 0, val)
386384740dcSRalf Baechle #define read_vpe_c0_config()		mftc0(16, 0)
387384740dcSRalf Baechle #define write_vpe_c0_config(val)	mttc0(16, 0, val)
388384740dcSRalf Baechle #define read_vpe_c0_config1()		mftc0(16, 1)
389384740dcSRalf Baechle #define write_vpe_c0_config1(val)	mttc0(16, 1, val)
390384740dcSRalf Baechle #define read_vpe_c0_config7()		mftc0(16, 7)
391384740dcSRalf Baechle #define write_vpe_c0_config7(val)	mttc0(16, 7, val)
392384740dcSRalf Baechle #define read_vpe_c0_ebase()		mftc0(15, 1)
393384740dcSRalf Baechle #define write_vpe_c0_ebase(val)		mttc0(15, 1, val)
394384740dcSRalf Baechle #define write_vpe_c0_compare(val)	mttc0(11, 0, val)
395384740dcSRalf Baechle #define read_vpe_c0_badvaddr()		mftc0(8, 0)
396384740dcSRalf Baechle #define read_vpe_c0_epc()		mftc0(14, 0)
397384740dcSRalf Baechle #define write_vpe_c0_epc(val)		mttc0(14, 0, val)
398384740dcSRalf Baechle 
399384740dcSRalf Baechle 
400384740dcSRalf Baechle /* TC */
401384740dcSRalf Baechle #define read_tc_c0_tcstatus()		mftc0(2, 1)
402384740dcSRalf Baechle #define write_tc_c0_tcstatus(val)	mttc0(2, 1, val)
403384740dcSRalf Baechle #define read_tc_c0_tcbind()		mftc0(2, 2)
404384740dcSRalf Baechle #define write_tc_c0_tcbind(val)		mttc0(2, 2, val)
405384740dcSRalf Baechle #define read_tc_c0_tcrestart()		mftc0(2, 3)
406384740dcSRalf Baechle #define write_tc_c0_tcrestart(val)	mttc0(2, 3, val)
407384740dcSRalf Baechle #define read_tc_c0_tchalt()		mftc0(2, 4)
408384740dcSRalf Baechle #define write_tc_c0_tchalt(val)		mttc0(2, 4, val)
409384740dcSRalf Baechle #define read_tc_c0_tccontext()		mftc0(2, 5)
410384740dcSRalf Baechle #define write_tc_c0_tccontext(val)	mttc0(2, 5, val)
411384740dcSRalf Baechle 
412384740dcSRalf Baechle /* GPR */
413384740dcSRalf Baechle #define read_tc_gpr_sp()		mftgpr(29)
414384740dcSRalf Baechle #define write_tc_gpr_sp(val)		mttgpr(29, val)
415384740dcSRalf Baechle #define read_tc_gpr_gp()		mftgpr(28)
416384740dcSRalf Baechle #define write_tc_gpr_gp(val)		mttgpr(28, val)
417384740dcSRalf Baechle 
418384740dcSRalf Baechle __BUILD_SET_C0(mvpcontrol)
419384740dcSRalf Baechle 
420384740dcSRalf Baechle #endif /* Not __ASSEMBLY__ */
421384740dcSRalf Baechle 
422384740dcSRalf Baechle #endif
423