12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 230ad29bbSHuacai Chen /* 330ad29bbSHuacai Chen * Copyright (c) 2008 Zhang Le <r0bertz@gentoo.org> 430ad29bbSHuacai Chen * Copyright (c) 2009 Wu Zhangjin <wuzhangjin@gmail.com> 530ad29bbSHuacai Chen */ 630ad29bbSHuacai Chen 730ad29bbSHuacai Chen #ifndef __ASM_MACH_LOONGSON64_PCI_H_ 830ad29bbSHuacai Chen #define __ASM_MACH_LOONGSON64_PCI_H_ 930ad29bbSHuacai Chen 1030ad29bbSHuacai Chen extern struct pci_ops loongson_pci_ops; 1130ad29bbSHuacai Chen 1230ad29bbSHuacai Chen /* this is an offset from mips_io_port_base */ 1330ad29bbSHuacai Chen #define LOONGSON_PCI_IO_START 0x00004000UL 1430ad29bbSHuacai Chen 1530ad29bbSHuacai Chen #ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG 1630ad29bbSHuacai Chen 1730ad29bbSHuacai Chen /* 1830ad29bbSHuacai Chen * we use address window2 to map cpu address space to pci space 1930ad29bbSHuacai Chen * window2: cpu [1G, 2G] -> pci [1G, 2G] 2030ad29bbSHuacai Chen * why not use window 0 & 1? because they are used by cpu when booting. 2130ad29bbSHuacai Chen * window0: cpu [0, 256M] -> ddr [0, 256M] 2230ad29bbSHuacai Chen * window1: cpu [256M, 512M] -> pci [256M, 512M] 2330ad29bbSHuacai Chen */ 2430ad29bbSHuacai Chen 2530ad29bbSHuacai Chen /* the smallest LOONGSON_CPU_MEM_SRC can be 512M */ 2630ad29bbSHuacai Chen #define LOONGSON_CPU_MEM_SRC 0x40000000ul /* 1G */ 2730ad29bbSHuacai Chen #define LOONGSON_PCI_MEM_DST LOONGSON_CPU_MEM_SRC 2830ad29bbSHuacai Chen 2930ad29bbSHuacai Chen #define LOONGSON_PCI_MEM_START LOONGSON_PCI_MEM_DST 3030ad29bbSHuacai Chen #define LOONGSON_PCI_MEM_END (0x80000000ul-1) /* 2G */ 3130ad29bbSHuacai Chen 3230ad29bbSHuacai Chen #define MMAP_CPUTOPCI_SIZE (LOONGSON_PCI_MEM_END - \ 3330ad29bbSHuacai Chen LOONGSON_PCI_MEM_START + 1) 3430ad29bbSHuacai Chen 3530ad29bbSHuacai Chen #else /* loongson2f/32bit & loongson2e */ 3630ad29bbSHuacai Chen 3730ad29bbSHuacai Chen /* this pci memory space is mapped by pcimap in pci.c */ 3830ad29bbSHuacai Chen #ifdef CONFIG_CPU_LOONGSON3 3930ad29bbSHuacai Chen #define LOONGSON_PCI_MEM_START 0x40000000UL 4030ad29bbSHuacai Chen #define LOONGSON_PCI_MEM_END 0x7effffffUL 4130ad29bbSHuacai Chen #else 4230ad29bbSHuacai Chen #define LOONGSON_PCI_MEM_START LOONGSON_PCILO1_BASE 4330ad29bbSHuacai Chen #define LOONGSON_PCI_MEM_END (LOONGSON_PCILO1_BASE + 0x04000000 * 2) 4430ad29bbSHuacai Chen #endif 4530ad29bbSHuacai Chen /* this is an offset from mips_io_port_base */ 4630ad29bbSHuacai Chen #define LOONGSON_PCI_IO_START 0x00004000UL 4730ad29bbSHuacai Chen 4830ad29bbSHuacai Chen #endif /* !CONFIG_CPU_SUPPORTS_ADDRWINCFG */ 4930ad29bbSHuacai Chen 5030ad29bbSHuacai Chen #endif /* !__ASM_MACH_LOONGSON64_PCI_H_ */ 51