171e2f4ddSJiaxun Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
271e2f4ddSJiaxun Yang /*
371e2f4ddSJiaxun Yang  * Copyright (C) 2009 Lemote, Inc.
471e2f4ddSJiaxun Yang  * Author: Wu Zhangjin <wuzhangjin@gmail.com>
571e2f4ddSJiaxun Yang  */
671e2f4ddSJiaxun Yang 
75831fdb0SJiaxun Yang #ifndef __ASM_MACH_LOONGSON2EF_LOONGSON_H
85831fdb0SJiaxun Yang #define __ASM_MACH_LOONGSON2EF_LOONGSON_H
971e2f4ddSJiaxun Yang 
1071e2f4ddSJiaxun Yang #include <linux/io.h>
1171e2f4ddSJiaxun Yang #include <linux/init.h>
1271e2f4ddSJiaxun Yang #include <linux/irq.h>
1371e2f4ddSJiaxun Yang 
1471e2f4ddSJiaxun Yang /* loongson internal northbridge initialization */
1571e2f4ddSJiaxun Yang extern void bonito_irq_init(void);
1671e2f4ddSJiaxun Yang 
1771e2f4ddSJiaxun Yang /* machine-specific reboot/halt operation */
1871e2f4ddSJiaxun Yang extern void mach_prepare_reboot(void);
1971e2f4ddSJiaxun Yang extern void mach_prepare_shutdown(void);
2071e2f4ddSJiaxun Yang 
2171e2f4ddSJiaxun Yang /* environment arguments from bootloader */
2271e2f4ddSJiaxun Yang extern u32 cpu_clock_freq;
2371e2f4ddSJiaxun Yang extern u32 memsize, highmemsize;
2471e2f4ddSJiaxun Yang 
2571e2f4ddSJiaxun Yang /* loongson-specific command line, env and memory initialization */
2671e2f4ddSJiaxun Yang extern void __init prom_init_memory(void);
2771e2f4ddSJiaxun Yang extern void __init prom_init_machtype(void);
2871e2f4ddSJiaxun Yang extern void __init prom_init_env(void);
2971e2f4ddSJiaxun Yang #ifdef CONFIG_LOONGSON_UART_BASE
305831fdb0SJiaxun Yang extern unsigned long _loongson_uart_base, loongson_uart_base;
3171e2f4ddSJiaxun Yang extern void prom_init_loongson_uart_base(void);
3271e2f4ddSJiaxun Yang #endif
3371e2f4ddSJiaxun Yang 
prom_init_uart_base(void)3471e2f4ddSJiaxun Yang static inline void prom_init_uart_base(void)
3571e2f4ddSJiaxun Yang {
3671e2f4ddSJiaxun Yang #ifdef CONFIG_LOONGSON_UART_BASE
3771e2f4ddSJiaxun Yang 	prom_init_loongson_uart_base();
3871e2f4ddSJiaxun Yang #endif
3971e2f4ddSJiaxun Yang }
4071e2f4ddSJiaxun Yang 
4171e2f4ddSJiaxun Yang /* irq operation functions */
4271e2f4ddSJiaxun Yang extern void bonito_irqdispatch(void);
4371e2f4ddSJiaxun Yang extern void __init bonito_irq_init(void);
4471e2f4ddSJiaxun Yang extern void __init mach_init_irq(void);
4571e2f4ddSJiaxun Yang extern void mach_irq_dispatch(unsigned int pending);
4671e2f4ddSJiaxun Yang extern int mach_i8259_irq(void);
4771e2f4ddSJiaxun Yang 
4871e2f4ddSJiaxun Yang /* We need this in some places... */
4971e2f4ddSJiaxun Yang #define delay() ({		\
5071e2f4ddSJiaxun Yang 	int x;				\
5171e2f4ddSJiaxun Yang 	for (x = 0; x < 100000; x++)	\
5271e2f4ddSJiaxun Yang 		__asm__ __volatile__(""); \
5371e2f4ddSJiaxun Yang })
5471e2f4ddSJiaxun Yang 
5571e2f4ddSJiaxun Yang #define LOONGSON_REG(x) \
5671e2f4ddSJiaxun Yang 	(*(volatile u32 *)((char *)CKSEG1ADDR(LOONGSON_REG_BASE) + (x)))
5771e2f4ddSJiaxun Yang 
5871e2f4ddSJiaxun Yang #define LOONGSON_IRQ_BASE	32
5971e2f4ddSJiaxun Yang 
6071e2f4ddSJiaxun Yang #define LOONGSON_FLASH_BASE	0x1c000000
6171e2f4ddSJiaxun Yang #define LOONGSON_FLASH_SIZE	0x02000000	/* 32M */
6271e2f4ddSJiaxun Yang #define LOONGSON_FLASH_TOP	(LOONGSON_FLASH_BASE+LOONGSON_FLASH_SIZE-1)
6371e2f4ddSJiaxun Yang 
6471e2f4ddSJiaxun Yang #define LOONGSON_LIO0_BASE	0x1e000000
6571e2f4ddSJiaxun Yang #define LOONGSON_LIO0_SIZE	0x01C00000	/* 28M */
6671e2f4ddSJiaxun Yang #define LOONGSON_LIO0_TOP	(LOONGSON_LIO0_BASE+LOONGSON_LIO0_SIZE-1)
6771e2f4ddSJiaxun Yang 
6871e2f4ddSJiaxun Yang #define LOONGSON_BOOT_BASE	0x1fc00000
6971e2f4ddSJiaxun Yang #define LOONGSON_BOOT_SIZE	0x00100000	/* 1M */
7071e2f4ddSJiaxun Yang #define LOONGSON_BOOT_TOP	(LOONGSON_BOOT_BASE+LOONGSON_BOOT_SIZE-1)
7171e2f4ddSJiaxun Yang #define LOONGSON_REG_BASE	0x1fe00000
7271e2f4ddSJiaxun Yang #define LOONGSON_REG_SIZE	0x00100000	/* 256Bytes + 256Bytes + ??? */
7371e2f4ddSJiaxun Yang #define LOONGSON_REG_TOP	(LOONGSON_REG_BASE+LOONGSON_REG_SIZE-1)
7471e2f4ddSJiaxun Yang 
7571e2f4ddSJiaxun Yang #define LOONGSON_LIO1_BASE	0x1ff00000
7671e2f4ddSJiaxun Yang #define LOONGSON_LIO1_SIZE	0x00100000	/* 1M */
7771e2f4ddSJiaxun Yang #define LOONGSON_LIO1_TOP	(LOONGSON_LIO1_BASE+LOONGSON_LIO1_SIZE-1)
7871e2f4ddSJiaxun Yang 
7971e2f4ddSJiaxun Yang #define LOONGSON_PCILO0_BASE	0x10000000
8071e2f4ddSJiaxun Yang #define LOONGSON_PCILO1_BASE	0x14000000
8171e2f4ddSJiaxun Yang #define LOONGSON_PCILO2_BASE	0x18000000
8271e2f4ddSJiaxun Yang #define LOONGSON_PCILO_BASE	LOONGSON_PCILO0_BASE
8371e2f4ddSJiaxun Yang #define LOONGSON_PCILO_SIZE	0x0c000000	/* 64M * 3 */
8471e2f4ddSJiaxun Yang #define LOONGSON_PCILO_TOP	(LOONGSON_PCILO0_BASE+LOONGSON_PCILO_SIZE-1)
8571e2f4ddSJiaxun Yang 
8671e2f4ddSJiaxun Yang #define LOONGSON_PCICFG_BASE	0x1fe80000
8771e2f4ddSJiaxun Yang #define LOONGSON_PCICFG_SIZE	0x00000800	/* 2K */
8871e2f4ddSJiaxun Yang #define LOONGSON_PCICFG_TOP	(LOONGSON_PCICFG_BASE+LOONGSON_PCICFG_SIZE-1)
8971e2f4ddSJiaxun Yang #define LOONGSON_PCIIO_BASE	0x1fd00000
9071e2f4ddSJiaxun Yang 
9171e2f4ddSJiaxun Yang #define LOONGSON_PCIIO_SIZE	0x00100000	/* 1M */
9271e2f4ddSJiaxun Yang #define LOONGSON_PCIIO_TOP	(LOONGSON_PCIIO_BASE+LOONGSON_PCIIO_SIZE-1)
9371e2f4ddSJiaxun Yang 
9471e2f4ddSJiaxun Yang /* Loongson Register Bases */
9571e2f4ddSJiaxun Yang 
9671e2f4ddSJiaxun Yang #define LOONGSON_PCICONFIGBASE	0x00
9771e2f4ddSJiaxun Yang #define LOONGSON_REGBASE	0x100
9871e2f4ddSJiaxun Yang 
9971e2f4ddSJiaxun Yang /* PCI Configuration Registers */
10071e2f4ddSJiaxun Yang 
10171e2f4ddSJiaxun Yang #define LOONGSON_PCI_REG(x)	LOONGSON_REG(LOONGSON_PCICONFIGBASE + (x))
10271e2f4ddSJiaxun Yang #define LOONGSON_PCIDID		LOONGSON_PCI_REG(0x00)
10371e2f4ddSJiaxun Yang #define LOONGSON_PCICMD		LOONGSON_PCI_REG(0x04)
10471e2f4ddSJiaxun Yang #define LOONGSON_PCICLASS	LOONGSON_PCI_REG(0x08)
10571e2f4ddSJiaxun Yang #define LOONGSON_PCILTIMER	LOONGSON_PCI_REG(0x0c)
10671e2f4ddSJiaxun Yang #define LOONGSON_PCIBASE0	LOONGSON_PCI_REG(0x10)
10771e2f4ddSJiaxun Yang #define LOONGSON_PCIBASE1	LOONGSON_PCI_REG(0x14)
10871e2f4ddSJiaxun Yang #define LOONGSON_PCIBASE2	LOONGSON_PCI_REG(0x18)
10971e2f4ddSJiaxun Yang #define LOONGSON_PCIBASE3	LOONGSON_PCI_REG(0x1c)
11071e2f4ddSJiaxun Yang #define LOONGSON_PCIBASE4	LOONGSON_PCI_REG(0x20)
11171e2f4ddSJiaxun Yang #define LOONGSON_PCIEXPRBASE	LOONGSON_PCI_REG(0x30)
11271e2f4ddSJiaxun Yang #define LOONGSON_PCIINT		LOONGSON_PCI_REG(0x3c)
11371e2f4ddSJiaxun Yang 
11471e2f4ddSJiaxun Yang #define LOONGSON_PCI_ISR4C	LOONGSON_PCI_REG(0x4c)
11571e2f4ddSJiaxun Yang 
11671e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_PERR_CLR	0x80000000
11771e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_SERR_CLR	0x40000000
11871e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_MABORT_CLR	0x20000000
11971e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_MTABORT_CLR	0x10000000
12071e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_TABORT_CLR	0x08000000
12171e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_MPERR_CLR	0x01000000
12271e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_PERRRESPEN	0x00000040
12371e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_ASTEPEN		0x00000080
12471e2f4ddSJiaxun Yang #define LOONGSON_PCICMD_SERREN		0x00000100
12571e2f4ddSJiaxun Yang #define LOONGSON_PCILTIMER_BUSLATENCY	0x0000ff00
12671e2f4ddSJiaxun Yang #define LOONGSON_PCILTIMER_BUSLATENCY_SHIFT	8
12771e2f4ddSJiaxun Yang 
12871e2f4ddSJiaxun Yang /* Loongson h/w Configuration */
12971e2f4ddSJiaxun Yang 
13071e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_OFFSET		0x4
13171e2f4ddSJiaxun Yang #define LOONGSON_GENCFG LOONGSON_REG(LOONGSON_REGBASE + LOONGSON_GENCFG_OFFSET)
13271e2f4ddSJiaxun Yang 
13371e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_DEBUGMODE	0x00000001
13471e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_SNOOPEN		0x00000002
13571e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_CPUSELFRESET	0x00000004
13671e2f4ddSJiaxun Yang 
13771e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_FORCE_IRQA	0x00000008
13871e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_IRQA_ISOUT	0x00000010
13971e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_IRQA_FROM_INT1	0x00000020
14071e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_BYTESWAP	0x00000040
14171e2f4ddSJiaxun Yang 
14271e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_UNCACHED	0x00000080
14371e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_PREFETCHEN	0x00000100
14471e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_WBEHINDEN	0x00000200
14571e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_CACHEALG	0x00000c00
14671e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_CACHEALG_SHIFT	10
14771e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_PCIQUEUE	0x00001000
14871e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_CACHESTOP	0x00002000
14971e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_MSTRBYTESWAP	0x00004000
15071e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_BUSERREN	0x00008000
15171e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_NORETRYTIMEOUT	0x00010000
15271e2f4ddSJiaxun Yang #define LOONGSON_GENCFG_SHORTCOPYTIMEOUT	0x00020000
15371e2f4ddSJiaxun Yang 
15471e2f4ddSJiaxun Yang /* PCI address map control */
15571e2f4ddSJiaxun Yang 
15671e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP			LOONGSON_REG(LOONGSON_REGBASE + 0x10)
15771e2f4ddSJiaxun Yang #define LOONGSON_PCIMEMBASECFG		LOONGSON_REG(LOONGSON_REGBASE + 0x14)
15871e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_CFG		LOONGSON_REG(LOONGSON_REGBASE + 0x18)
15971e2f4ddSJiaxun Yang 
16071e2f4ddSJiaxun Yang /* GPIO Regs - r/w */
16171e2f4ddSJiaxun Yang 
16271e2f4ddSJiaxun Yang #define LOONGSON_GPIODATA		LOONGSON_REG(LOONGSON_REGBASE + 0x1c)
16371e2f4ddSJiaxun Yang #define LOONGSON_GPIOIE			LOONGSON_REG(LOONGSON_REGBASE + 0x20)
16471e2f4ddSJiaxun Yang 
16571e2f4ddSJiaxun Yang /* ICU Configuration Regs - r/w */
16671e2f4ddSJiaxun Yang 
16771e2f4ddSJiaxun Yang #define LOONGSON_INTEDGE		LOONGSON_REG(LOONGSON_REGBASE + 0x24)
16871e2f4ddSJiaxun Yang #define LOONGSON_INTSTEER		LOONGSON_REG(LOONGSON_REGBASE + 0x28)
16971e2f4ddSJiaxun Yang #define LOONGSON_INTPOL			LOONGSON_REG(LOONGSON_REGBASE + 0x2c)
17071e2f4ddSJiaxun Yang 
17171e2f4ddSJiaxun Yang /* ICU Enable Regs - IntEn & IntISR are r/o. */
17271e2f4ddSJiaxun Yang 
17371e2f4ddSJiaxun Yang #define LOONGSON_INTENSET		LOONGSON_REG(LOONGSON_REGBASE + 0x30)
17471e2f4ddSJiaxun Yang #define LOONGSON_INTENCLR		LOONGSON_REG(LOONGSON_REGBASE + 0x34)
17571e2f4ddSJiaxun Yang #define LOONGSON_INTEN			LOONGSON_REG(LOONGSON_REGBASE + 0x38)
17671e2f4ddSJiaxun Yang #define LOONGSON_INTISR			LOONGSON_REG(LOONGSON_REGBASE + 0x3c)
17771e2f4ddSJiaxun Yang 
17871e2f4ddSJiaxun Yang /* ICU */
17971e2f4ddSJiaxun Yang #define LOONGSON_ICU_MBOXES		0x0000000f
18071e2f4ddSJiaxun Yang #define LOONGSON_ICU_MBOXES_SHIFT	0
18171e2f4ddSJiaxun Yang #define LOONGSON_ICU_DMARDY		0x00000010
18271e2f4ddSJiaxun Yang #define LOONGSON_ICU_DMAEMPTY		0x00000020
18371e2f4ddSJiaxun Yang #define LOONGSON_ICU_COPYRDY		0x00000040
18471e2f4ddSJiaxun Yang #define LOONGSON_ICU_COPYEMPTY		0x00000080
18571e2f4ddSJiaxun Yang #define LOONGSON_ICU_COPYERR		0x00000100
18671e2f4ddSJiaxun Yang #define LOONGSON_ICU_PCIIRQ		0x00000200
18771e2f4ddSJiaxun Yang #define LOONGSON_ICU_MASTERERR		0x00000400
18871e2f4ddSJiaxun Yang #define LOONGSON_ICU_SYSTEMERR		0x00000800
18971e2f4ddSJiaxun Yang #define LOONGSON_ICU_DRAMPERR		0x00001000
19071e2f4ddSJiaxun Yang #define LOONGSON_ICU_RETRYERR		0x00002000
19171e2f4ddSJiaxun Yang #define LOONGSON_ICU_GPIOS		0x01ff0000
19271e2f4ddSJiaxun Yang #define LOONGSON_ICU_GPIOS_SHIFT		16
19371e2f4ddSJiaxun Yang #define LOONGSON_ICU_GPINS		0x7e000000
19471e2f4ddSJiaxun Yang #define LOONGSON_ICU_GPINS_SHIFT		25
19571e2f4ddSJiaxun Yang #define LOONGSON_ICU_MBOX(N)		(1<<(LOONGSON_ICU_MBOXES_SHIFT+(N)))
19671e2f4ddSJiaxun Yang #define LOONGSON_ICU_GPIO(N)		(1<<(LOONGSON_ICU_GPIOS_SHIFT+(N)))
19771e2f4ddSJiaxun Yang #define LOONGSON_ICU_GPIN(N)		(1<<(LOONGSON_ICU_GPINS_SHIFT+(N)))
19871e2f4ddSJiaxun Yang 
19971e2f4ddSJiaxun Yang /* PCI prefetch window base & mask */
20071e2f4ddSJiaxun Yang 
20171e2f4ddSJiaxun Yang #define LOONGSON_MEM_WIN_BASE_L		LOONGSON_REG(LOONGSON_REGBASE + 0x40)
20271e2f4ddSJiaxun Yang #define LOONGSON_MEM_WIN_BASE_H		LOONGSON_REG(LOONGSON_REGBASE + 0x44)
20371e2f4ddSJiaxun Yang #define LOONGSON_MEM_WIN_MASK_L		LOONGSON_REG(LOONGSON_REGBASE + 0x48)
20471e2f4ddSJiaxun Yang #define LOONGSON_MEM_WIN_MASK_H		LOONGSON_REG(LOONGSON_REGBASE + 0x4c)
20571e2f4ddSJiaxun Yang 
20671e2f4ddSJiaxun Yang /* PCI_Hit*_Sel_* */
20771e2f4ddSJiaxun Yang 
20871e2f4ddSJiaxun Yang #define LOONGSON_PCI_HIT0_SEL_L		LOONGSON_REG(LOONGSON_REGBASE + 0x50)
20971e2f4ddSJiaxun Yang #define LOONGSON_PCI_HIT0_SEL_H		LOONGSON_REG(LOONGSON_REGBASE + 0x54)
21071e2f4ddSJiaxun Yang #define LOONGSON_PCI_HIT1_SEL_L		LOONGSON_REG(LOONGSON_REGBASE + 0x58)
21171e2f4ddSJiaxun Yang #define LOONGSON_PCI_HIT1_SEL_H		LOONGSON_REG(LOONGSON_REGBASE + 0x5c)
21271e2f4ddSJiaxun Yang #define LOONGSON_PCI_HIT2_SEL_L		LOONGSON_REG(LOONGSON_REGBASE + 0x60)
21371e2f4ddSJiaxun Yang #define LOONGSON_PCI_HIT2_SEL_H		LOONGSON_REG(LOONGSON_REGBASE + 0x64)
21471e2f4ddSJiaxun Yang 
21571e2f4ddSJiaxun Yang /* PXArb Config & Status */
21671e2f4ddSJiaxun Yang 
21771e2f4ddSJiaxun Yang #define LOONGSON_PXARB_CFG		LOONGSON_REG(LOONGSON_REGBASE + 0x68)
21871e2f4ddSJiaxun Yang #define LOONGSON_PXARB_STATUS		LOONGSON_REG(LOONGSON_REGBASE + 0x6c)
21971e2f4ddSJiaxun Yang 
22071e2f4ddSJiaxun Yang /* Chip Config registor of each physical cpu package, PRid >= Loongson-2F */
2215831fdb0SJiaxun Yang #define LOONGSON_CHIPCFG	(void __iomem *)TO_UNCAC(0x1fc00180)
22271e2f4ddSJiaxun Yang 
22371e2f4ddSJiaxun Yang /* pcimap */
22471e2f4ddSJiaxun Yang 
22571e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_PCIMAP_LO0	0x0000003f
22671e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_PCIMAP_LO0_SHIFT	0
22771e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_PCIMAP_LO1	0x00000fc0
22871e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_PCIMAP_LO1_SHIFT	6
22971e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_PCIMAP_LO2	0x0003f000
23071e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_PCIMAP_LO2_SHIFT	12
23171e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_PCIMAP_2	0x00040000
23271e2f4ddSJiaxun Yang #define LOONGSON_PCIMAP_WIN(WIN, ADDR)	\
23371e2f4ddSJiaxun Yang 	((((ADDR)>>26) & LOONGSON_PCIMAP_PCIMAP_LO0) << ((WIN)*6))
23471e2f4ddSJiaxun Yang 
23571e2f4ddSJiaxun Yang #ifdef CONFIG_CPU_SUPPORTS_CPUFREQ
23671e2f4ddSJiaxun Yang #include <linux/cpufreq.h>
23771e2f4ddSJiaxun Yang extern struct cpufreq_frequency_table loongson2_clockmod_table[];
238c02e9630SArnd Bergmann extern int loongson2_cpu_set_rate(unsigned long rate_khz);
23971e2f4ddSJiaxun Yang #endif
24071e2f4ddSJiaxun Yang 
24171e2f4ddSJiaxun Yang /*
24271e2f4ddSJiaxun Yang  * address windows configuration module
24371e2f4ddSJiaxun Yang  *
24471e2f4ddSJiaxun Yang  * loongson2e do not have this module
24571e2f4ddSJiaxun Yang  */
24671e2f4ddSJiaxun Yang #ifdef CONFIG_CPU_SUPPORTS_ADDRWINCFG
24771e2f4ddSJiaxun Yang 
24871e2f4ddSJiaxun Yang /* address window config module base address */
24971e2f4ddSJiaxun Yang #define LOONGSON_ADDRWINCFG_BASE		0x3ff00000ul
25071e2f4ddSJiaxun Yang #define LOONGSON_ADDRWINCFG_SIZE		0x180
25171e2f4ddSJiaxun Yang 
25271e2f4ddSJiaxun Yang extern unsigned long _loongson_addrwincfg_base;
25371e2f4ddSJiaxun Yang #define LOONGSON_ADDRWINCFG(offset) \
25471e2f4ddSJiaxun Yang 	(*(volatile u64 *)(_loongson_addrwincfg_base + (offset)))
25571e2f4ddSJiaxun Yang 
25671e2f4ddSJiaxun Yang #define CPU_WIN0_BASE	LOONGSON_ADDRWINCFG(0x00)
25771e2f4ddSJiaxun Yang #define CPU_WIN1_BASE	LOONGSON_ADDRWINCFG(0x08)
25871e2f4ddSJiaxun Yang #define CPU_WIN2_BASE	LOONGSON_ADDRWINCFG(0x10)
25971e2f4ddSJiaxun Yang #define CPU_WIN3_BASE	LOONGSON_ADDRWINCFG(0x18)
26071e2f4ddSJiaxun Yang 
26171e2f4ddSJiaxun Yang #define CPU_WIN0_MASK	LOONGSON_ADDRWINCFG(0x20)
26271e2f4ddSJiaxun Yang #define CPU_WIN1_MASK	LOONGSON_ADDRWINCFG(0x28)
26371e2f4ddSJiaxun Yang #define CPU_WIN2_MASK	LOONGSON_ADDRWINCFG(0x30)
26471e2f4ddSJiaxun Yang #define CPU_WIN3_MASK	LOONGSON_ADDRWINCFG(0x38)
26571e2f4ddSJiaxun Yang 
26671e2f4ddSJiaxun Yang #define CPU_WIN0_MMAP	LOONGSON_ADDRWINCFG(0x40)
26771e2f4ddSJiaxun Yang #define CPU_WIN1_MMAP	LOONGSON_ADDRWINCFG(0x48)
26871e2f4ddSJiaxun Yang #define CPU_WIN2_MMAP	LOONGSON_ADDRWINCFG(0x50)
26971e2f4ddSJiaxun Yang #define CPU_WIN3_MMAP	LOONGSON_ADDRWINCFG(0x58)
27071e2f4ddSJiaxun Yang 
27171e2f4ddSJiaxun Yang #define PCIDMA_WIN0_BASE	LOONGSON_ADDRWINCFG(0x60)
27271e2f4ddSJiaxun Yang #define PCIDMA_WIN1_BASE	LOONGSON_ADDRWINCFG(0x68)
27371e2f4ddSJiaxun Yang #define PCIDMA_WIN2_BASE	LOONGSON_ADDRWINCFG(0x70)
27471e2f4ddSJiaxun Yang #define PCIDMA_WIN3_BASE	LOONGSON_ADDRWINCFG(0x78)
27571e2f4ddSJiaxun Yang 
27671e2f4ddSJiaxun Yang #define PCIDMA_WIN0_MASK	LOONGSON_ADDRWINCFG(0x80)
27771e2f4ddSJiaxun Yang #define PCIDMA_WIN1_MASK	LOONGSON_ADDRWINCFG(0x88)
27871e2f4ddSJiaxun Yang #define PCIDMA_WIN2_MASK	LOONGSON_ADDRWINCFG(0x90)
27971e2f4ddSJiaxun Yang #define PCIDMA_WIN3_MASK	LOONGSON_ADDRWINCFG(0x98)
28071e2f4ddSJiaxun Yang 
28171e2f4ddSJiaxun Yang #define PCIDMA_WIN0_MMAP	LOONGSON_ADDRWINCFG(0xa0)
28271e2f4ddSJiaxun Yang #define PCIDMA_WIN1_MMAP	LOONGSON_ADDRWINCFG(0xa8)
28371e2f4ddSJiaxun Yang #define PCIDMA_WIN2_MMAP	LOONGSON_ADDRWINCFG(0xb0)
28471e2f4ddSJiaxun Yang #define PCIDMA_WIN3_MMAP	LOONGSON_ADDRWINCFG(0xb8)
28571e2f4ddSJiaxun Yang 
28671e2f4ddSJiaxun Yang #define ADDRWIN_WIN0	0
28771e2f4ddSJiaxun Yang #define ADDRWIN_WIN1	1
28871e2f4ddSJiaxun Yang #define ADDRWIN_WIN2	2
28971e2f4ddSJiaxun Yang #define ADDRWIN_WIN3	3
29071e2f4ddSJiaxun Yang 
29171e2f4ddSJiaxun Yang #define ADDRWIN_MAP_DST_DDR	0
29271e2f4ddSJiaxun Yang #define ADDRWIN_MAP_DST_PCI	1
29371e2f4ddSJiaxun Yang #define ADDRWIN_MAP_DST_LIO	1
29471e2f4ddSJiaxun Yang 
29571e2f4ddSJiaxun Yang /*
29671e2f4ddSJiaxun Yang  * s: CPU, PCIDMA
29771e2f4ddSJiaxun Yang  * d: DDR, PCI, LIO
29871e2f4ddSJiaxun Yang  * win: 0, 1, 2, 3
29971e2f4ddSJiaxun Yang  * src: map source
30071e2f4ddSJiaxun Yang  * dst: map destination
30171e2f4ddSJiaxun Yang  * size: ~mask + 1
30271e2f4ddSJiaxun Yang  */
30371e2f4ddSJiaxun Yang #define LOONGSON_ADDRWIN_CFG(s, d, w, src, dst, size) do {\
30471e2f4ddSJiaxun Yang 	s##_WIN##w##_BASE = (src); \
30571e2f4ddSJiaxun Yang 	s##_WIN##w##_MMAP = (dst) | ADDRWIN_MAP_DST_##d; \
30671e2f4ddSJiaxun Yang 	s##_WIN##w##_MASK = ~(size-1); \
30771e2f4ddSJiaxun Yang } while (0)
30871e2f4ddSJiaxun Yang 
30971e2f4ddSJiaxun Yang #define LOONGSON_ADDRWIN_CPUTOPCI(win, src, dst, size) \
31071e2f4ddSJiaxun Yang 	LOONGSON_ADDRWIN_CFG(CPU, PCI, win, src, dst, size)
31171e2f4ddSJiaxun Yang #define LOONGSON_ADDRWIN_CPUTODDR(win, src, dst, size) \
31271e2f4ddSJiaxun Yang 	LOONGSON_ADDRWIN_CFG(CPU, DDR, win, src, dst, size)
31371e2f4ddSJiaxun Yang #define LOONGSON_ADDRWIN_PCITODDR(win, src, dst, size) \
31471e2f4ddSJiaxun Yang 	LOONGSON_ADDRWIN_CFG(PCIDMA, DDR, win, src, dst, size)
31571e2f4ddSJiaxun Yang 
31671e2f4ddSJiaxun Yang #endif	/* ! CONFIG_CPU_SUPPORTS_ADDRWINCFG */
31771e2f4ddSJiaxun Yang 
3185831fdb0SJiaxun Yang #endif /* __ASM_MACH_LOONGSON2EF_LOONGSON_H */
319