1 /* 2 * This program is free software; you can redistribute it and/or modify it 3 * under the terms of the GNU General Public License version 2 as published 4 * by the Free Software Foundation. 5 * 6 * Copyright (C) 2010 John Crispin <blogic@openwrt.org> 7 */ 8 9 #ifndef _LTQ_XWAY_H__ 10 #define _LTQ_XWAY_H__ 11 12 #ifdef CONFIG_SOC_TYPE_XWAY 13 14 #include <lantiq.h> 15 16 /* Chip IDs */ 17 #define SOC_ID_DANUBE1 0x129 18 #define SOC_ID_DANUBE2 0x12B 19 #define SOC_ID_TWINPASS 0x12D 20 #define SOC_ID_AMAZON_SE_1 0x152 /* 50601 */ 21 #define SOC_ID_AMAZON_SE_2 0x153 /* 50600 */ 22 #define SOC_ID_ARX188 0x16C 23 #define SOC_ID_ARX168_1 0x16D 24 #define SOC_ID_ARX168_2 0x16E 25 #define SOC_ID_ARX182 0x16F 26 #define SOC_ID_GRX188 0x170 27 #define SOC_ID_GRX168 0x171 28 29 #define SOC_ID_VRX288 0x1C0 /* v1.1 */ 30 #define SOC_ID_VRX282 0x1C1 /* v1.1 */ 31 #define SOC_ID_VRX268 0x1C2 /* v1.1 */ 32 #define SOC_ID_GRX268 0x1C8 /* v1.1 */ 33 #define SOC_ID_GRX288 0x1C9 /* v1.1 */ 34 #define SOC_ID_VRX288_2 0x00B /* v1.2 */ 35 #define SOC_ID_VRX268_2 0x00C /* v1.2 */ 36 #define SOC_ID_GRX288_2 0x00D /* v1.2 */ 37 #define SOC_ID_GRX282_2 0x00E /* v1.2 */ 38 39 /* SoC Types */ 40 #define SOC_TYPE_DANUBE 0x01 41 #define SOC_TYPE_TWINPASS 0x02 42 #define SOC_TYPE_AR9 0x03 43 #define SOC_TYPE_VR9 0x04 /* v1.1 */ 44 #define SOC_TYPE_VR9_2 0x05 /* v1.2 */ 45 #define SOC_TYPE_AMAZON_SE 0x06 46 47 /* ASC0/1 - serial port */ 48 #define LTQ_ASC0_BASE_ADDR 0x1E100400 49 #define LTQ_ASC1_BASE_ADDR 0x1E100C00 50 #define LTQ_ASC_SIZE 0x400 51 52 /* 53 * during early_printk no ioremap is possible 54 * lets use KSEG1 instead 55 */ 56 #define LTQ_EARLY_ASC KSEG1ADDR(LTQ_ASC1_BASE_ADDR) 57 58 /* RCU - reset control unit */ 59 #define LTQ_RCU_BASE_ADDR 0x1F203000 60 #define LTQ_RCU_SIZE 0x1000 61 62 /* GPTU - general purpose timer unit */ 63 #define LTQ_GPTU_BASE_ADDR 0x18000300 64 #define LTQ_GPTU_SIZE 0x100 65 66 /* EBU - external bus unit */ 67 #define LTQ_EBU_GPIO_START 0x14000000 68 #define LTQ_EBU_GPIO_SIZE 0x1000 69 70 #define LTQ_EBU_BASE_ADDR 0x1E105300 71 #define LTQ_EBU_SIZE 0x100 72 73 #define LTQ_EBU_BUSCON0 0x0060 74 #define LTQ_EBU_PCC_CON 0x0090 75 #define LTQ_EBU_PCC_IEN 0x00A4 76 #define LTQ_EBU_PCC_ISTAT 0x00A0 77 #define LTQ_EBU_BUSCON1 0x0064 78 #define LTQ_EBU_ADDRSEL1 0x0024 79 #define EBU_WRDIS 0x80000000 80 81 /* CGU - clock generation unit */ 82 #define LTQ_CGU_BASE_ADDR 0x1F103000 83 #define LTQ_CGU_SIZE 0x1000 84 85 /* ICU - interrupt control unit */ 86 #define LTQ_ICU_BASE_ADDR 0x1F880200 87 #define LTQ_ICU_SIZE 0x100 88 89 /* EIU - external interrupt unit */ 90 #define LTQ_EIU_BASE_ADDR 0x1F101000 91 #define LTQ_EIU_SIZE 0x1000 92 93 /* PMU - power management unit */ 94 #define LTQ_PMU_BASE_ADDR 0x1F102000 95 #define LTQ_PMU_SIZE 0x1000 96 97 #define PMU_DMA 0x0020 98 #define PMU_USB 0x8041 99 #define PMU_LED 0x0800 100 #define PMU_GPT 0x1000 101 #define PMU_PPE 0x2000 102 #define PMU_FPI 0x4000 103 #define PMU_SWITCH 0x10000000 104 105 /* ETOP - ethernet */ 106 #define LTQ_ETOP_BASE_ADDR 0x1E180000 107 #define LTQ_ETOP_SIZE 0x40000 108 109 /* DMA */ 110 #define LTQ_DMA_BASE_ADDR 0x1E104100 111 #define LTQ_DMA_SIZE 0x800 112 113 /* PCI */ 114 #define PCI_CR_BASE_ADDR 0x1E105400 115 #define PCI_CR_SIZE 0x400 116 117 /* WDT */ 118 #define LTQ_WDT_BASE_ADDR 0x1F8803F0 119 #define LTQ_WDT_SIZE 0x10 120 121 /* STP - serial to parallel conversion unit */ 122 #define LTQ_STP_BASE_ADDR 0x1E100BB0 123 #define LTQ_STP_SIZE 0x40 124 125 /* GPIO */ 126 #define LTQ_GPIO0_BASE_ADDR 0x1E100B10 127 #define LTQ_GPIO1_BASE_ADDR 0x1E100B40 128 #define LTQ_GPIO2_BASE_ADDR 0x1E100B70 129 #define LTQ_GPIO_SIZE 0x30 130 131 /* SSC */ 132 #define LTQ_SSC_BASE_ADDR 0x1e100800 133 #define LTQ_SSC_SIZE 0x100 134 135 /* MEI - dsl core */ 136 #define LTQ_MEI_BASE_ADDR 0x1E116000 137 138 /* DEU - data encryption unit */ 139 #define LTQ_DEU_BASE_ADDR 0x1E103100 140 141 /* MPS - multi processor unit (voice) */ 142 #define LTQ_MPS_BASE_ADDR (KSEG1 + 0x1F107000) 143 #define LTQ_MPS_CHIPID ((u32 *)(LTQ_MPS_BASE_ADDR + 0x0344)) 144 145 /* request a non-gpio and set the PIO config */ 146 extern int ltq_gpio_request(unsigned int pin, unsigned int alt0, 147 unsigned int alt1, unsigned int dir, const char *name); 148 extern void ltq_pmu_enable(unsigned int module); 149 extern void ltq_pmu_disable(unsigned int module); 150 151 static inline int ltq_is_ar9(void) 152 { 153 return (ltq_get_soc_type() == SOC_TYPE_AR9); 154 } 155 156 static inline int ltq_is_vr9(void) 157 { 158 return (ltq_get_soc_type() == SOC_TYPE_VR9); 159 } 160 161 #endif /* CONFIG_SOC_TYPE_XWAY */ 162 #endif /* _LTQ_XWAY_H__ */ 163