1384740dcSRalf Baechle /*
2384740dcSRalf Baechle  * This file is subject to the terms and conditions of the GNU General Public
3384740dcSRalf Baechle  * License.  See the file "COPYING" in the main directory of this archive
4384740dcSRalf Baechle  * for more details.
5384740dcSRalf Baechle  *
6384740dcSRalf Baechle  * Definitions for the address map in the JUNKIO Asic
7384740dcSRalf Baechle  *
8384740dcSRalf Baechle  * Created with Information from:
9384740dcSRalf Baechle  *
10384740dcSRalf Baechle  * "DEC 3000 300/400/500/600/700/800/900 AXP Models System Programmer's Manual"
11384740dcSRalf Baechle  *
12384740dcSRalf Baechle  * and the Mach Sources
13384740dcSRalf Baechle  *
14384740dcSRalf Baechle  * Copyright (C) 199x  the Anonymous
15384740dcSRalf Baechle  * Copyright (C) 2002, 2003  Maciej W. Rozycki
16384740dcSRalf Baechle  */
17384740dcSRalf Baechle 
18384740dcSRalf Baechle #ifndef __ASM_MIPS_DEC_IOASIC_ADDRS_H
19384740dcSRalf Baechle #define __ASM_MIPS_DEC_IOASIC_ADDRS_H
20384740dcSRalf Baechle 
21384740dcSRalf Baechle #define IOASIC_SLOT_SIZE 0x00040000
22384740dcSRalf Baechle 
23384740dcSRalf Baechle /*
24384740dcSRalf Baechle  * Address ranges decoded by the I/O ASIC for onboard devices.
25384740dcSRalf Baechle  */
26384740dcSRalf Baechle #define IOASIC_SYS_ROM	(0*IOASIC_SLOT_SIZE)	/* system board ROM */
27384740dcSRalf Baechle #define IOASIC_IOCTL	(1*IOASIC_SLOT_SIZE)	/* I/O ASIC */
28384740dcSRalf Baechle #define IOASIC_ESAR	(2*IOASIC_SLOT_SIZE)	/* LANCE MAC address chip */
29384740dcSRalf Baechle #define IOASIC_LANCE	(3*IOASIC_SLOT_SIZE)	/* LANCE Ethernet */
30384740dcSRalf Baechle #define IOASIC_SCC0	(4*IOASIC_SLOT_SIZE)	/* SCC #0 */
31384740dcSRalf Baechle #define IOASIC_VDAC_HI	(5*IOASIC_SLOT_SIZE)	/* VDAC (maxine) */
32384740dcSRalf Baechle #define IOASIC_SCC1	(6*IOASIC_SLOT_SIZE)	/* SCC #1 (3min, 3max+) */
33384740dcSRalf Baechle #define IOASIC_VDAC_LO	(7*IOASIC_SLOT_SIZE)	/* VDAC (maxine) */
34384740dcSRalf Baechle #define IOASIC_TOY	(8*IOASIC_SLOT_SIZE)	/* RTC */
35384740dcSRalf Baechle #define IOASIC_ISDN	(9*IOASIC_SLOT_SIZE)	/* ISDN (maxine) */
36384740dcSRalf Baechle #define IOASIC_ERRADDR	(9*IOASIC_SLOT_SIZE)	/* bus error address (3max+) */
37384740dcSRalf Baechle #define IOASIC_CHKSYN	(10*IOASIC_SLOT_SIZE)	/* ECC syndrome (3max+) */
38384740dcSRalf Baechle #define IOASIC_ACC_BUS	(10*IOASIC_SLOT_SIZE)	/* ACCESS.bus (maxine) */
39384740dcSRalf Baechle #define IOASIC_MCR	(11*IOASIC_SLOT_SIZE)	/* memory control (3max+) */
40384740dcSRalf Baechle #define IOASIC_FLOPPY	(11*IOASIC_SLOT_SIZE)	/* FDC (maxine) */
41384740dcSRalf Baechle #define IOASIC_SCSI	(12*IOASIC_SLOT_SIZE)	/* ASC SCSI */
42384740dcSRalf Baechle #define IOASIC_FDC_DMA	(13*IOASIC_SLOT_SIZE)	/* FDC DMA (maxine) */
43384740dcSRalf Baechle #define IOASIC_SCSI_DMA	(14*IOASIC_SLOT_SIZE)	/* ??? */
44384740dcSRalf Baechle #define IOASIC_RES_15	(15*IOASIC_SLOT_SIZE)	/* unused? */
45384740dcSRalf Baechle 
46384740dcSRalf Baechle 
47384740dcSRalf Baechle /*
48384740dcSRalf Baechle  * Offsets for I/O ASIC registers
49384740dcSRalf Baechle  * (relative to (dec_kn_slot_base + IOASIC_IOCTL)).
50384740dcSRalf Baechle  */
51384740dcSRalf Baechle 					/* all systems */
52384740dcSRalf Baechle #define IO_REG_SCSI_DMA_P	0x00	/* SCSI DMA Pointer */
53384740dcSRalf Baechle #define IO_REG_SCSI_DMA_BP	0x10	/* SCSI DMA Buffer Pointer */
54384740dcSRalf Baechle #define IO_REG_LANCE_DMA_P	0x20	/* LANCE DMA Pointer */
55384740dcSRalf Baechle #define IO_REG_SCC0A_T_DMA_P	0x30	/* SCC0A Transmit DMA Pointer */
56384740dcSRalf Baechle #define IO_REG_SCC0A_R_DMA_P	0x40	/* SCC0A Receive DMA Pointer */
57384740dcSRalf Baechle 
58384740dcSRalf Baechle 					/* except Maxine */
59384740dcSRalf Baechle #define IO_REG_SCC1A_T_DMA_P	0x50	/* SCC1A Transmit DMA Pointer */
60384740dcSRalf Baechle #define IO_REG_SCC1A_R_DMA_P	0x60	/* SCC1A Receive DMA Pointer */
61384740dcSRalf Baechle 
62384740dcSRalf Baechle 					/* Maxine */
63384740dcSRalf Baechle #define IO_REG_AB_T_DMA_P	0x50	/* ACCESS.bus Transmit DMA Pointer */
64384740dcSRalf Baechle #define IO_REG_AB_R_DMA_P	0x60	/* ACCESS.bus Receive DMA Pointer */
65384740dcSRalf Baechle #define IO_REG_FLOPPY_DMA_P	0x70	/* Floppy DMA Pointer */
66384740dcSRalf Baechle #define IO_REG_ISDN_T_DMA_P	0x80	/* ISDN Transmit DMA Pointer */
67384740dcSRalf Baechle #define IO_REG_ISDN_T_DMA_BP	0x90	/* ISDN Transmit DMA Buffer Pointer */
68384740dcSRalf Baechle #define IO_REG_ISDN_R_DMA_P	0xa0	/* ISDN Receive DMA Pointer */
69384740dcSRalf Baechle #define IO_REG_ISDN_R_DMA_BP	0xb0	/* ISDN Receive DMA Buffer Pointer */
70384740dcSRalf Baechle 
71384740dcSRalf Baechle 					/* all systems */
72384740dcSRalf Baechle #define IO_REG_DATA_0		0xc0	/* System Data Buffer 0 */
73384740dcSRalf Baechle #define IO_REG_DATA_1		0xd0	/* System Data Buffer 1 */
74384740dcSRalf Baechle #define IO_REG_DATA_2		0xe0	/* System Data Buffer 2 */
75384740dcSRalf Baechle #define IO_REG_DATA_3		0xf0	/* System Data Buffer 3 */
76384740dcSRalf Baechle 
77384740dcSRalf Baechle 					/* all systems */
78384740dcSRalf Baechle #define IO_REG_SSR		0x100	/* System Support Register */
79384740dcSRalf Baechle #define IO_REG_SIR		0x110	/* System Interrupt Register */
80384740dcSRalf Baechle #define IO_REG_SIMR		0x120	/* System Interrupt Mask Reg. */
81384740dcSRalf Baechle #define IO_REG_SAR		0x130	/* System Address Register */
82384740dcSRalf Baechle 
83384740dcSRalf Baechle 					/* Maxine */
84384740dcSRalf Baechle #define IO_REG_ISDN_T_DATA	0x140	/* ISDN Xmit Data Register */
85384740dcSRalf Baechle #define IO_REG_ISDN_R_DATA	0x150	/* ISDN Receive Data Register */
86384740dcSRalf Baechle 
87384740dcSRalf Baechle 					/* all systems */
88384740dcSRalf Baechle #define IO_REG_LANCE_SLOT	0x160	/* LANCE I/O Slot Register */
89384740dcSRalf Baechle #define IO_REG_SCSI_SLOT	0x170	/* SCSI Slot Register */
90384740dcSRalf Baechle #define IO_REG_SCC0A_SLOT	0x180	/* SCC0A DMA Slot Register */
91384740dcSRalf Baechle 
92384740dcSRalf Baechle 					/* except Maxine */
93384740dcSRalf Baechle #define IO_REG_SCC1A_SLOT	0x190	/* SCC1A DMA Slot Register */
94384740dcSRalf Baechle 
95384740dcSRalf Baechle 					/* Maxine */
96384740dcSRalf Baechle #define IO_REG_AB_SLOT		0x190	/* ACCESS.bus DMA Slot Register */
97384740dcSRalf Baechle #define IO_REG_FLOPPY_SLOT	0x1a0	/* Floppy Slot Register */
98384740dcSRalf Baechle 
99384740dcSRalf Baechle 					/* all systems */
100384740dcSRalf Baechle #define IO_REG_SCSI_SCR		0x1b0	/* SCSI Partial-Word DMA Control */
101384740dcSRalf Baechle #define IO_REG_SCSI_SDR0	0x1c0	/* SCSI DMA Partial Word 0 */
102384740dcSRalf Baechle #define IO_REG_SCSI_SDR1	0x1d0	/* SCSI DMA Partial Word 1 */
103384740dcSRalf Baechle #define IO_REG_FCTR		0x1e0	/* Free-Running Counter */
104384740dcSRalf Baechle #define IO_REG_RES_31		0x1f0	/* unused */
105384740dcSRalf Baechle 
106384740dcSRalf Baechle 
107384740dcSRalf Baechle /*
108384740dcSRalf Baechle  * The upper 16 bits of the System Support Register are a part of the
109384740dcSRalf Baechle  * I/O ASIC's internal DMA engine and thus are common to all I/O ASIC
110384740dcSRalf Baechle  * machines.  The exception is the Maxine, which makes use of the
111384740dcSRalf Baechle  * FLOPPY and ISDN bits (otherwise unused) and has a different SCC
112384740dcSRalf Baechle  * wiring.
113384740dcSRalf Baechle  */
114384740dcSRalf Baechle 						/* all systems */
115384740dcSRalf Baechle #define IO_SSR_SCC0A_TX_DMA_EN	(1<<31)		/* SCC0A transmit DMA enable */
116384740dcSRalf Baechle #define IO_SSR_SCC0A_RX_DMA_EN	(1<<30)		/* SCC0A receive DMA enable */
117384740dcSRalf Baechle #define IO_SSR_RES_27		(1<<27)		/* unused */
118384740dcSRalf Baechle #define IO_SSR_RES_26		(1<<26)		/* unused */
119384740dcSRalf Baechle #define IO_SSR_RES_25		(1<<25)		/* unused */
120384740dcSRalf Baechle #define IO_SSR_RES_24		(1<<24)		/* unused */
121384740dcSRalf Baechle #define IO_SSR_RES_23		(1<<23)		/* unused */
122384740dcSRalf Baechle #define IO_SSR_SCSI_DMA_DIR	(1<<18)		/* SCSI DMA direction */
123384740dcSRalf Baechle #define IO_SSR_SCSI_DMA_EN	(1<<17)		/* SCSI DMA enable */
124384740dcSRalf Baechle #define IO_SSR_LANCE_DMA_EN	(1<<16)		/* LANCE DMA enable */
125384740dcSRalf Baechle 
126384740dcSRalf Baechle 						/* except Maxine */
127384740dcSRalf Baechle #define IO_SSR_SCC1A_TX_DMA_EN	(1<<29)		/* SCC1A transmit DMA enable */
128384740dcSRalf Baechle #define IO_SSR_SCC1A_RX_DMA_EN	(1<<28)		/* SCC1A receive DMA enable */
129384740dcSRalf Baechle #define IO_SSR_RES_22		(1<<22)		/* unused */
130384740dcSRalf Baechle #define IO_SSR_RES_21		(1<<21)		/* unused */
131384740dcSRalf Baechle #define IO_SSR_RES_20		(1<<20)		/* unused */
132384740dcSRalf Baechle #define IO_SSR_RES_19		(1<<19)		/* unused */
133384740dcSRalf Baechle 
134384740dcSRalf Baechle 						/* Maxine */
135384740dcSRalf Baechle #define IO_SSR_AB_TX_DMA_EN	(1<<29)		/* ACCESS.bus xmit DMA enable */
136384740dcSRalf Baechle #define IO_SSR_AB_RX_DMA_EN	(1<<28)		/* ACCESS.bus recv DMA enable */
137384740dcSRalf Baechle #define IO_SSR_FLOPPY_DMA_DIR	(1<<22)		/* Floppy DMA direction */
138384740dcSRalf Baechle #define IO_SSR_FLOPPY_DMA_EN	(1<<21)		/* Floppy DMA enable */
139384740dcSRalf Baechle #define IO_SSR_ISDN_TX_DMA_EN	(1<<20)		/* ISDN transmit DMA enable */
140384740dcSRalf Baechle #define IO_SSR_ISDN_RX_DMA_EN	(1<<19)		/* ISDN receive DMA enable */
141384740dcSRalf Baechle 
142384740dcSRalf Baechle /*
143384740dcSRalf Baechle  * The lower 16 bits are system-specific.  Bits 15,11:8 are common and
144384740dcSRalf Baechle  * defined here.  The rest is defined in system-specific headers.
145384740dcSRalf Baechle  */
146384740dcSRalf Baechle #define KN0X_IO_SSR_DIAGDN	(1<<15)		/* diagnostic jumper */
147384740dcSRalf Baechle #define KN0X_IO_SSR_SCC_RST	(1<<11)		/* ~SCC0,1 (Z85C30) reset */
148384740dcSRalf Baechle #define KN0X_IO_SSR_RTC_RST	(1<<10)		/* ~RTC (DS1287) reset */
149384740dcSRalf Baechle #define KN0X_IO_SSR_ASC_RST	(1<<9)		/* ~ASC (NCR53C94) reset */
150384740dcSRalf Baechle #define KN0X_IO_SSR_LANCE_RST	(1<<8)		/* ~LANCE (Am7990) reset */
151384740dcSRalf Baechle 
152384740dcSRalf Baechle #endif /* __ASM_MIPS_DEC_IOASIC_ADDRS_H */
153