xref: /openbmc/linux/arch/mips/include/asm/cpu.h (revision b2441318)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2384740dcSRalf Baechle /*
3384740dcSRalf Baechle  * cpu.h: Values of the PRId register used to match up
4384740dcSRalf Baechle  *	  various MIPS cpu types.
5384740dcSRalf Baechle  *
679add627SJustin P. Mattock  * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
78ff374b9SMaciej W. Rozycki  * Copyright (C) 2004, 2013  Maciej W. Rozycki
8384740dcSRalf Baechle  */
9384740dcSRalf Baechle #ifndef _ASM_CPU_H
10384740dcSRalf Baechle #define _ASM_CPU_H
11384740dcSRalf Baechle 
128ff374b9SMaciej W. Rozycki /*
138ff374b9SMaciej W. Rozycki    As of the MIPS32 and MIPS64 specs from MTI, the PRId register (CP0
148ff374b9SMaciej W. Rozycki    register 15, select 0) is defined in this (backwards compatible) way:
15384740dcSRalf Baechle 
16384740dcSRalf Baechle   +----------------+----------------+----------------+----------------+
17384740dcSRalf Baechle   | Company Options| Company ID	    | Processor ID   | Revision	      |
18384740dcSRalf Baechle   +----------------+----------------+----------------+----------------+
19384740dcSRalf Baechle    31		 24 23		  16 15		    8 7
20384740dcSRalf Baechle 
21384740dcSRalf Baechle    I don't have docs for all the previous processors, but my impression is
22384740dcSRalf Baechle    that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
23384740dcSRalf Baechle    spec.
24384740dcSRalf Baechle */
25384740dcSRalf Baechle 
268ff374b9SMaciej W. Rozycki #define PRID_OPT_MASK		0xff000000
278ff374b9SMaciej W. Rozycki 
288ff374b9SMaciej W. Rozycki /*
298ff374b9SMaciej W. Rozycki  * Assigned Company values for bits 23:16 of the PRId register.
308ff374b9SMaciej W. Rozycki  */
318ff374b9SMaciej W. Rozycki 
328ff374b9SMaciej W. Rozycki #define PRID_COMP_MASK		0xff0000
338ff374b9SMaciej W. Rozycki 
34384740dcSRalf Baechle #define PRID_COMP_LEGACY	0x000000
35384740dcSRalf Baechle #define PRID_COMP_MIPS		0x010000
36384740dcSRalf Baechle #define PRID_COMP_BROADCOM	0x020000
37384740dcSRalf Baechle #define PRID_COMP_ALCHEMY	0x030000
38384740dcSRalf Baechle #define PRID_COMP_SIBYTE	0x040000
39384740dcSRalf Baechle #define PRID_COMP_SANDCRAFT	0x050000
40384740dcSRalf Baechle #define PRID_COMP_NXP		0x060000
41384740dcSRalf Baechle #define PRID_COMP_TOSHIBA	0x070000
42384740dcSRalf Baechle #define PRID_COMP_LSI		0x080000
43384740dcSRalf Baechle #define PRID_COMP_LEXRA		0x0b0000
44a7117c6bSJayachandran C #define PRID_COMP_NETLOGIC	0x0c0000
450dd4781bSDavid Daney #define PRID_COMP_CAVIUM	0x0d0000
46b2edcfc8SHuacai Chen #define PRID_COMP_LOONGSON	0x140000
47252617a4SPaul Burton #define PRID_COMP_INGENIC_D0	0xd00000	/* JZ4740, JZ4750 */
48252617a4SPaul Burton #define PRID_COMP_INGENIC_D1	0xd10000	/* JZ4770, JZ4775 */
49252617a4SPaul Burton #define PRID_COMP_INGENIC_E1	0xe10000	/* JZ4780 */
50384740dcSRalf Baechle 
51384740dcSRalf Baechle /*
528ff374b9SMaciej W. Rozycki  * Assigned Processor ID (implementation) values for bits 15:8 of the PRId
538ff374b9SMaciej W. Rozycki  * register.  In order to detect a certain CPU type exactly eventually
548ff374b9SMaciej W. Rozycki  * additional registers may need to be examined.
55384740dcSRalf Baechle  */
568ff374b9SMaciej W. Rozycki 
578ff374b9SMaciej W. Rozycki #define PRID_IMP_MASK		0xff00
588ff374b9SMaciej W. Rozycki 
598ff374b9SMaciej W. Rozycki /*
608ff374b9SMaciej W. Rozycki  * These are valid when 23:16 == PRID_COMP_LEGACY
618ff374b9SMaciej W. Rozycki  */
628ff374b9SMaciej W. Rozycki 
63384740dcSRalf Baechle #define PRID_IMP_R2000		0x0100
64384740dcSRalf Baechle #define PRID_IMP_AU1_REV1	0x0100
65384740dcSRalf Baechle #define PRID_IMP_AU1_REV2	0x0200
66384740dcSRalf Baechle #define PRID_IMP_R3000		0x0200		/* Same as R2000A  */
67384740dcSRalf Baechle #define PRID_IMP_R6000		0x0300		/* Same as R3000A  */
68384740dcSRalf Baechle #define PRID_IMP_R4000		0x0400
69384740dcSRalf Baechle #define PRID_IMP_R6000A		0x0600
70384740dcSRalf Baechle #define PRID_IMP_R10000		0x0900
71384740dcSRalf Baechle #define PRID_IMP_R4300		0x0b00
72384740dcSRalf Baechle #define PRID_IMP_VR41XX		0x0c00
73384740dcSRalf Baechle #define PRID_IMP_R12000		0x0e00
7430577391SJoshua Kinard #define PRID_IMP_R14000		0x0f00		/* R14K && R16K */
75384740dcSRalf Baechle #define PRID_IMP_R8000		0x1000
76384740dcSRalf Baechle #define PRID_IMP_PR4450		0x1200
77384740dcSRalf Baechle #define PRID_IMP_R4600		0x2000
78384740dcSRalf Baechle #define PRID_IMP_R4700		0x2100
79384740dcSRalf Baechle #define PRID_IMP_TX39		0x2200
80384740dcSRalf Baechle #define PRID_IMP_R4640		0x2200
81384740dcSRalf Baechle #define PRID_IMP_R4650		0x2200		/* Same as R4640 */
82384740dcSRalf Baechle #define PRID_IMP_R5000		0x2300
83384740dcSRalf Baechle #define PRID_IMP_TX49		0x2d00
84384740dcSRalf Baechle #define PRID_IMP_SONIC		0x2400
85384740dcSRalf Baechle #define PRID_IMP_MAGIC		0x2500
86384740dcSRalf Baechle #define PRID_IMP_RM7000		0x2700
87384740dcSRalf Baechle #define PRID_IMP_NEVADA		0x2800		/* RM5260 ??? */
88384740dcSRalf Baechle #define PRID_IMP_RM9000		0x3400
8926859198SHuacai Chen #define PRID_IMP_LOONGSON_32	0x4200  /* Loongson-1 */
90384740dcSRalf Baechle #define PRID_IMP_R5432		0x5400
91384740dcSRalf Baechle #define PRID_IMP_R5500		0x5500
9226859198SHuacai Chen #define PRID_IMP_LOONGSON_64	0x6300  /* Loongson-2/3 */
93384740dcSRalf Baechle 
94384740dcSRalf Baechle #define PRID_IMP_UNKNOWN	0xff00
95384740dcSRalf Baechle 
96384740dcSRalf Baechle /*
97384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_MIPS
98384740dcSRalf Baechle  */
99384740dcSRalf Baechle 
100aca5721eSLeonid Yegoshin #define PRID_IMP_QEMU_GENERIC	0x0000
101384740dcSRalf Baechle #define PRID_IMP_4KC		0x8000
102384740dcSRalf Baechle #define PRID_IMP_5KC		0x8100
103384740dcSRalf Baechle #define PRID_IMP_20KC		0x8200
104384740dcSRalf Baechle #define PRID_IMP_4KEC		0x8400
105384740dcSRalf Baechle #define PRID_IMP_4KSC		0x8600
106384740dcSRalf Baechle #define PRID_IMP_25KF		0x8800
107384740dcSRalf Baechle #define PRID_IMP_5KE		0x8900
108384740dcSRalf Baechle #define PRID_IMP_4KECR2		0x9000
109384740dcSRalf Baechle #define PRID_IMP_4KEMPR2	0x9100
110384740dcSRalf Baechle #define PRID_IMP_4KSD		0x9200
111384740dcSRalf Baechle #define PRID_IMP_24K		0x9300
112384740dcSRalf Baechle #define PRID_IMP_34K		0x9500
113384740dcSRalf Baechle #define PRID_IMP_24KE		0x9600
114384740dcSRalf Baechle #define PRID_IMP_74K		0x9700
115384740dcSRalf Baechle #define PRID_IMP_1004K		0x9900
116006a851bSSteven J. Hill #define PRID_IMP_1074K		0x9a00
117113c62d9SSteven J. Hill #define PRID_IMP_M14KC		0x9c00
118f8fa4811SSteven J. Hill #define PRID_IMP_M14KEC		0x9e00
1190ce7d58eSLeonid Yegoshin #define PRID_IMP_INTERAPTIV_UP	0xa000
1200ce7d58eSLeonid Yegoshin #define PRID_IMP_INTERAPTIV_MP	0xa100
12176f59e32SLeonid Yegoshin #define PRID_IMP_PROAPTIV_UP	0xa200
12276f59e32SLeonid Yegoshin #define PRID_IMP_PROAPTIV_MP	0xa300
1235cd0d5beSPaul Burton #define PRID_IMP_P6600		0xa400
1244975b86aSLeonid Yegoshin #define PRID_IMP_M5150		0xa700
125f43e4dfdSJames Hogan #define PRID_IMP_P5600		0xa800
12690b8baa2SMarkos Chandras #define PRID_IMP_I6400		0xa900
127df8b1a5eSPaul Burton #define PRID_IMP_M6250		0xab00
128859aeb1bSPaul Burton #define PRID_IMP_I6500		0xb000
129384740dcSRalf Baechle 
130384740dcSRalf Baechle /*
131384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
132384740dcSRalf Baechle  */
133384740dcSRalf Baechle 
134384740dcSRalf Baechle #define PRID_IMP_SB1		0x0100
135384740dcSRalf Baechle #define PRID_IMP_SB1A		0x1100
136384740dcSRalf Baechle 
137384740dcSRalf Baechle /*
138384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
139384740dcSRalf Baechle  */
140384740dcSRalf Baechle 
141384740dcSRalf Baechle #define PRID_IMP_SR71000	0x0400
142384740dcSRalf Baechle 
143384740dcSRalf Baechle /*
144384740dcSRalf Baechle  * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
145384740dcSRalf Baechle  */
146384740dcSRalf Baechle 
147190fca3eSKevin Cernekee #define PRID_IMP_BMIPS32_REV4	0x4000
148190fca3eSKevin Cernekee #define PRID_IMP_BMIPS32_REV8	0x8000
149602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300	0x9000
150602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300_ALT	0x9100
151602977b0SKevin Cernekee #define PRID_IMP_BMIPS3300_BUG	0x0000
152602977b0SKevin Cernekee #define PRID_IMP_BMIPS43XX	0xa000
153602977b0SKevin Cernekee #define PRID_IMP_BMIPS5000	0x5a00
15468e6a783SKevin Cernekee #define PRID_IMP_BMIPS5200	0x5b00
155602977b0SKevin Cernekee 
156602977b0SKevin Cernekee #define PRID_REV_BMIPS4380_LO	0x0040
157602977b0SKevin Cernekee #define PRID_REV_BMIPS4380_HI	0x006f
158384740dcSRalf Baechle 
159384740dcSRalf Baechle /*
1600dd4781bSDavid Daney  * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
1610dd4781bSDavid Daney  */
1620dd4781bSDavid Daney 
1630dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN38XX 0x0000
1640dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN31XX 0x0100
1650dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN30XX 0x0200
1660dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN58XX 0x0300
1670dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN56XX 0x0400
1680dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN50XX 0x0600
1690dd4781bSDavid Daney #define PRID_IMP_CAVIUM_CN52XX 0x0700
1701584d7f2SDavid Daney #define PRID_IMP_CAVIUM_CN63XX 0x9000
171074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN68XX 0x9100
172074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN66XX 0x9200
173074ef0d2SDavid Daney #define PRID_IMP_CAVIUM_CN61XX 0x9300
17471a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CNF71XX 0x9400
17571a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CN78XX 0x9500
17671a8b7d8SDavid Daney #define PRID_IMP_CAVIUM_CN70XX 0x9600
177b8c8f665SDavid Daney #define PRID_IMP_CAVIUM_CN73XX 0x9700
178b8c8f665SDavid Daney #define PRID_IMP_CAVIUM_CNF75XX 0x9800
1790dd4781bSDavid Daney 
1800dd4781bSDavid Daney /*
181252617a4SPaul Burton  * These are the PRID's for when 23:16 == PRID_COMP_INGENIC_*
18283ccf69dSLars-Peter Clausen  */
18383ccf69dSLars-Peter Clausen 
18483ccf69dSLars-Peter Clausen #define PRID_IMP_JZRISC	       0x0200
18583ccf69dSLars-Peter Clausen 
18683ccf69dSLars-Peter Clausen /*
187a7117c6bSJayachandran C  * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC
188a7117c6bSJayachandran C  */
189a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR732	0x0000
190a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR716	0x0200
191a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR532	0x0900
192a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR308	0x0600
193a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR532C	0x0800
194a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR516C	0x0a00
195a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR508C	0x0b00
196a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLR308C	0x0f00
197a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS608	0x8000
198a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS408	0x8800
199a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS404	0x8c00
200a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS208	0x8e00
201a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS204	0x8f00
202a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS108	0xce00
203a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS104	0xcf00
204a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS616B	0x4000
205a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS608B	0x4a00
206a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS416B	0x4400
207a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS412B	0x4c00
208a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS408B	0x4e00
209a7117c6bSJayachandran C #define PRID_IMP_NETLOGIC_XLS404B	0x4f00
210809f36c6SManuel Lauss #define PRID_IMP_NETLOGIC_AU13XX	0x8000
211a7117c6bSJayachandran C 
2122aa54b20SJayachandran C #define PRID_IMP_NETLOGIC_XLP8XX	0x1000
2132aa54b20SJayachandran C #define PRID_IMP_NETLOGIC_XLP3XX	0x1100
2144ca86a2fSJayachandran C #define PRID_IMP_NETLOGIC_XLP2XX	0x1200
2158907c55eSJayachandran C #define PRID_IMP_NETLOGIC_XLP9XX	0x1500
2161c983986SYonghong Song #define PRID_IMP_NETLOGIC_XLP5XX	0x1300
217a7117c6bSJayachandran C 
218a7117c6bSJayachandran C /*
2198ff374b9SMaciej W. Rozycki  * Particular Revision values for bits 7:0 of the PRId register.
220384740dcSRalf Baechle  */
221384740dcSRalf Baechle 
222384740dcSRalf Baechle #define PRID_REV_MASK		0x00ff
223384740dcSRalf Baechle 
2248ff374b9SMaciej W. Rozycki /*
2258ff374b9SMaciej W. Rozycki  * Definitions for 7:0 on legacy processors
2268ff374b9SMaciej W. Rozycki  */
2278ff374b9SMaciej W. Rozycki 
228384740dcSRalf Baechle #define PRID_REV_TX4927		0x0022
229384740dcSRalf Baechle #define PRID_REV_TX4937		0x0030
230384740dcSRalf Baechle #define PRID_REV_R4400		0x0040
231384740dcSRalf Baechle #define PRID_REV_R3000A		0x0030
232384740dcSRalf Baechle #define PRID_REV_R3000		0x0020
233384740dcSRalf Baechle #define PRID_REV_R2000A		0x0010
234384740dcSRalf Baechle #define PRID_REV_TX3912		0x0010
235384740dcSRalf Baechle #define PRID_REV_TX3922		0x0030
236384740dcSRalf Baechle #define PRID_REV_TX3927		0x0040
237384740dcSRalf Baechle #define PRID_REV_VR4111		0x0050
238384740dcSRalf Baechle #define PRID_REV_VR4181		0x0050	/* Same as VR4111 */
239384740dcSRalf Baechle #define PRID_REV_VR4121		0x0060
240384740dcSRalf Baechle #define PRID_REV_VR4122		0x0070
241384740dcSRalf Baechle #define PRID_REV_VR4181A	0x0070	/* Same as VR4122 */
242384740dcSRalf Baechle #define PRID_REV_VR4130		0x0080
243384740dcSRalf Baechle #define PRID_REV_34K_V1_0_2	0x0022
2442fa36399SKelvin Cheung #define PRID_REV_LOONGSON1B	0x0020
245a1ca8386SYang Ling #define PRID_REV_LOONGSON1C	0x0020	/* Same as Loongson-1B */
246f8ede0f7SWu Zhangjin #define PRID_REV_LOONGSON2E	0x0002
247f8ede0f7SWu Zhangjin #define PRID_REV_LOONGSON2F	0x0003
248b2edcfc8SHuacai Chen #define PRID_REV_LOONGSON3A_R1	0x0005
249e7841be5SHuacai Chen #define PRID_REV_LOONGSON3B_R1	0x0006
250e7841be5SHuacai Chen #define PRID_REV_LOONGSON3B_R2	0x0007
251b2edcfc8SHuacai Chen #define PRID_REV_LOONGSON3A_R2	0x0008
2520a00024dSHuacai Chen #define PRID_REV_LOONGSON3A_R3	0x0009
253384740dcSRalf Baechle 
254384740dcSRalf Baechle /*
255384740dcSRalf Baechle  * Older processors used to encode processor version and revision in two
256384740dcSRalf Baechle  * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
257384740dcSRalf Baechle  * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
258384740dcSRalf Baechle  * the patch number.  *ARGH*
259384740dcSRalf Baechle  */
260384740dcSRalf Baechle #define PRID_REV_ENCODE_44(ver, rev)					\
261384740dcSRalf Baechle 	((ver) << 4 | (rev))
262384740dcSRalf Baechle #define PRID_REV_ENCODE_332(ver, rev, patch)				\
263384740dcSRalf Baechle 	((ver) << 5 | (rev) << 2 | (patch))
264384740dcSRalf Baechle 
265384740dcSRalf Baechle /*
266384740dcSRalf Baechle  * FPU implementation/revision register (CP1 control register 0).
267384740dcSRalf Baechle  *
268384740dcSRalf Baechle  * +---------------------------------+----------------+----------------+
269384740dcSRalf Baechle  * | 0				     | Implementation | Revision       |
270384740dcSRalf Baechle  * +---------------------------------+----------------+----------------+
271384740dcSRalf Baechle  *  31				   16 15	     8 7	      0
272384740dcSRalf Baechle  */
273384740dcSRalf Baechle 
2748ff374b9SMaciej W. Rozycki #define FPIR_IMP_MASK		0xff00
2758ff374b9SMaciej W. Rozycki 
276384740dcSRalf Baechle #define FPIR_IMP_NONE		0x0000
277384740dcSRalf Baechle 
27868248d0cSJonas Gorski #if !defined(__ASSEMBLY__)
27968248d0cSJonas Gorski 
280384740dcSRalf Baechle enum cpu_type_enum {
281384740dcSRalf Baechle 	CPU_UNKNOWN,
282384740dcSRalf Baechle 
283384740dcSRalf Baechle 	/*
284384740dcSRalf Baechle 	 * R2000 class processors
285384740dcSRalf Baechle 	 */
286384740dcSRalf Baechle 	CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
287384740dcSRalf Baechle 	CPU_R3081, CPU_R3081E,
288384740dcSRalf Baechle 
289384740dcSRalf Baechle 	/*
290384740dcSRalf Baechle 	 * R4000 class processors
291384740dcSRalf Baechle 	 */
292384740dcSRalf Baechle 	CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
293384740dcSRalf Baechle 	CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
294fb2b1dbaSRalf Baechle 	CPU_R4700, CPU_R5000, CPU_R5500, CPU_NEVADA, CPU_R5432, CPU_R10000,
29530577391SJoshua Kinard 	CPU_R12000, CPU_R14000, CPU_R16000, CPU_VR41XX, CPU_VR4111, CPU_VR4121,
29630577391SJoshua Kinard 	CPU_VR4122, CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
297321b1863SRalf Baechle 	CPU_SR71000, CPU_TX49XX,
298384740dcSRalf Baechle 
299384740dcSRalf Baechle 	/*
300384740dcSRalf Baechle 	 * R8000 class processors
301384740dcSRalf Baechle 	 */
302384740dcSRalf Baechle 	CPU_R8000,
303384740dcSRalf Baechle 
304384740dcSRalf Baechle 	/*
305384740dcSRalf Baechle 	 * TX3900 class processors
306384740dcSRalf Baechle 	 */
307384740dcSRalf Baechle 	CPU_TX3912, CPU_TX3922, CPU_TX3927,
308384740dcSRalf Baechle 
309384740dcSRalf Baechle 	/*
310384740dcSRalf Baechle 	 * MIPS32 class processors
311384740dcSRalf Baechle 	 */
312384740dcSRalf Baechle 	CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
313602977b0SKevin Cernekee 	CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350,
3142fa36399SKelvin Cheung 	CPU_BMIPS4380, CPU_BMIPS5000, CPU_JZRISC, CPU_LOONGSON1, CPU_M14KC,
315bff3d472SRalf Baechle 	CPU_M14KEC, CPU_INTERAPTIV, CPU_P5600, CPU_PROAPTIV, CPU_1074K,
316df8b1a5eSPaul Burton 	CPU_M5150, CPU_I6400, CPU_P6600, CPU_M6250,
317384740dcSRalf Baechle 
318384740dcSRalf Baechle 	/*
319384740dcSRalf Baechle 	 * MIPS64 class processors
320384740dcSRalf Baechle 	 */
32178d4803fSLeonid Yegoshin 	CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
322152ebb44SHuacai Chen 	CPU_LOONGSON3, CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS,
323859aeb1bSPaul Burton 	CPU_CAVIUM_OCTEON2, CPU_CAVIUM_OCTEON3, CPU_XLR, CPU_XLP, CPU_I6500,
324384740dcSRalf Baechle 
325aca5721eSLeonid Yegoshin 	CPU_QEMU_GENERIC,
326aca5721eSLeonid Yegoshin 
327384740dcSRalf Baechle 	CPU_LAST
328384740dcSRalf Baechle };
329384740dcSRalf Baechle 
33068248d0cSJonas Gorski #endif /* !__ASSEMBLY */
331384740dcSRalf Baechle 
332384740dcSRalf Baechle /*
333384740dcSRalf Baechle  * ISA Level encodings
334384740dcSRalf Baechle  *
335384740dcSRalf Baechle  */
3361990e542SRalf Baechle #define MIPS_CPU_ISA_II		0x00000001
3371990e542SRalf Baechle #define MIPS_CPU_ISA_III	0x00000002
3381990e542SRalf Baechle #define MIPS_CPU_ISA_IV		0x00000004
3391990e542SRalf Baechle #define MIPS_CPU_ISA_V		0x00000008
3401990e542SRalf Baechle #define MIPS_CPU_ISA_M32R1	0x00000010
3411990e542SRalf Baechle #define MIPS_CPU_ISA_M32R2	0x00000020
3421990e542SRalf Baechle #define MIPS_CPU_ISA_M64R1	0x00000040
3431990e542SRalf Baechle #define MIPS_CPU_ISA_M64R2	0x00000080
34434c56fc1SLeonid Yegoshin #define MIPS_CPU_ISA_M32R6	0x00000100
34534c56fc1SLeonid Yegoshin #define MIPS_CPU_ISA_M64R6	0x00000200
346384740dcSRalf Baechle 
3471990e542SRalf Baechle #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_II | MIPS_CPU_ISA_M32R1 | \
34834c56fc1SLeonid Yegoshin 	MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M32R6)
349384740dcSRalf Baechle #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
35034c56fc1SLeonid Yegoshin 	MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2 | \
35134c56fc1SLeonid Yegoshin 	MIPS_CPU_ISA_M64R6)
352384740dcSRalf Baechle 
353384740dcSRalf Baechle /*
3540c94fa33SJames Hogan  * Private version of BIT_ULL() to escape include file recursion hell.
3550c94fa33SJames Hogan  * We soon will have to switch to another mechanism that will work with
3560c94fa33SJames Hogan  * more than 64 bits anyway.
3570c94fa33SJames Hogan  */
3580c94fa33SJames Hogan #define MBIT_ULL(bit)		(1ULL << (bit))
3590c94fa33SJames Hogan 
3600c94fa33SJames Hogan /*
361384740dcSRalf Baechle  * CPU Option encodings
362384740dcSRalf Baechle  */
3630c94fa33SJames Hogan #define MIPS_CPU_TLB		MBIT_ULL( 0)	/* CPU has TLB */
3640c94fa33SJames Hogan #define MIPS_CPU_4KEX		MBIT_ULL( 1)	/* "R4K" exception model */
3650c94fa33SJames Hogan #define MIPS_CPU_3K_CACHE	MBIT_ULL( 2)	/* R3000-style caches */
3660c94fa33SJames Hogan #define MIPS_CPU_4K_CACHE	MBIT_ULL( 3)	/* R4000-style caches */
3670c94fa33SJames Hogan #define MIPS_CPU_TX39_CACHE	MBIT_ULL( 4)	/* TX3900-style caches */
3680c94fa33SJames Hogan #define MIPS_CPU_FPU		MBIT_ULL( 5)	/* CPU has FPU */
3690c94fa33SJames Hogan #define MIPS_CPU_32FPR		MBIT_ULL( 6)	/* 32 dbl. prec. FP registers */
3700c94fa33SJames Hogan #define MIPS_CPU_COUNTER	MBIT_ULL( 7)	/* Cycle count/compare */
3710c94fa33SJames Hogan #define MIPS_CPU_WATCH		MBIT_ULL( 8)	/* watchpoint registers */
3720c94fa33SJames Hogan #define MIPS_CPU_DIVEC		MBIT_ULL( 9)	/* dedicated interrupt vector */
3730c94fa33SJames Hogan #define MIPS_CPU_VCE		MBIT_ULL(10)	/* virt. coherence conflict possible */
3740c94fa33SJames Hogan #define MIPS_CPU_CACHE_CDEX_P	MBIT_ULL(11)	/* Create_Dirty_Exclusive CACHE op */
3750c94fa33SJames Hogan #define MIPS_CPU_CACHE_CDEX_S	MBIT_ULL(12)	/* ... same for seconary cache ... */
3760c94fa33SJames Hogan #define MIPS_CPU_MCHECK		MBIT_ULL(13)	/* Machine check exception */
3770c94fa33SJames Hogan #define MIPS_CPU_EJTAG		MBIT_ULL(14)	/* EJTAG exception */
3780c94fa33SJames Hogan #define MIPS_CPU_NOFPUEX	MBIT_ULL(15)	/* no FPU exception */
3790c94fa33SJames Hogan #define MIPS_CPU_LLSC		MBIT_ULL(16)	/* CPU has ll/sc instructions */
3800c94fa33SJames Hogan #define MIPS_CPU_INCLUSIVE_CACHES	MBIT_ULL(17)	/* P-cache subset enforced */
3810c94fa33SJames Hogan #define MIPS_CPU_PREFETCH	MBIT_ULL(18)	/* CPU has usable prefetch */
3820c94fa33SJames Hogan #define MIPS_CPU_VINT		MBIT_ULL(19)	/* CPU supports MIPSR2 vectored interrupts */
3830c94fa33SJames Hogan #define MIPS_CPU_VEIC		MBIT_ULL(20)	/* CPU supports MIPSR2 external interrupt controller mode */
3840c94fa33SJames Hogan #define MIPS_CPU_ULRI		MBIT_ULL(21)	/* CPU has ULRI feature */
3850c94fa33SJames Hogan #define MIPS_CPU_PCI		MBIT_ULL(22)	/* CPU has Perf Ctr Int indicator */
3860c94fa33SJames Hogan #define MIPS_CPU_RIXI		MBIT_ULL(23)	/* CPU has TLB Read/eXec Inhibit */
3870c94fa33SJames Hogan #define MIPS_CPU_MICROMIPS	MBIT_ULL(24)	/* CPU has microMIPS capability */
3880c94fa33SJames Hogan #define MIPS_CPU_TLBINV		MBIT_ULL(25)	/* CPU supports TLBINV/F */
3890c94fa33SJames Hogan #define MIPS_CPU_SEGMENTS	MBIT_ULL(26)	/* CPU supports Segmentation Control registers */
3900c94fa33SJames Hogan #define MIPS_CPU_EVA		MBIT_ULL(27)	/* CPU supports Enhanced Virtual Addressing */
3910c94fa33SJames Hogan #define MIPS_CPU_HTW		MBIT_ULL(28)	/* CPU support Hardware Page Table Walker */
3920c94fa33SJames Hogan #define MIPS_CPU_RIXIEX		MBIT_ULL(29)	/* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
3930c94fa33SJames Hogan #define MIPS_CPU_MAAR		MBIT_ULL(30)	/* MAAR(I) registers are present */
3940c94fa33SJames Hogan #define MIPS_CPU_FRE		MBIT_ULL(31)	/* FRE & UFE bits implemented */
3950c94fa33SJames Hogan #define MIPS_CPU_RW_LLB		MBIT_ULL(32)	/* LLADDR/LLB writes are allowed */
39612822570SJames Hogan #define MIPS_CPU_LPA		MBIT_ULL(33)	/* CPU supports Large Physical Addressing */
3970c94fa33SJames Hogan #define MIPS_CPU_CDMM		MBIT_ULL(34)	/* CPU has Common Device Memory Map */
3980c94fa33SJames Hogan #define MIPS_CPU_BP_GHIST	MBIT_ULL(35)	/* R12K+ Branch Prediction Global History */
3990c94fa33SJames Hogan #define MIPS_CPU_SP		MBIT_ULL(36)	/* Small (1KB) page support */
4000c94fa33SJames Hogan #define MIPS_CPU_FTLB		MBIT_ULL(37)	/* CPU has Fixed-page-size TLB */
4010c94fa33SJames Hogan #define MIPS_CPU_NAN_LEGACY	MBIT_ULL(38)	/* Legacy NaN implemented */
4020c94fa33SJames Hogan #define MIPS_CPU_NAN_2008	MBIT_ULL(39)	/* 2008 NaN implemented */
4030c94fa33SJames Hogan #define MIPS_CPU_VP		MBIT_ULL(40)	/* MIPSr6 Virtual Processors (multi-threading) */
404380cd582SHuacai Chen #define MIPS_CPU_LDPTE		MBIT_ULL(41)	/* CPU has ldpte/lddir instructions */
40512822570SJames Hogan #define MIPS_CPU_MVH		MBIT_ULL(42)	/* CPU supports MFHC0/MTHC0 */
40637fb60f8SJames Hogan #define MIPS_CPU_EBASE_WG	MBIT_ULL(43)	/* CPU has EBase.WG */
407e06a1548SJames Hogan #define MIPS_CPU_BADINSTR	MBIT_ULL(44)	/* CPU has BadInstr register */
408e06a1548SJames Hogan #define MIPS_CPU_BADINSTRP	MBIT_ULL(45)	/* CPU has BadInstrP register */
409f18bdfa1SJames Hogan #define MIPS_CPU_CTXTC		MBIT_ULL(46)	/* CPU has [X]ConfigContext registers */
41030228c40SJames Hogan #define MIPS_CPU_PERF		MBIT_ULL(47)	/* CPU has MIPS performance counters */
4116ad816e7SJames Hogan #define MIPS_CPU_GUESTCTL0EXT	MBIT_ULL(48)	/* CPU has VZ GuestCtl0Ext register */
4126ad816e7SJames Hogan #define MIPS_CPU_GUESTCTL1	MBIT_ULL(49)	/* CPU has VZ GuestCtl1 register */
4136ad816e7SJames Hogan #define MIPS_CPU_GUESTCTL2	MBIT_ULL(50)	/* CPU has VZ GuestCtl2 register */
4146ad816e7SJames Hogan #define MIPS_CPU_GUESTID	MBIT_ULL(51)	/* CPU uses VZ ASE GuestID feature */
4156ad816e7SJames Hogan #define MIPS_CPU_DRG		MBIT_ULL(52)	/* CPU has VZ Direct Root to Guest (DRG) */
4164e87580eSJames Hogan #define MIPS_CPU_UFR		MBIT_ULL(53)	/* CPU supports User mode FR switching */
417e7bc8557SPaul Burton #define MIPS_CPU_SHARED_FTLB_RAM \
418e7bc8557SPaul Burton 				MBIT_ULL(54)	/* CPU shares FTLB RAM with another */
419e7bc8557SPaul Burton #define MIPS_CPU_SHARED_FTLB_ENTRIES \
420e7bc8557SPaul Burton 				MBIT_ULL(55)	/* CPU shares FTLB entries with another */
421384740dcSRalf Baechle 
422384740dcSRalf Baechle /*
423384740dcSRalf Baechle  * CPU ASE encodings
424384740dcSRalf Baechle  */
425384740dcSRalf Baechle #define MIPS_ASE_MIPS16		0x00000001 /* code compression */
426384740dcSRalf Baechle #define MIPS_ASE_MDMX		0x00000002 /* MIPS digital media extension */
427384740dcSRalf Baechle #define MIPS_ASE_MIPS3D		0x00000004 /* MIPS-3D */
428384740dcSRalf Baechle #define MIPS_ASE_SMARTMIPS	0x00000008 /* SmartMIPS */
429384740dcSRalf Baechle #define MIPS_ASE_DSP		0x00000010 /* Signal Processing ASE */
430384740dcSRalf Baechle #define MIPS_ASE_MIPSMT		0x00000020 /* CPU supports MIPS MT */
431ee80f7c7SSteven J. Hill #define MIPS_ASE_DSP2P		0x00000040 /* Signal Processing ASE Rev 2 */
4321e7decdbSDavid Daney #define MIPS_ASE_VZ		0x00000080 /* Virtualization ASE */
433a5e9a69eSPaul Burton #define MIPS_ASE_MSA		0x00000100 /* MIPS SIMD Architecture */
434b5a6455cSZubair Lutfullah Kakakhel #define MIPS_ASE_DSP3		0x00000200 /* Signal Processing ASE Rev 3*/
4358d1630f1SMaciej W. Rozycki #define MIPS_ASE_MIPS16E2	0x00000400 /* MIPS16e2 */
436384740dcSRalf Baechle 
437384740dcSRalf Baechle #endif /* _ASM_CPU_H */
438