xref: /openbmc/linux/arch/mips/Kconfig (revision 7fb6f7b0)
1# SPDX-License-Identifier: GPL-2.0
2config MIPS
3	bool
4	default y
5	select ARCH_32BIT_OFF_T if !64BIT
6	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7	select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000
8	select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
9	select ARCH_HAS_FORTIFY_SOURCE
10	select ARCH_HAS_KCOV
11	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
12	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
13	select ARCH_HAS_STRNCPY_FROM_USER
14	select ARCH_HAS_STRNLEN_USER
15	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
16	select ARCH_HAS_UBSAN_SANITIZE_ALL
17	select ARCH_HAS_GCOV_PROFILE_ALL
18	select ARCH_KEEP_MEMBLOCK
19	select ARCH_SUPPORTS_UPROBES
20	select ARCH_USE_BUILTIN_BSWAP
21	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
22	select ARCH_USE_MEMTEST
23	select ARCH_USE_QUEUED_RWLOCKS
24	select ARCH_USE_QUEUED_SPINLOCKS
25	select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
26	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
27	select ARCH_WANT_IPC_PARSE_VERSION
28	select ARCH_WANT_LD_ORPHAN_WARN
29	select BUILDTIME_TABLE_SORT
30	select CLONE_BACKWARDS
31	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
32	select CPU_PM if CPU_IDLE
33	select GENERIC_ATOMIC64 if !64BIT
34	select GENERIC_CMOS_UPDATE
35	select GENERIC_CPU_AUTOPROBE
36	select GENERIC_GETTIMEOFDAY
37	select GENERIC_IOMAP
38	select GENERIC_IRQ_PROBE
39	select GENERIC_IRQ_SHOW
40	select GENERIC_ISA_DMA if EISA
41	select GENERIC_LIB_ASHLDI3
42	select GENERIC_LIB_ASHRDI3
43	select GENERIC_LIB_CMPDI2
44	select GENERIC_LIB_LSHRDI3
45	select GENERIC_LIB_UCMPDI2
46	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
47	select GENERIC_SMP_IDLE_THREAD
48	select GENERIC_TIME_VSYSCALL
49	select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
50	select HAVE_ARCH_COMPILER_H
51	select HAVE_ARCH_JUMP_LABEL
52	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
53	select HAVE_ARCH_MMAP_RND_BITS if MMU
54	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
55	select HAVE_ARCH_SECCOMP_FILTER
56	select HAVE_ARCH_TRACEHOOK
57	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
58	select HAVE_ASM_MODVERSIONS
59	select HAVE_CONTEXT_TRACKING_USER
60	select HAVE_TIF_NOHZ
61	select HAVE_C_RECORDMCOUNT
62	select HAVE_DEBUG_KMEMLEAK
63	select HAVE_DEBUG_STACKOVERFLOW
64	select HAVE_DMA_CONTIGUOUS
65	select HAVE_DYNAMIC_FTRACE
66	select HAVE_EBPF_JIT if !CPU_MICROMIPS && \
67				!CPU_DADDI_WORKAROUNDS && \
68				!CPU_R4000_WORKAROUNDS && \
69				!CPU_R4400_WORKAROUNDS
70	select HAVE_EXIT_THREAD
71	select HAVE_FAST_GUP
72	select HAVE_FTRACE_MCOUNT_RECORD
73	select HAVE_FUNCTION_GRAPH_TRACER
74	select HAVE_FUNCTION_TRACER
75	select HAVE_GCC_PLUGINS
76	select HAVE_GENERIC_VDSO
77	select HAVE_IOREMAP_PROT
78	select HAVE_IRQ_EXIT_ON_IRQ_STACK
79	select HAVE_IRQ_TIME_ACCOUNTING
80	select HAVE_KPROBES
81	select HAVE_KRETPROBES
82	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
83	select HAVE_MOD_ARCH_SPECIFIC
84	select HAVE_NMI
85	select HAVE_PERF_EVENTS
86	select HAVE_PERF_REGS
87	select HAVE_PERF_USER_STACK_DUMP
88	select HAVE_REGS_AND_STACK_ACCESS_API
89	select HAVE_RSEQ
90	select HAVE_SPARSE_SYSCALL_NR
91	select HAVE_STACKPROTECTOR
92	select HAVE_SYSCALL_TRACEPOINTS
93	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
94	select IRQ_FORCED_THREADING
95	select ISA if EISA
96	select MODULES_USE_ELF_REL if MODULES
97	select MODULES_USE_ELF_RELA if MODULES && 64BIT
98	select PERF_USE_VMALLOC
99	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
100	select RTC_LIB
101	select SYSCTL_EXCEPTION_TRACE
102	select TRACE_IRQFLAGS_SUPPORT
103	select ARCH_HAS_ELFCORE_COMPAT
104	select HAVE_ARCH_KCSAN if 64BIT
105
106config MIPS_FIXUP_BIGPHYS_ADDR
107	bool
108
109config MIPS_GENERIC
110	bool
111
112config MACH_INGENIC
113	bool
114	select SYS_SUPPORTS_32BIT_KERNEL
115	select SYS_SUPPORTS_LITTLE_ENDIAN
116	select SYS_SUPPORTS_ZBOOT
117	select DMA_NONCOHERENT
118	select IRQ_MIPS_CPU
119	select PINCTRL
120	select GPIOLIB
121	select COMMON_CLK
122	select GENERIC_IRQ_CHIP
123	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
124	select USE_OF
125	select CPU_SUPPORTS_CPUFREQ
126	select MIPS_EXTERNAL_TIMER
127
128menu "Machine selection"
129
130choice
131	prompt "System type"
132	default MIPS_GENERIC_KERNEL
133
134config MIPS_GENERIC_KERNEL
135	bool "Generic board-agnostic MIPS kernel"
136	select MIPS_GENERIC
137	select BOOT_RAW
138	select BUILTIN_DTB
139	select CEVT_R4K
140	select CLKSRC_MIPS_GIC
141	select COMMON_CLK
142	select CPU_MIPSR2_IRQ_EI
143	select CPU_MIPSR2_IRQ_VI
144	select CSRC_R4K
145	select DMA_NONCOHERENT
146	select HAVE_PCI
147	select IRQ_MIPS_CPU
148	select MIPS_AUTO_PFN_OFFSET
149	select MIPS_CPU_SCACHE
150	select MIPS_GIC
151	select MIPS_L1_CACHE_SHIFT_7
152	select NO_EXCEPT_FILL
153	select PCI_DRIVERS_GENERIC
154	select SMP_UP if SMP
155	select SWAP_IO_SPACE
156	select SYS_HAS_CPU_CAVIUM_OCTEON
157	select SYS_HAS_CPU_LOONGSON2E
158	select SYS_HAS_CPU_LOONGSON2F
159	select SYS_HAS_CPU_MIPS32_R1
160	select SYS_HAS_CPU_MIPS32_R2
161	select SYS_HAS_CPU_MIPS32_R6
162	select SYS_HAS_CPU_MIPS64_R1
163	select SYS_HAS_CPU_MIPS64_R2
164	select SYS_HAS_CPU_MIPS64_R6
165	select SYS_HAS_CPU_R4X00
166	select SYS_SUPPORTS_32BIT_KERNEL
167	select SYS_SUPPORTS_64BIT_KERNEL
168	select SYS_SUPPORTS_BIG_ENDIAN
169	select SYS_SUPPORTS_HIGHMEM
170	select SYS_SUPPORTS_LITTLE_ENDIAN
171	select SYS_SUPPORTS_MICROMIPS
172	select SYS_SUPPORTS_MIPS16
173	select SYS_SUPPORTS_MIPS_CPS
174	select SYS_SUPPORTS_MULTITHREADING
175	select SYS_SUPPORTS_RELOCATABLE
176	select SYS_SUPPORTS_SMARTMIPS
177	select SYS_SUPPORTS_ZBOOT
178	select UHI_BOOT
179	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
180	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
181	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
182	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
183	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
184	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
185	select USE_OF
186	help
187	  Select this to build a kernel which aims to support multiple boards,
188	  generally using a flattened device tree passed from the bootloader
189	  using the boot protocol defined in the UHI (Unified Hosting
190	  Interface) specification.
191
192config MIPS_ALCHEMY
193	bool "Alchemy processor based machines"
194	select PHYS_ADDR_T_64BIT
195	select CEVT_R4K
196	select CSRC_R4K
197	select IRQ_MIPS_CPU
198	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
199	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
200	select SYS_HAS_CPU_MIPS32_R1
201	select SYS_SUPPORTS_32BIT_KERNEL
202	select SYS_SUPPORTS_APM_EMULATION
203	select GPIOLIB
204	select SYS_SUPPORTS_ZBOOT
205	select COMMON_CLK
206
207config AR7
208	bool "Texas Instruments AR7"
209	select BOOT_ELF32
210	select COMMON_CLK
211	select DMA_NONCOHERENT
212	select CEVT_R4K
213	select CSRC_R4K
214	select IRQ_MIPS_CPU
215	select NO_EXCEPT_FILL
216	select SWAP_IO_SPACE
217	select SYS_HAS_CPU_MIPS32_R1
218	select SYS_HAS_EARLY_PRINTK
219	select SYS_SUPPORTS_32BIT_KERNEL
220	select SYS_SUPPORTS_LITTLE_ENDIAN
221	select SYS_SUPPORTS_MIPS16
222	select SYS_SUPPORTS_ZBOOT_UART16550
223	select GPIOLIB
224	select VLYNQ
225	help
226	  Support for the Texas Instruments AR7 System-on-a-Chip
227	  family: TNETD7100, 7200 and 7300.
228
229config ATH25
230	bool "Atheros AR231x/AR531x SoC support"
231	select CEVT_R4K
232	select CSRC_R4K
233	select DMA_NONCOHERENT
234	select IRQ_MIPS_CPU
235	select IRQ_DOMAIN
236	select SYS_HAS_CPU_MIPS32_R1
237	select SYS_SUPPORTS_BIG_ENDIAN
238	select SYS_SUPPORTS_32BIT_KERNEL
239	select SYS_HAS_EARLY_PRINTK
240	help
241	  Support for Atheros AR231x and Atheros AR531x based boards
242
243config ATH79
244	bool "Atheros AR71XX/AR724X/AR913X based boards"
245	select ARCH_HAS_RESET_CONTROLLER
246	select BOOT_RAW
247	select CEVT_R4K
248	select CSRC_R4K
249	select DMA_NONCOHERENT
250	select GPIOLIB
251	select PINCTRL
252	select COMMON_CLK
253	select IRQ_MIPS_CPU
254	select SYS_HAS_CPU_MIPS32_R2
255	select SYS_HAS_EARLY_PRINTK
256	select SYS_SUPPORTS_32BIT_KERNEL
257	select SYS_SUPPORTS_BIG_ENDIAN
258	select SYS_SUPPORTS_MIPS16
259	select SYS_SUPPORTS_ZBOOT_UART_PROM
260	select USE_OF
261	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
262	help
263	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
264
265config BMIPS_GENERIC
266	bool "Broadcom Generic BMIPS kernel"
267	select ARCH_HAS_RESET_CONTROLLER
268	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
269	select BOOT_RAW
270	select NO_EXCEPT_FILL
271	select USE_OF
272	select CEVT_R4K
273	select CSRC_R4K
274	select SYNC_R4K
275	select COMMON_CLK
276	select BCM6345_L1_IRQ
277	select BCM7038_L1_IRQ
278	select BCM7120_L2_IRQ
279	select BRCMSTB_L2_IRQ
280	select IRQ_MIPS_CPU
281	select DMA_NONCOHERENT
282	select SYS_SUPPORTS_32BIT_KERNEL
283	select SYS_SUPPORTS_LITTLE_ENDIAN
284	select SYS_SUPPORTS_BIG_ENDIAN
285	select SYS_SUPPORTS_HIGHMEM
286	select SYS_HAS_CPU_BMIPS32_3300
287	select SYS_HAS_CPU_BMIPS4350
288	select SYS_HAS_CPU_BMIPS4380
289	select SYS_HAS_CPU_BMIPS5000
290	select SWAP_IO_SPACE
291	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
292	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
293	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
294	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
295	select HARDIRQS_SW_RESEND
296	select HAVE_PCI
297	select PCI_DRIVERS_GENERIC
298	select FW_CFE
299	help
300	  Build a generic DT-based kernel image that boots on select
301	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
302	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
303	  must be set appropriately for your board.
304
305config BCM47XX
306	bool "Broadcom BCM47XX based boards"
307	select BOOT_RAW
308	select CEVT_R4K
309	select CSRC_R4K
310	select DMA_NONCOHERENT
311	select HAVE_PCI
312	select IRQ_MIPS_CPU
313	select SYS_HAS_CPU_MIPS32_R1
314	select NO_EXCEPT_FILL
315	select SYS_SUPPORTS_32BIT_KERNEL
316	select SYS_SUPPORTS_LITTLE_ENDIAN
317	select SYS_SUPPORTS_MIPS16
318	select SYS_SUPPORTS_ZBOOT
319	select SYS_HAS_EARLY_PRINTK
320	select USE_GENERIC_EARLY_PRINTK_8250
321	select GPIOLIB
322	select LEDS_GPIO_REGISTER
323	select BCM47XX_NVRAM
324	select BCM47XX_SPROM
325	select BCM47XX_SSB if !BCM47XX_BCMA
326	help
327	  Support for BCM47XX based boards
328
329config BCM63XX
330	bool "Broadcom BCM63XX based boards"
331	select BOOT_RAW
332	select CEVT_R4K
333	select CSRC_R4K
334	select SYNC_R4K
335	select DMA_NONCOHERENT
336	select IRQ_MIPS_CPU
337	select SYS_SUPPORTS_32BIT_KERNEL
338	select SYS_SUPPORTS_BIG_ENDIAN
339	select SYS_HAS_EARLY_PRINTK
340	select SYS_HAS_CPU_BMIPS32_3300
341	select SYS_HAS_CPU_BMIPS4350
342	select SYS_HAS_CPU_BMIPS4380
343	select SWAP_IO_SPACE
344	select GPIOLIB
345	select MIPS_L1_CACHE_SHIFT_4
346	select HAVE_LEGACY_CLK
347	help
348	  Support for BCM63XX based boards
349
350config MIPS_COBALT
351	bool "Cobalt Server"
352	select CEVT_R4K
353	select CSRC_R4K
354	select CEVT_GT641XX
355	select DMA_NONCOHERENT
356	select FORCE_PCI
357	select I8253
358	select I8259
359	select IRQ_MIPS_CPU
360	select IRQ_GT641XX
361	select PCI_GT64XXX_PCI0
362	select SYS_HAS_CPU_NEVADA
363	select SYS_HAS_EARLY_PRINTK
364	select SYS_SUPPORTS_32BIT_KERNEL
365	select SYS_SUPPORTS_64BIT_KERNEL
366	select SYS_SUPPORTS_LITTLE_ENDIAN
367	select USE_GENERIC_EARLY_PRINTK_8250
368
369config MACH_DECSTATION
370	bool "DECstations"
371	select BOOT_ELF32
372	select CEVT_DS1287
373	select CEVT_R4K if CPU_R4X00
374	select CSRC_IOASIC
375	select CSRC_R4K if CPU_R4X00
376	select CPU_DADDI_WORKAROUNDS if 64BIT
377	select CPU_R4000_WORKAROUNDS if 64BIT
378	select CPU_R4400_WORKAROUNDS if 64BIT
379	select DMA_NONCOHERENT
380	select NO_IOPORT_MAP
381	select IRQ_MIPS_CPU
382	select SYS_HAS_CPU_R3000
383	select SYS_HAS_CPU_R4X00
384	select SYS_SUPPORTS_32BIT_KERNEL
385	select SYS_SUPPORTS_64BIT_KERNEL
386	select SYS_SUPPORTS_LITTLE_ENDIAN
387	select SYS_SUPPORTS_128HZ
388	select SYS_SUPPORTS_256HZ
389	select SYS_SUPPORTS_1024HZ
390	select MIPS_L1_CACHE_SHIFT_4
391	help
392	  This enables support for DEC's MIPS based workstations.  For details
393	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
394	  DECstation porting pages on <http://decstation.unix-ag.org/>.
395
396	  If you have one of the following DECstation Models you definitely
397	  want to choose R4xx0 for the CPU Type:
398
399		DECstation 5000/50
400		DECstation 5000/150
401		DECstation 5000/260
402		DECsystem 5900/260
403
404	  otherwise choose R3000.
405
406config MACH_JAZZ
407	bool "Jazz family of machines"
408	select ARC_MEMORY
409	select ARC_PROMLIB
410	select ARCH_MIGHT_HAVE_PC_PARPORT
411	select ARCH_MIGHT_HAVE_PC_SERIO
412	select DMA_OPS
413	select FW_ARC
414	select FW_ARC32
415	select ARCH_MAY_HAVE_PC_FDC
416	select CEVT_R4K
417	select CSRC_R4K
418	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
419	select GENERIC_ISA_DMA
420	select HAVE_PCSPKR_PLATFORM
421	select IRQ_MIPS_CPU
422	select I8253
423	select I8259
424	select ISA
425	select SYS_HAS_CPU_R4X00
426	select SYS_SUPPORTS_32BIT_KERNEL
427	select SYS_SUPPORTS_64BIT_KERNEL
428	select SYS_SUPPORTS_100HZ
429	select SYS_SUPPORTS_LITTLE_ENDIAN
430	help
431	  This a family of machines based on the MIPS R4030 chipset which was
432	  used by several vendors to build RISC/os and Windows NT workstations.
433	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
434	  Olivetti M700-10 workstations.
435
436config MACH_INGENIC_SOC
437	bool "Ingenic SoC based machines"
438	select MIPS_GENERIC
439	select MACH_INGENIC
440	select SYS_SUPPORTS_ZBOOT_UART16550
441	select CPU_SUPPORTS_CPUFREQ
442	select MIPS_EXTERNAL_TIMER
443
444config LANTIQ
445	bool "Lantiq based platforms"
446	select DMA_NONCOHERENT
447	select IRQ_MIPS_CPU
448	select CEVT_R4K
449	select CSRC_R4K
450	select NO_EXCEPT_FILL
451	select SYS_HAS_CPU_MIPS32_R1
452	select SYS_HAS_CPU_MIPS32_R2
453	select SYS_SUPPORTS_BIG_ENDIAN
454	select SYS_SUPPORTS_32BIT_KERNEL
455	select SYS_SUPPORTS_MIPS16
456	select SYS_SUPPORTS_MULTITHREADING
457	select SYS_SUPPORTS_VPE_LOADER
458	select SYS_HAS_EARLY_PRINTK
459	select GPIOLIB
460	select SWAP_IO_SPACE
461	select BOOT_RAW
462	select HAVE_LEGACY_CLK
463	select USE_OF
464	select PINCTRL
465	select PINCTRL_LANTIQ
466	select ARCH_HAS_RESET_CONTROLLER
467	select RESET_CONTROLLER
468
469config MACH_LOONGSON32
470	bool "Loongson 32-bit family of machines"
471	select SYS_SUPPORTS_ZBOOT
472	help
473	  This enables support for the Loongson-1 family of machines.
474
475	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
476	  the Institute of Computing Technology (ICT), Chinese Academy of
477	  Sciences (CAS).
478
479config MACH_LOONGSON2EF
480	bool "Loongson-2E/F family of machines"
481	select SYS_SUPPORTS_ZBOOT
482	help
483	  This enables the support of early Loongson-2E/F family of machines.
484
485config MACH_LOONGSON64
486	bool "Loongson 64-bit family of machines"
487	select ARCH_SPARSEMEM_ENABLE
488	select ARCH_MIGHT_HAVE_PC_PARPORT
489	select ARCH_MIGHT_HAVE_PC_SERIO
490	select GENERIC_ISA_DMA_SUPPORT_BROKEN
491	select BOOT_ELF32
492	select BOARD_SCACHE
493	select CSRC_R4K
494	select CEVT_R4K
495	select FORCE_PCI
496	select ISA
497	select I8259
498	select IRQ_MIPS_CPU
499	select NO_EXCEPT_FILL
500	select NR_CPUS_DEFAULT_64
501	select USE_GENERIC_EARLY_PRINTK_8250
502	select PCI_DRIVERS_GENERIC
503	select SYS_HAS_CPU_LOONGSON64
504	select SYS_HAS_EARLY_PRINTK
505	select SYS_SUPPORTS_SMP
506	select SYS_SUPPORTS_HOTPLUG_CPU
507	select SYS_SUPPORTS_NUMA
508	select SYS_SUPPORTS_64BIT_KERNEL
509	select SYS_SUPPORTS_HIGHMEM
510	select SYS_SUPPORTS_LITTLE_ENDIAN
511	select SYS_SUPPORTS_ZBOOT
512	select SYS_SUPPORTS_RELOCATABLE
513	select ZONE_DMA32
514	select COMMON_CLK
515	select USE_OF
516	select BUILTIN_DTB
517	select PCI_HOST_GENERIC
518	select HAVE_ARCH_NODEDATA_EXTENSION if NUMA
519	help
520	  This enables the support of Loongson-2/3 family of machines.
521
522	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
523	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
524	  and Loongson-2F which will be removed), developed by the Institute
525	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
526
527config MIPS_MALTA
528	bool "MIPS Malta board"
529	select ARCH_MAY_HAVE_PC_FDC
530	select ARCH_MIGHT_HAVE_PC_PARPORT
531	select ARCH_MIGHT_HAVE_PC_SERIO
532	select BOOT_ELF32
533	select BOOT_RAW
534	select BUILTIN_DTB
535	select CEVT_R4K
536	select CLKSRC_MIPS_GIC
537	select COMMON_CLK
538	select CSRC_R4K
539	select DMA_NONCOHERENT
540	select GENERIC_ISA_DMA
541	select HAVE_PCSPKR_PLATFORM
542	select HAVE_PCI
543	select I8253
544	select I8259
545	select IRQ_MIPS_CPU
546	select MIPS_BONITO64
547	select MIPS_CPU_SCACHE
548	select MIPS_GIC
549	select MIPS_L1_CACHE_SHIFT_6
550	select MIPS_MSC
551	select PCI_GT64XXX_PCI0
552	select SMP_UP if SMP
553	select SWAP_IO_SPACE
554	select SYS_HAS_CPU_MIPS32_R1
555	select SYS_HAS_CPU_MIPS32_R2
556	select SYS_HAS_CPU_MIPS32_R3_5
557	select SYS_HAS_CPU_MIPS32_R5
558	select SYS_HAS_CPU_MIPS32_R6
559	select SYS_HAS_CPU_MIPS64_R1
560	select SYS_HAS_CPU_MIPS64_R2
561	select SYS_HAS_CPU_MIPS64_R6
562	select SYS_HAS_CPU_NEVADA
563	select SYS_HAS_CPU_RM7000
564	select SYS_SUPPORTS_32BIT_KERNEL
565	select SYS_SUPPORTS_64BIT_KERNEL
566	select SYS_SUPPORTS_BIG_ENDIAN
567	select SYS_SUPPORTS_HIGHMEM
568	select SYS_SUPPORTS_LITTLE_ENDIAN
569	select SYS_SUPPORTS_MICROMIPS
570	select SYS_SUPPORTS_MIPS16
571	select SYS_SUPPORTS_MIPS_CPS
572	select SYS_SUPPORTS_MULTITHREADING
573	select SYS_SUPPORTS_RELOCATABLE
574	select SYS_SUPPORTS_SMARTMIPS
575	select SYS_SUPPORTS_VPE_LOADER
576	select SYS_SUPPORTS_ZBOOT
577	select USE_OF
578	select WAR_ICACHE_REFILLS
579	select ZONE_DMA32 if 64BIT
580	help
581	  This enables support for the MIPS Technologies Malta evaluation
582	  board.
583
584config MACH_PIC32
585	bool "Microchip PIC32 Family"
586	help
587	  This enables support for the Microchip PIC32 family of platforms.
588
589	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
590	  microcontrollers.
591
592config MACH_NINTENDO64
593	bool "Nintendo 64 console"
594	select CEVT_R4K
595	select CSRC_R4K
596	select SYS_HAS_CPU_R4300
597	select SYS_SUPPORTS_BIG_ENDIAN
598	select SYS_SUPPORTS_ZBOOT
599	select SYS_SUPPORTS_32BIT_KERNEL
600	select SYS_SUPPORTS_64BIT_KERNEL
601	select DMA_NONCOHERENT
602	select IRQ_MIPS_CPU
603
604config RALINK
605	bool "Ralink based machines"
606	select CEVT_R4K
607	select COMMON_CLK
608	select CSRC_R4K
609	select BOOT_RAW
610	select DMA_NONCOHERENT
611	select IRQ_MIPS_CPU
612	select USE_OF
613	select SYS_HAS_CPU_MIPS32_R2
614	select SYS_SUPPORTS_32BIT_KERNEL
615	select SYS_SUPPORTS_LITTLE_ENDIAN
616	select SYS_SUPPORTS_MIPS16
617	select SYS_SUPPORTS_ZBOOT
618	select SYS_HAS_EARLY_PRINTK
619	select ARCH_HAS_RESET_CONTROLLER
620	select RESET_CONTROLLER
621
622config MACH_REALTEK_RTL
623	bool "Realtek RTL838x/RTL839x based machines"
624	select MIPS_GENERIC
625	select DMA_NONCOHERENT
626	select IRQ_MIPS_CPU
627	select CSRC_R4K
628	select CEVT_R4K
629	select SYS_HAS_CPU_MIPS32_R1
630	select SYS_HAS_CPU_MIPS32_R2
631	select SYS_SUPPORTS_BIG_ENDIAN
632	select SYS_SUPPORTS_32BIT_KERNEL
633	select SYS_SUPPORTS_MIPS16
634	select SYS_SUPPORTS_MULTITHREADING
635	select SYS_SUPPORTS_VPE_LOADER
636	select BOOT_RAW
637	select PINCTRL
638	select USE_OF
639
640config SGI_IP22
641	bool "SGI IP22 (Indy/Indigo2)"
642	select ARC_MEMORY
643	select ARC_PROMLIB
644	select FW_ARC
645	select FW_ARC32
646	select ARCH_MIGHT_HAVE_PC_SERIO
647	select BOOT_ELF32
648	select CEVT_R4K
649	select CSRC_R4K
650	select DEFAULT_SGI_PARTITION
651	select DMA_NONCOHERENT
652	select HAVE_EISA
653	select I8253
654	select I8259
655	select IP22_CPU_SCACHE
656	select IRQ_MIPS_CPU
657	select GENERIC_ISA_DMA_SUPPORT_BROKEN
658	select SGI_HAS_I8042
659	select SGI_HAS_INDYDOG
660	select SGI_HAS_HAL2
661	select SGI_HAS_SEEQ
662	select SGI_HAS_WD93
663	select SGI_HAS_ZILOG
664	select SWAP_IO_SPACE
665	select SYS_HAS_CPU_R4X00
666	select SYS_HAS_CPU_R5000
667	select SYS_HAS_EARLY_PRINTK
668	select SYS_SUPPORTS_32BIT_KERNEL
669	select SYS_SUPPORTS_64BIT_KERNEL
670	select SYS_SUPPORTS_BIG_ENDIAN
671	select WAR_R4600_V1_INDEX_ICACHEOP
672	select WAR_R4600_V1_HIT_CACHEOP
673	select WAR_R4600_V2_HIT_CACHEOP
674	select MIPS_L1_CACHE_SHIFT_7
675	help
676	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
677	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
678	  that runs on these, say Y here.
679
680config SGI_IP27
681	bool "SGI IP27 (Origin200/2000)"
682	select ARCH_HAS_PHYS_TO_DMA
683	select ARCH_SPARSEMEM_ENABLE
684	select FW_ARC
685	select FW_ARC64
686	select ARC_CMDLINE_ONLY
687	select BOOT_ELF64
688	select DEFAULT_SGI_PARTITION
689	select FORCE_PCI
690	select SYS_HAS_EARLY_PRINTK
691	select HAVE_PCI
692	select IRQ_MIPS_CPU
693	select IRQ_DOMAIN_HIERARCHY
694	select NR_CPUS_DEFAULT_64
695	select PCI_DRIVERS_GENERIC
696	select PCI_XTALK_BRIDGE
697	select SYS_HAS_CPU_R10000
698	select SYS_SUPPORTS_64BIT_KERNEL
699	select SYS_SUPPORTS_BIG_ENDIAN
700	select SYS_SUPPORTS_NUMA
701	select SYS_SUPPORTS_SMP
702	select WAR_R10000_LLSC
703	select MIPS_L1_CACHE_SHIFT_7
704	select NUMA
705	select HAVE_ARCH_NODEDATA_EXTENSION
706	help
707	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
708	  workstations.  To compile a Linux kernel that runs on these, say Y
709	  here.
710
711config SGI_IP28
712	bool "SGI IP28 (Indigo2 R10k)"
713	select ARC_MEMORY
714	select ARC_PROMLIB
715	select FW_ARC
716	select FW_ARC64
717	select ARCH_MIGHT_HAVE_PC_SERIO
718	select BOOT_ELF64
719	select CEVT_R4K
720	select CSRC_R4K
721	select DEFAULT_SGI_PARTITION
722	select DMA_NONCOHERENT
723	select GENERIC_ISA_DMA_SUPPORT_BROKEN
724	select IRQ_MIPS_CPU
725	select HAVE_EISA
726	select I8253
727	select I8259
728	select SGI_HAS_I8042
729	select SGI_HAS_INDYDOG
730	select SGI_HAS_HAL2
731	select SGI_HAS_SEEQ
732	select SGI_HAS_WD93
733	select SGI_HAS_ZILOG
734	select SWAP_IO_SPACE
735	select SYS_HAS_CPU_R10000
736	select SYS_HAS_EARLY_PRINTK
737	select SYS_SUPPORTS_64BIT_KERNEL
738	select SYS_SUPPORTS_BIG_ENDIAN
739	select WAR_R10000_LLSC
740	select MIPS_L1_CACHE_SHIFT_7
741	help
742	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
743	  kernel that runs on these, say Y here.
744
745config SGI_IP30
746	bool "SGI IP30 (Octane/Octane2)"
747	select ARCH_HAS_PHYS_TO_DMA
748	select FW_ARC
749	select FW_ARC64
750	select BOOT_ELF64
751	select CEVT_R4K
752	select CSRC_R4K
753	select FORCE_PCI
754	select SYNC_R4K if SMP
755	select ZONE_DMA32
756	select HAVE_PCI
757	select IRQ_MIPS_CPU
758	select IRQ_DOMAIN_HIERARCHY
759	select PCI_DRIVERS_GENERIC
760	select PCI_XTALK_BRIDGE
761	select SYS_HAS_EARLY_PRINTK
762	select SYS_HAS_CPU_R10000
763	select SYS_SUPPORTS_64BIT_KERNEL
764	select SYS_SUPPORTS_BIG_ENDIAN
765	select SYS_SUPPORTS_SMP
766	select WAR_R10000_LLSC
767	select MIPS_L1_CACHE_SHIFT_7
768	select ARC_MEMORY
769	help
770	  These are the SGI Octane and Octane2 graphics workstations.  To
771	  compile a Linux kernel that runs on these, say Y here.
772
773config SGI_IP32
774	bool "SGI IP32 (O2)"
775	select ARC_MEMORY
776	select ARC_PROMLIB
777	select ARCH_HAS_PHYS_TO_DMA
778	select FW_ARC
779	select FW_ARC32
780	select BOOT_ELF32
781	select CEVT_R4K
782	select CSRC_R4K
783	select DMA_NONCOHERENT
784	select HAVE_PCI
785	select IRQ_MIPS_CPU
786	select R5000_CPU_SCACHE
787	select RM7000_CPU_SCACHE
788	select SYS_HAS_CPU_R5000
789	select SYS_HAS_CPU_R10000 if BROKEN
790	select SYS_HAS_CPU_RM7000
791	select SYS_HAS_CPU_NEVADA
792	select SYS_SUPPORTS_64BIT_KERNEL
793	select SYS_SUPPORTS_BIG_ENDIAN
794	select WAR_ICACHE_REFILLS
795	help
796	  If you want this kernel to run on SGI O2 workstation, say Y here.
797
798config SIBYTE_CRHONE
799	bool "Sibyte BCM91125C-CRhone"
800	select BOOT_ELF32
801	select SIBYTE_BCM1125
802	select SWAP_IO_SPACE
803	select SYS_HAS_CPU_SB1
804	select SYS_SUPPORTS_BIG_ENDIAN
805	select SYS_SUPPORTS_HIGHMEM
806	select SYS_SUPPORTS_LITTLE_ENDIAN
807
808config SIBYTE_RHONE
809	bool "Sibyte BCM91125E-Rhone"
810	select BOOT_ELF32
811	select SIBYTE_SB1250
812	select SWAP_IO_SPACE
813	select SYS_HAS_CPU_SB1
814	select SYS_SUPPORTS_BIG_ENDIAN
815	select SYS_SUPPORTS_LITTLE_ENDIAN
816
817config SIBYTE_SWARM
818	bool "Sibyte BCM91250A-SWARM"
819	select BOOT_ELF32
820	select HAVE_PATA_PLATFORM
821	select SIBYTE_SB1250
822	select SWAP_IO_SPACE
823	select SYS_HAS_CPU_SB1
824	select SYS_SUPPORTS_BIG_ENDIAN
825	select SYS_SUPPORTS_HIGHMEM
826	select SYS_SUPPORTS_LITTLE_ENDIAN
827	select ZONE_DMA32 if 64BIT
828	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
829
830config SIBYTE_LITTLESUR
831	bool "Sibyte BCM91250C2-LittleSur"
832	select BOOT_ELF32
833	select HAVE_PATA_PLATFORM
834	select SIBYTE_SB1250
835	select SWAP_IO_SPACE
836	select SYS_HAS_CPU_SB1
837	select SYS_SUPPORTS_BIG_ENDIAN
838	select SYS_SUPPORTS_HIGHMEM
839	select SYS_SUPPORTS_LITTLE_ENDIAN
840	select ZONE_DMA32 if 64BIT
841
842config SIBYTE_SENTOSA
843	bool "Sibyte BCM91250E-Sentosa"
844	select BOOT_ELF32
845	select SIBYTE_SB1250
846	select SWAP_IO_SPACE
847	select SYS_HAS_CPU_SB1
848	select SYS_SUPPORTS_BIG_ENDIAN
849	select SYS_SUPPORTS_LITTLE_ENDIAN
850	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
851
852config SIBYTE_BIGSUR
853	bool "Sibyte BCM91480B-BigSur"
854	select BOOT_ELF32
855	select NR_CPUS_DEFAULT_4
856	select SIBYTE_BCM1x80
857	select SWAP_IO_SPACE
858	select SYS_HAS_CPU_SB1
859	select SYS_SUPPORTS_BIG_ENDIAN
860	select SYS_SUPPORTS_HIGHMEM
861	select SYS_SUPPORTS_LITTLE_ENDIAN
862	select ZONE_DMA32 if 64BIT
863	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
864
865config SNI_RM
866	bool "SNI RM200/300/400"
867	select ARC_MEMORY
868	select ARC_PROMLIB
869	select FW_ARC if CPU_LITTLE_ENDIAN
870	select FW_ARC32 if CPU_LITTLE_ENDIAN
871	select FW_SNIPROM if CPU_BIG_ENDIAN
872	select ARCH_MAY_HAVE_PC_FDC
873	select ARCH_MIGHT_HAVE_PC_PARPORT
874	select ARCH_MIGHT_HAVE_PC_SERIO
875	select BOOT_ELF32
876	select CEVT_R4K
877	select CSRC_R4K
878	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
879	select DMA_NONCOHERENT
880	select GENERIC_ISA_DMA
881	select HAVE_EISA
882	select HAVE_PCSPKR_PLATFORM
883	select HAVE_PCI
884	select IRQ_MIPS_CPU
885	select I8253
886	select I8259
887	select ISA
888	select MIPS_L1_CACHE_SHIFT_6
889	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
890	select SYS_HAS_CPU_R4X00
891	select SYS_HAS_CPU_R5000
892	select SYS_HAS_CPU_R10000
893	select R5000_CPU_SCACHE
894	select SYS_HAS_EARLY_PRINTK
895	select SYS_SUPPORTS_32BIT_KERNEL
896	select SYS_SUPPORTS_64BIT_KERNEL
897	select SYS_SUPPORTS_BIG_ENDIAN
898	select SYS_SUPPORTS_HIGHMEM
899	select SYS_SUPPORTS_LITTLE_ENDIAN
900	select WAR_R4600_V2_HIT_CACHEOP
901	help
902	  The SNI RM200/300/400 are MIPS-based machines manufactured by
903	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
904	  Technology and now in turn merged with Fujitsu.  Say Y here to
905	  support this machine type.
906
907config MACH_TX49XX
908	bool "Toshiba TX49 series based machines"
909	select WAR_TX49XX_ICACHE_INDEX_INV
910
911config MIKROTIK_RB532
912	bool "Mikrotik RB532 boards"
913	select CEVT_R4K
914	select CSRC_R4K
915	select DMA_NONCOHERENT
916	select HAVE_PCI
917	select IRQ_MIPS_CPU
918	select SYS_HAS_CPU_MIPS32_R1
919	select SYS_SUPPORTS_32BIT_KERNEL
920	select SYS_SUPPORTS_LITTLE_ENDIAN
921	select SWAP_IO_SPACE
922	select BOOT_RAW
923	select GPIOLIB
924	select MIPS_L1_CACHE_SHIFT_4
925	help
926	  Support the Mikrotik(tm) RouterBoard 532 series,
927	  based on the IDT RC32434 SoC.
928
929config CAVIUM_OCTEON_SOC
930	bool "Cavium Networks Octeon SoC based boards"
931	select CEVT_R4K
932	select ARCH_HAS_PHYS_TO_DMA
933	select HAVE_RAPIDIO
934	select PHYS_ADDR_T_64BIT
935	select SYS_SUPPORTS_64BIT_KERNEL
936	select SYS_SUPPORTS_BIG_ENDIAN
937	select EDAC_SUPPORT
938	select EDAC_ATOMIC_SCRUB
939	select SYS_SUPPORTS_LITTLE_ENDIAN
940	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
941	select SYS_HAS_EARLY_PRINTK
942	select SYS_HAS_CPU_CAVIUM_OCTEON
943	select HAVE_PCI
944	select HAVE_PLAT_DELAY
945	select HAVE_PLAT_FW_INIT_CMDLINE
946	select HAVE_PLAT_MEMCPY
947	select ZONE_DMA32
948	select GPIOLIB
949	select USE_OF
950	select ARCH_SPARSEMEM_ENABLE
951	select SYS_SUPPORTS_SMP
952	select NR_CPUS_DEFAULT_64
953	select MIPS_NR_CPU_NR_MAP_1024
954	select BUILTIN_DTB
955	select MTD
956	select MTD_COMPLEX_MAPPINGS
957	select SWIOTLB
958	select SYS_SUPPORTS_RELOCATABLE
959	help
960	  This option supports all of the Octeon reference boards from Cavium
961	  Networks. It builds a kernel that dynamically determines the Octeon
962	  CPU type and supports all known board reference implementations.
963	  Some of the supported boards are:
964		EBT3000
965		EBH3000
966		EBH3100
967		Thunder
968		Kodama
969		Hikari
970	  Say Y here for most Octeon reference boards.
971
972endchoice
973
974source "arch/mips/alchemy/Kconfig"
975source "arch/mips/ath25/Kconfig"
976source "arch/mips/ath79/Kconfig"
977source "arch/mips/bcm47xx/Kconfig"
978source "arch/mips/bcm63xx/Kconfig"
979source "arch/mips/bmips/Kconfig"
980source "arch/mips/generic/Kconfig"
981source "arch/mips/ingenic/Kconfig"
982source "arch/mips/jazz/Kconfig"
983source "arch/mips/lantiq/Kconfig"
984source "arch/mips/pic32/Kconfig"
985source "arch/mips/ralink/Kconfig"
986source "arch/mips/sgi-ip27/Kconfig"
987source "arch/mips/sibyte/Kconfig"
988source "arch/mips/txx9/Kconfig"
989source "arch/mips/cavium-octeon/Kconfig"
990source "arch/mips/loongson2ef/Kconfig"
991source "arch/mips/loongson32/Kconfig"
992source "arch/mips/loongson64/Kconfig"
993
994endmenu
995
996config GENERIC_HWEIGHT
997	bool
998	default y
999
1000config GENERIC_CALIBRATE_DELAY
1001	bool
1002	default y
1003
1004config SCHED_OMIT_FRAME_POINTER
1005	bool
1006	default y
1007
1008#
1009# Select some configuration options automatically based on user selections.
1010#
1011config FW_ARC
1012	bool
1013
1014config ARCH_MAY_HAVE_PC_FDC
1015	bool
1016
1017config BOOT_RAW
1018	bool
1019
1020config CEVT_BCM1480
1021	bool
1022
1023config CEVT_DS1287
1024	bool
1025
1026config CEVT_GT641XX
1027	bool
1028
1029config CEVT_R4K
1030	bool
1031
1032config CEVT_SB1250
1033	bool
1034
1035config CEVT_TXX9
1036	bool
1037
1038config CSRC_BCM1480
1039	bool
1040
1041config CSRC_IOASIC
1042	bool
1043
1044config CSRC_R4K
1045	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1046	bool
1047
1048config CSRC_SB1250
1049	bool
1050
1051config MIPS_CLOCK_VSYSCALL
1052	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1053
1054config GPIO_TXX9
1055	select GPIOLIB
1056	bool
1057
1058config FW_CFE
1059	bool
1060
1061config ARCH_SUPPORTS_UPROBES
1062	bool
1063
1064config DMA_NONCOHERENT
1065	bool
1066	#
1067	# MIPS allows mixing "slightly different" Cacheability and Coherency
1068	# Attribute bits.  It is believed that the uncached access through
1069	# KSEG1 and the implementation specific "uncached accelerated" used
1070	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1071	# significant advantages.
1072	#
1073	select ARCH_HAS_SETUP_DMA_OPS
1074	select ARCH_HAS_DMA_WRITE_COMBINE
1075	select ARCH_HAS_DMA_PREP_COHERENT
1076	select ARCH_HAS_SYNC_DMA_FOR_CPU
1077	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1078	select ARCH_HAS_DMA_SET_UNCACHED
1079	select DMA_NONCOHERENT_MMAP
1080	select NEED_DMA_MAP_STATE
1081
1082config SYS_HAS_EARLY_PRINTK
1083	bool
1084
1085config SYS_SUPPORTS_HOTPLUG_CPU
1086	bool
1087
1088config MIPS_BONITO64
1089	bool
1090
1091config MIPS_MSC
1092	bool
1093
1094config SYNC_R4K
1095	bool
1096
1097config NO_IOPORT_MAP
1098	def_bool n
1099
1100config GENERIC_CSUM
1101	def_bool CPU_NO_LOAD_STORE_LR
1102
1103config GENERIC_ISA_DMA
1104	bool
1105	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1106	select ISA_DMA_API
1107
1108config GENERIC_ISA_DMA_SUPPORT_BROKEN
1109	bool
1110	select GENERIC_ISA_DMA
1111
1112config HAVE_PLAT_DELAY
1113	bool
1114
1115config HAVE_PLAT_FW_INIT_CMDLINE
1116	bool
1117
1118config HAVE_PLAT_MEMCPY
1119	bool
1120
1121config ISA_DMA_API
1122	bool
1123
1124config SYS_SUPPORTS_RELOCATABLE
1125	bool
1126	help
1127	  Selected if the platform supports relocating the kernel.
1128	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1129	  to allow access to command line and entropy sources.
1130
1131#
1132# Endianness selection.  Sufficiently obscure so many users don't know what to
1133# answer,so we try hard to limit the available choices.  Also the use of a
1134# choice statement should be more obvious to the user.
1135#
1136choice
1137	prompt "Endianness selection"
1138	help
1139	  Some MIPS machines can be configured for either little or big endian
1140	  byte order. These modes require different kernels and a different
1141	  Linux distribution.  In general there is one preferred byteorder for a
1142	  particular system but some systems are just as commonly used in the
1143	  one or the other endianness.
1144
1145config CPU_BIG_ENDIAN
1146	bool "Big endian"
1147	depends on SYS_SUPPORTS_BIG_ENDIAN
1148
1149config CPU_LITTLE_ENDIAN
1150	bool "Little endian"
1151	depends on SYS_SUPPORTS_LITTLE_ENDIAN
1152
1153endchoice
1154
1155config EXPORT_UASM
1156	bool
1157
1158config SYS_SUPPORTS_APM_EMULATION
1159	bool
1160
1161config SYS_SUPPORTS_BIG_ENDIAN
1162	bool
1163
1164config SYS_SUPPORTS_LITTLE_ENDIAN
1165	bool
1166
1167config MIPS_HUGE_TLB_SUPPORT
1168	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1169
1170config IRQ_TXX9
1171	bool
1172
1173config IRQ_GT641XX
1174	bool
1175
1176config PCI_GT64XXX_PCI0
1177	bool
1178
1179config PCI_XTALK_BRIDGE
1180	bool
1181
1182config NO_EXCEPT_FILL
1183	bool
1184
1185config MIPS_SPRAM
1186	bool
1187
1188config SWAP_IO_SPACE
1189	bool
1190
1191config SGI_HAS_INDYDOG
1192	bool
1193
1194config SGI_HAS_HAL2
1195	bool
1196
1197config SGI_HAS_SEEQ
1198	bool
1199
1200config SGI_HAS_WD93
1201	bool
1202
1203config SGI_HAS_ZILOG
1204	bool
1205
1206config SGI_HAS_I8042
1207	bool
1208
1209config DEFAULT_SGI_PARTITION
1210	bool
1211
1212config FW_ARC32
1213	bool
1214
1215config FW_SNIPROM
1216	bool
1217
1218config BOOT_ELF32
1219	bool
1220
1221config MIPS_L1_CACHE_SHIFT_4
1222	bool
1223
1224config MIPS_L1_CACHE_SHIFT_5
1225	bool
1226
1227config MIPS_L1_CACHE_SHIFT_6
1228	bool
1229
1230config MIPS_L1_CACHE_SHIFT_7
1231	bool
1232
1233config MIPS_L1_CACHE_SHIFT
1234	int
1235	default "7" if MIPS_L1_CACHE_SHIFT_7
1236	default "6" if MIPS_L1_CACHE_SHIFT_6
1237	default "5" if MIPS_L1_CACHE_SHIFT_5
1238	default "4" if MIPS_L1_CACHE_SHIFT_4
1239	default "5"
1240
1241config ARC_CMDLINE_ONLY
1242	bool
1243
1244config ARC_CONSOLE
1245	bool "ARC console support"
1246	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
1247
1248config ARC_MEMORY
1249	bool
1250
1251config ARC_PROMLIB
1252	bool
1253
1254config FW_ARC64
1255	bool
1256
1257config BOOT_ELF64
1258	bool
1259
1260menu "CPU selection"
1261
1262choice
1263	prompt "CPU type"
1264	default CPU_R4X00
1265
1266config CPU_LOONGSON64
1267	bool "Loongson 64-bit CPU"
1268	depends on SYS_HAS_CPU_LOONGSON64
1269	select ARCH_HAS_PHYS_TO_DMA
1270	select CPU_MIPSR2
1271	select CPU_HAS_PREFETCH
1272	select CPU_SUPPORTS_64BIT_KERNEL
1273	select CPU_SUPPORTS_HIGHMEM
1274	select CPU_SUPPORTS_HUGEPAGES
1275	select CPU_SUPPORTS_MSA
1276	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1277	select CPU_MIPSR2_IRQ_VI
1278	select WEAK_ORDERING
1279	select WEAK_REORDERING_BEYOND_LLSC
1280	select MIPS_ASID_BITS_VARIABLE
1281	select MIPS_PGD_C0_CONTEXT
1282	select MIPS_L1_CACHE_SHIFT_6
1283	select MIPS_FP_SUPPORT
1284	select GPIOLIB
1285	select SWIOTLB
1286	select HAVE_KVM
1287	help
1288	  The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1289	  cores implements the MIPS64R2 instruction set with many extensions,
1290	  including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1291	  3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1292	  Loongson-2E/2F is not covered here and will be removed in future.
1293
1294config LOONGSON3_ENHANCEMENT
1295	bool "New Loongson-3 CPU Enhancements"
1296	default n
1297	depends on CPU_LOONGSON64
1298	help
1299	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
1300	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1301	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
1302	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1303	  Fast TLB refill support, etc.
1304
1305	  This option enable those enhancements which are not probed at run
1306	  time. If you want a generic kernel to run on all Loongson 3 machines,
1307	  please say 'N' here. If you want a high-performance kernel to run on
1308	  new Loongson-3 machines only, please say 'Y' here.
1309
1310config CPU_LOONGSON3_WORKAROUNDS
1311	bool "Loongson-3 LLSC Workarounds"
1312	default y if SMP
1313	depends on CPU_LOONGSON64
1314	help
1315	  Loongson-3 processors have the llsc issues which require workarounds.
1316	  Without workarounds the system may hang unexpectedly.
1317
1318	  Say Y, unless you know what you are doing.
1319
1320config CPU_LOONGSON3_CPUCFG_EMULATION
1321	bool "Emulate the CPUCFG instruction on older Loongson cores"
1322	default y
1323	depends on CPU_LOONGSON64
1324	help
1325	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1326	  userland to query CPU capabilities, much like CPUID on x86. This
1327	  option provides emulation of the instruction on older Loongson
1328	  cores, back to Loongson-3A1000.
1329
1330	  If unsure, please say Y.
1331
1332config CPU_LOONGSON2E
1333	bool "Loongson 2E"
1334	depends on SYS_HAS_CPU_LOONGSON2E
1335	select CPU_LOONGSON2EF
1336	help
1337	  The Loongson 2E processor implements the MIPS III instruction set
1338	  with many extensions.
1339
1340	  It has an internal FPGA northbridge, which is compatible to
1341	  bonito64.
1342
1343config CPU_LOONGSON2F
1344	bool "Loongson 2F"
1345	depends on SYS_HAS_CPU_LOONGSON2F
1346	select CPU_LOONGSON2EF
1347	help
1348	  The Loongson 2F processor implements the MIPS III instruction set
1349	  with many extensions.
1350
1351	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1352	  have a similar programming interface with FPGA northbridge used in
1353	  Loongson2E.
1354
1355config CPU_LOONGSON1B
1356	bool "Loongson 1B"
1357	depends on SYS_HAS_CPU_LOONGSON1B
1358	select CPU_LOONGSON32
1359	select LEDS_GPIO_REGISTER
1360	help
1361	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1362	  Release 1 instruction set and part of the MIPS32 Release 2
1363	  instruction set.
1364
1365config CPU_LOONGSON1C
1366	bool "Loongson 1C"
1367	depends on SYS_HAS_CPU_LOONGSON1C
1368	select CPU_LOONGSON32
1369	select LEDS_GPIO_REGISTER
1370	help
1371	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1372	  Release 1 instruction set and part of the MIPS32 Release 2
1373	  instruction set.
1374
1375config CPU_MIPS32_R1
1376	bool "MIPS32 Release 1"
1377	depends on SYS_HAS_CPU_MIPS32_R1
1378	select CPU_HAS_PREFETCH
1379	select CPU_SUPPORTS_32BIT_KERNEL
1380	select CPU_SUPPORTS_HIGHMEM
1381	help
1382	  Choose this option to build a kernel for release 1 or later of the
1383	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
1384	  MIPS processor are based on a MIPS32 processor.  If you know the
1385	  specific type of processor in your system, choose those that one
1386	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1387	  Release 2 of the MIPS32 architecture is available since several
1388	  years so chances are you even have a MIPS32 Release 2 processor
1389	  in which case you should choose CPU_MIPS32_R2 instead for better
1390	  performance.
1391
1392config CPU_MIPS32_R2
1393	bool "MIPS32 Release 2"
1394	depends on SYS_HAS_CPU_MIPS32_R2
1395	select CPU_HAS_PREFETCH
1396	select CPU_SUPPORTS_32BIT_KERNEL
1397	select CPU_SUPPORTS_HIGHMEM
1398	select CPU_SUPPORTS_MSA
1399	select HAVE_KVM
1400	help
1401	  Choose this option to build a kernel for release 2 or later of the
1402	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
1403	  MIPS processor are based on a MIPS32 processor.  If you know the
1404	  specific type of processor in your system, choose those that one
1405	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1406
1407config CPU_MIPS32_R5
1408	bool "MIPS32 Release 5"
1409	depends on SYS_HAS_CPU_MIPS32_R5
1410	select CPU_HAS_PREFETCH
1411	select CPU_SUPPORTS_32BIT_KERNEL
1412	select CPU_SUPPORTS_HIGHMEM
1413	select CPU_SUPPORTS_MSA
1414	select HAVE_KVM
1415	select MIPS_O32_FP64_SUPPORT
1416	help
1417	  Choose this option to build a kernel for release 5 or later of the
1418	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1419	  family, are based on a MIPS32r5 processor. If you own an older
1420	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1421
1422config CPU_MIPS32_R6
1423	bool "MIPS32 Release 6"
1424	depends on SYS_HAS_CPU_MIPS32_R6
1425	select CPU_HAS_PREFETCH
1426	select CPU_NO_LOAD_STORE_LR
1427	select CPU_SUPPORTS_32BIT_KERNEL
1428	select CPU_SUPPORTS_HIGHMEM
1429	select CPU_SUPPORTS_MSA
1430	select HAVE_KVM
1431	select MIPS_O32_FP64_SUPPORT
1432	help
1433	  Choose this option to build a kernel for release 6 or later of the
1434	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1435	  family, are based on a MIPS32r6 processor. If you own an older
1436	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1437
1438config CPU_MIPS64_R1
1439	bool "MIPS64 Release 1"
1440	depends on SYS_HAS_CPU_MIPS64_R1
1441	select CPU_HAS_PREFETCH
1442	select CPU_SUPPORTS_32BIT_KERNEL
1443	select CPU_SUPPORTS_64BIT_KERNEL
1444	select CPU_SUPPORTS_HIGHMEM
1445	select CPU_SUPPORTS_HUGEPAGES
1446	help
1447	  Choose this option to build a kernel for release 1 or later of the
1448	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
1449	  MIPS processor are based on a MIPS64 processor.  If you know the
1450	  specific type of processor in your system, choose those that one
1451	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1452	  Release 2 of the MIPS64 architecture is available since several
1453	  years so chances are you even have a MIPS64 Release 2 processor
1454	  in which case you should choose CPU_MIPS64_R2 instead for better
1455	  performance.
1456
1457config CPU_MIPS64_R2
1458	bool "MIPS64 Release 2"
1459	depends on SYS_HAS_CPU_MIPS64_R2
1460	select CPU_HAS_PREFETCH
1461	select CPU_SUPPORTS_32BIT_KERNEL
1462	select CPU_SUPPORTS_64BIT_KERNEL
1463	select CPU_SUPPORTS_HIGHMEM
1464	select CPU_SUPPORTS_HUGEPAGES
1465	select CPU_SUPPORTS_MSA
1466	select HAVE_KVM
1467	help
1468	  Choose this option to build a kernel for release 2 or later of the
1469	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
1470	  MIPS processor are based on a MIPS64 processor.  If you know the
1471	  specific type of processor in your system, choose those that one
1472	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1473
1474config CPU_MIPS64_R5
1475	bool "MIPS64 Release 5"
1476	depends on SYS_HAS_CPU_MIPS64_R5
1477	select CPU_HAS_PREFETCH
1478	select CPU_SUPPORTS_32BIT_KERNEL
1479	select CPU_SUPPORTS_64BIT_KERNEL
1480	select CPU_SUPPORTS_HIGHMEM
1481	select CPU_SUPPORTS_HUGEPAGES
1482	select CPU_SUPPORTS_MSA
1483	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1484	select HAVE_KVM
1485	help
1486	  Choose this option to build a kernel for release 5 or later of the
1487	  MIPS64 architecture.  This is a intermediate MIPS architecture
1488	  release partly implementing release 6 features. Though there is no
1489	  any hardware known to be based on this release.
1490
1491config CPU_MIPS64_R6
1492	bool "MIPS64 Release 6"
1493	depends on SYS_HAS_CPU_MIPS64_R6
1494	select CPU_HAS_PREFETCH
1495	select CPU_NO_LOAD_STORE_LR
1496	select CPU_SUPPORTS_32BIT_KERNEL
1497	select CPU_SUPPORTS_64BIT_KERNEL
1498	select CPU_SUPPORTS_HIGHMEM
1499	select CPU_SUPPORTS_HUGEPAGES
1500	select CPU_SUPPORTS_MSA
1501	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1502	select HAVE_KVM
1503	help
1504	  Choose this option to build a kernel for release 6 or later of the
1505	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
1506	  family, are based on a MIPS64r6 processor. If you own an older
1507	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1508
1509config CPU_P5600
1510	bool "MIPS Warrior P5600"
1511	depends on SYS_HAS_CPU_P5600
1512	select CPU_HAS_PREFETCH
1513	select CPU_SUPPORTS_32BIT_KERNEL
1514	select CPU_SUPPORTS_HIGHMEM
1515	select CPU_SUPPORTS_MSA
1516	select CPU_SUPPORTS_CPUFREQ
1517	select CPU_MIPSR2_IRQ_VI
1518	select CPU_MIPSR2_IRQ_EI
1519	select HAVE_KVM
1520	select MIPS_O32_FP64_SUPPORT
1521	help
1522	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1523	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1524	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1525	  level features like up to six P5600 calculation cores, CM2 with L2
1526	  cache, IOCU/IOMMU (though might be unused depending on the system-
1527	  specific IP core configuration), GIC, CPC, virtualisation module,
1528	  eJTAG and PDtrace.
1529
1530config CPU_R3000
1531	bool "R3000"
1532	depends on SYS_HAS_CPU_R3000
1533	select CPU_HAS_WB
1534	select CPU_R3K_TLB
1535	select CPU_SUPPORTS_32BIT_KERNEL
1536	select CPU_SUPPORTS_HIGHMEM
1537	help
1538	  Please make sure to pick the right CPU type. Linux/MIPS is not
1539	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1540	  *not* work on R4000 machines and vice versa.  However, since most
1541	  of the supported machines have an R4000 (or similar) CPU, R4x00
1542	  might be a safe bet.  If the resulting kernel does not work,
1543	  try to recompile with R3000.
1544
1545config CPU_R4300
1546	bool "R4300"
1547	depends on SYS_HAS_CPU_R4300
1548	select CPU_SUPPORTS_32BIT_KERNEL
1549	select CPU_SUPPORTS_64BIT_KERNEL
1550	help
1551	  MIPS Technologies R4300-series processors.
1552
1553config CPU_R4X00
1554	bool "R4x00"
1555	depends on SYS_HAS_CPU_R4X00
1556	select CPU_SUPPORTS_32BIT_KERNEL
1557	select CPU_SUPPORTS_64BIT_KERNEL
1558	select CPU_SUPPORTS_HUGEPAGES
1559	help
1560	  MIPS Technologies R4000-series processors other than 4300, including
1561	  the R4000, R4400, R4600, and 4700.
1562
1563config CPU_TX49XX
1564	bool "R49XX"
1565	depends on SYS_HAS_CPU_TX49XX
1566	select CPU_HAS_PREFETCH
1567	select CPU_SUPPORTS_32BIT_KERNEL
1568	select CPU_SUPPORTS_64BIT_KERNEL
1569	select CPU_SUPPORTS_HUGEPAGES
1570
1571config CPU_R5000
1572	bool "R5000"
1573	depends on SYS_HAS_CPU_R5000
1574	select CPU_SUPPORTS_32BIT_KERNEL
1575	select CPU_SUPPORTS_64BIT_KERNEL
1576	select CPU_SUPPORTS_HUGEPAGES
1577	help
1578	  MIPS Technologies R5000-series processors other than the Nevada.
1579
1580config CPU_R5500
1581	bool "R5500"
1582	depends on SYS_HAS_CPU_R5500
1583	select CPU_SUPPORTS_32BIT_KERNEL
1584	select CPU_SUPPORTS_64BIT_KERNEL
1585	select CPU_SUPPORTS_HUGEPAGES
1586	help
1587	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1588	  instruction set.
1589
1590config CPU_NEVADA
1591	bool "RM52xx"
1592	depends on SYS_HAS_CPU_NEVADA
1593	select CPU_SUPPORTS_32BIT_KERNEL
1594	select CPU_SUPPORTS_64BIT_KERNEL
1595	select CPU_SUPPORTS_HUGEPAGES
1596	help
1597	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1598
1599config CPU_R10000
1600	bool "R10000"
1601	depends on SYS_HAS_CPU_R10000
1602	select CPU_HAS_PREFETCH
1603	select CPU_SUPPORTS_32BIT_KERNEL
1604	select CPU_SUPPORTS_64BIT_KERNEL
1605	select CPU_SUPPORTS_HIGHMEM
1606	select CPU_SUPPORTS_HUGEPAGES
1607	help
1608	  MIPS Technologies R10000-series processors.
1609
1610config CPU_RM7000
1611	bool "RM7000"
1612	depends on SYS_HAS_CPU_RM7000
1613	select CPU_HAS_PREFETCH
1614	select CPU_SUPPORTS_32BIT_KERNEL
1615	select CPU_SUPPORTS_64BIT_KERNEL
1616	select CPU_SUPPORTS_HIGHMEM
1617	select CPU_SUPPORTS_HUGEPAGES
1618
1619config CPU_SB1
1620	bool "SB1"
1621	depends on SYS_HAS_CPU_SB1
1622	select CPU_SUPPORTS_32BIT_KERNEL
1623	select CPU_SUPPORTS_64BIT_KERNEL
1624	select CPU_SUPPORTS_HIGHMEM
1625	select CPU_SUPPORTS_HUGEPAGES
1626	select WEAK_ORDERING
1627
1628config CPU_CAVIUM_OCTEON
1629	bool "Cavium Octeon processor"
1630	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1631	select CPU_HAS_PREFETCH
1632	select CPU_SUPPORTS_64BIT_KERNEL
1633	select WEAK_ORDERING
1634	select CPU_SUPPORTS_HIGHMEM
1635	select CPU_SUPPORTS_HUGEPAGES
1636	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1637	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1638	select MIPS_L1_CACHE_SHIFT_7
1639	select HAVE_KVM
1640	help
1641	  The Cavium Octeon processor is a highly integrated chip containing
1642	  many ethernet hardware widgets for networking tasks. The processor
1643	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1644	  Full details can be found at http://www.caviumnetworks.com.
1645
1646config CPU_BMIPS
1647	bool "Broadcom BMIPS"
1648	depends on SYS_HAS_CPU_BMIPS
1649	select CPU_MIPS32
1650	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1651	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1652	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1653	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1654	select CPU_SUPPORTS_32BIT_KERNEL
1655	select DMA_NONCOHERENT
1656	select IRQ_MIPS_CPU
1657	select SWAP_IO_SPACE
1658	select WEAK_ORDERING
1659	select CPU_SUPPORTS_HIGHMEM
1660	select CPU_HAS_PREFETCH
1661	select CPU_SUPPORTS_CPUFREQ
1662	select MIPS_EXTERNAL_TIMER
1663	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1664	help
1665	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1666
1667endchoice
1668
1669config CPU_MIPS32_3_5_FEATURES
1670	bool "MIPS32 Release 3.5 Features"
1671	depends on SYS_HAS_CPU_MIPS32_R3_5
1672	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1673		   CPU_P5600
1674	help
1675	  Choose this option to build a kernel for release 2 or later of the
1676	  MIPS32 architecture including features from the 3.5 release such as
1677	  support for Enhanced Virtual Addressing (EVA).
1678
1679config CPU_MIPS32_3_5_EVA
1680	bool "Enhanced Virtual Addressing (EVA)"
1681	depends on CPU_MIPS32_3_5_FEATURES
1682	select EVA
1683	default y
1684	help
1685	  Choose this option if you want to enable the Enhanced Virtual
1686	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1687	  One of its primary benefits is an increase in the maximum size
1688	  of lowmem (up to 3GB). If unsure, say 'N' here.
1689
1690config CPU_MIPS32_R5_FEATURES
1691	bool "MIPS32 Release 5 Features"
1692	depends on SYS_HAS_CPU_MIPS32_R5
1693	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1694	help
1695	  Choose this option to build a kernel for release 2 or later of the
1696	  MIPS32 architecture including features from release 5 such as
1697	  support for Extended Physical Addressing (XPA).
1698
1699config CPU_MIPS32_R5_XPA
1700	bool "Extended Physical Addressing (XPA)"
1701	depends on CPU_MIPS32_R5_FEATURES
1702	depends on !EVA
1703	depends on !PAGE_SIZE_4KB
1704	depends on SYS_SUPPORTS_HIGHMEM
1705	select XPA
1706	select HIGHMEM
1707	select PHYS_ADDR_T_64BIT
1708	default n
1709	help
1710	  Choose this option if you want to enable the Extended Physical
1711	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1712	  benefit is to increase physical addressing equal to or greater
1713	  than 40 bits. Note that this has the side effect of turning on
1714	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1715	  If unsure, say 'N' here.
1716
1717if CPU_LOONGSON2F
1718config CPU_NOP_WORKAROUNDS
1719	bool
1720
1721config CPU_JUMP_WORKAROUNDS
1722	bool
1723
1724config CPU_LOONGSON2F_WORKAROUNDS
1725	bool "Loongson 2F Workarounds"
1726	default y
1727	select CPU_NOP_WORKAROUNDS
1728	select CPU_JUMP_WORKAROUNDS
1729	help
1730	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1731	  require workarounds.  Without workarounds the system may hang
1732	  unexpectedly.  For more information please refer to the gas
1733	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1734
1735	  Loongson 2F03 and later have fixed these issues and no workarounds
1736	  are needed.  The workarounds have no significant side effect on them
1737	  but may decrease the performance of the system so this option should
1738	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1739	  systems.
1740
1741	  If unsure, please say Y.
1742endif # CPU_LOONGSON2F
1743
1744config SYS_SUPPORTS_ZBOOT
1745	bool
1746	select HAVE_KERNEL_GZIP
1747	select HAVE_KERNEL_BZIP2
1748	select HAVE_KERNEL_LZ4
1749	select HAVE_KERNEL_LZMA
1750	select HAVE_KERNEL_LZO
1751	select HAVE_KERNEL_XZ
1752	select HAVE_KERNEL_ZSTD
1753
1754config SYS_SUPPORTS_ZBOOT_UART16550
1755	bool
1756	select SYS_SUPPORTS_ZBOOT
1757
1758config SYS_SUPPORTS_ZBOOT_UART_PROM
1759	bool
1760	select SYS_SUPPORTS_ZBOOT
1761
1762config CPU_LOONGSON2EF
1763	bool
1764	select CPU_SUPPORTS_32BIT_KERNEL
1765	select CPU_SUPPORTS_64BIT_KERNEL
1766	select CPU_SUPPORTS_HIGHMEM
1767	select CPU_SUPPORTS_HUGEPAGES
1768
1769config CPU_LOONGSON32
1770	bool
1771	select CPU_MIPS32
1772	select CPU_MIPSR2
1773	select CPU_HAS_PREFETCH
1774	select CPU_SUPPORTS_32BIT_KERNEL
1775	select CPU_SUPPORTS_HIGHMEM
1776	select CPU_SUPPORTS_CPUFREQ
1777
1778config CPU_BMIPS32_3300
1779	select SMP_UP if SMP
1780	bool
1781
1782config CPU_BMIPS4350
1783	bool
1784	select SYS_SUPPORTS_SMP
1785	select SYS_SUPPORTS_HOTPLUG_CPU
1786
1787config CPU_BMIPS4380
1788	bool
1789	select MIPS_L1_CACHE_SHIFT_6
1790	select SYS_SUPPORTS_SMP
1791	select SYS_SUPPORTS_HOTPLUG_CPU
1792	select CPU_HAS_RIXI
1793
1794config CPU_BMIPS5000
1795	bool
1796	select MIPS_CPU_SCACHE
1797	select MIPS_L1_CACHE_SHIFT_7
1798	select SYS_SUPPORTS_SMP
1799	select SYS_SUPPORTS_HOTPLUG_CPU
1800	select CPU_HAS_RIXI
1801
1802config SYS_HAS_CPU_LOONGSON64
1803	bool
1804	select CPU_SUPPORTS_CPUFREQ
1805	select CPU_HAS_RIXI
1806
1807config SYS_HAS_CPU_LOONGSON2E
1808	bool
1809
1810config SYS_HAS_CPU_LOONGSON2F
1811	bool
1812	select CPU_SUPPORTS_CPUFREQ
1813	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
1814
1815config SYS_HAS_CPU_LOONGSON1B
1816	bool
1817
1818config SYS_HAS_CPU_LOONGSON1C
1819	bool
1820
1821config SYS_HAS_CPU_MIPS32_R1
1822	bool
1823
1824config SYS_HAS_CPU_MIPS32_R2
1825	bool
1826
1827config SYS_HAS_CPU_MIPS32_R3_5
1828	bool
1829
1830config SYS_HAS_CPU_MIPS32_R5
1831	bool
1832
1833config SYS_HAS_CPU_MIPS32_R6
1834	bool
1835
1836config SYS_HAS_CPU_MIPS64_R1
1837	bool
1838
1839config SYS_HAS_CPU_MIPS64_R2
1840	bool
1841
1842config SYS_HAS_CPU_MIPS64_R5
1843	bool
1844
1845config SYS_HAS_CPU_MIPS64_R6
1846	bool
1847
1848config SYS_HAS_CPU_P5600
1849	bool
1850
1851config SYS_HAS_CPU_R3000
1852	bool
1853
1854config SYS_HAS_CPU_R4300
1855	bool
1856
1857config SYS_HAS_CPU_R4X00
1858	bool
1859
1860config SYS_HAS_CPU_TX49XX
1861	bool
1862
1863config SYS_HAS_CPU_R5000
1864	bool
1865
1866config SYS_HAS_CPU_R5500
1867	bool
1868
1869config SYS_HAS_CPU_NEVADA
1870	bool
1871
1872config SYS_HAS_CPU_R10000
1873	bool
1874
1875config SYS_HAS_CPU_RM7000
1876	bool
1877
1878config SYS_HAS_CPU_SB1
1879	bool
1880
1881config SYS_HAS_CPU_CAVIUM_OCTEON
1882	bool
1883
1884config SYS_HAS_CPU_BMIPS
1885	bool
1886
1887config SYS_HAS_CPU_BMIPS32_3300
1888	bool
1889	select SYS_HAS_CPU_BMIPS
1890
1891config SYS_HAS_CPU_BMIPS4350
1892	bool
1893	select SYS_HAS_CPU_BMIPS
1894
1895config SYS_HAS_CPU_BMIPS4380
1896	bool
1897	select SYS_HAS_CPU_BMIPS
1898
1899config SYS_HAS_CPU_BMIPS5000
1900	bool
1901	select SYS_HAS_CPU_BMIPS
1902
1903#
1904# CPU may reorder R->R, R->W, W->R, W->W
1905# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
1906#
1907config WEAK_ORDERING
1908	bool
1909
1910#
1911# CPU may reorder reads and writes beyond LL/SC
1912# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
1913#
1914config WEAK_REORDERING_BEYOND_LLSC
1915	bool
1916endmenu
1917
1918#
1919# These two indicate any level of the MIPS32 and MIPS64 architecture
1920#
1921config CPU_MIPS32
1922	bool
1923	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
1924		     CPU_MIPS32_R6 || CPU_P5600
1925
1926config CPU_MIPS64
1927	bool
1928	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
1929		     CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
1930
1931#
1932# These indicate the revision of the architecture
1933#
1934config CPU_MIPSR1
1935	bool
1936	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
1937
1938config CPU_MIPSR2
1939	bool
1940	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
1941	select CPU_HAS_RIXI
1942	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1943	select MIPS_SPRAM
1944
1945config CPU_MIPSR5
1946	bool
1947	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
1948	select CPU_HAS_RIXI
1949	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1950	select MIPS_SPRAM
1951
1952config CPU_MIPSR6
1953	bool
1954	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
1955	select CPU_HAS_RIXI
1956	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
1957	select HAVE_ARCH_BITREVERSE
1958	select MIPS_ASID_BITS_VARIABLE
1959	select MIPS_CRC_SUPPORT
1960	select MIPS_SPRAM
1961
1962config TARGET_ISA_REV
1963	int
1964	default 1 if CPU_MIPSR1
1965	default 2 if CPU_MIPSR2
1966	default 5 if CPU_MIPSR5
1967	default 6 if CPU_MIPSR6
1968	default 0
1969	help
1970	  Reflects the ISA revision being targeted by the kernel build. This
1971	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
1972
1973config EVA
1974	bool
1975
1976config XPA
1977	bool
1978
1979config SYS_SUPPORTS_32BIT_KERNEL
1980	bool
1981config SYS_SUPPORTS_64BIT_KERNEL
1982	bool
1983config CPU_SUPPORTS_32BIT_KERNEL
1984	bool
1985config CPU_SUPPORTS_64BIT_KERNEL
1986	bool
1987config CPU_SUPPORTS_CPUFREQ
1988	bool
1989config CPU_SUPPORTS_ADDRWINCFG
1990	bool
1991config CPU_SUPPORTS_HUGEPAGES
1992	bool
1993	depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA))
1994config MIPS_PGD_C0_CONTEXT
1995	bool
1996	depends on 64BIT
1997	default y if (CPU_MIPSR2 || CPU_MIPSR6)
1998
1999#
2000# Set to y for ptrace access to watch registers.
2001#
2002config HARDWARE_WATCHPOINTS
2003	bool
2004	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
2005
2006menu "Kernel type"
2007
2008choice
2009	prompt "Kernel code model"
2010	help
2011	  You should only select this option if you have a workload that
2012	  actually benefits from 64-bit processing or if your machine has
2013	  large memory.  You will only be presented a single option in this
2014	  menu if your system does not support both 32-bit and 64-bit kernels.
2015
2016config 32BIT
2017	bool "32-bit kernel"
2018	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2019	select TRAD_SIGNALS
2020	help
2021	  Select this option if you want to build a 32-bit kernel.
2022
2023config 64BIT
2024	bool "64-bit kernel"
2025	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2026	help
2027	  Select this option if you want to build a 64-bit kernel.
2028
2029endchoice
2030
2031config MIPS_VA_BITS_48
2032	bool "48 bits virtual memory"
2033	depends on 64BIT
2034	help
2035	  Support a maximum at least 48 bits of application virtual
2036	  memory.  Default is 40 bits or less, depending on the CPU.
2037	  For page sizes 16k and above, this option results in a small
2038	  memory overhead for page tables.  For 4k page size, a fourth
2039	  level of page tables is added which imposes both a memory
2040	  overhead as well as slower TLB fault handling.
2041
2042	  If unsure, say N.
2043
2044config ZBOOT_LOAD_ADDRESS
2045	hex "Compressed kernel load address"
2046	default 0xffffffff80400000 if BCM47XX
2047	default 0x0
2048	depends on SYS_SUPPORTS_ZBOOT
2049	help
2050	  The address to load compressed kernel, aka vmlinuz.
2051
2052	  This is only used if non-zero.
2053
2054choice
2055	prompt "Kernel page size"
2056	default PAGE_SIZE_4KB
2057
2058config PAGE_SIZE_4KB
2059	bool "4kB"
2060	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
2061	help
2062	  This option select the standard 4kB Linux page size.  On some
2063	  R3000-family processors this is the only available page size.  Using
2064	  4kB page size will minimize memory consumption and is therefore
2065	  recommended for low memory systems.
2066
2067config PAGE_SIZE_8KB
2068	bool "8kB"
2069	depends on CPU_CAVIUM_OCTEON
2070	depends on !MIPS_VA_BITS_48
2071	help
2072	  Using 8kB page size will result in higher performance kernel at
2073	  the price of higher memory consumption.  This option is available
2074	  only on cnMIPS processors.  Note that you will need a suitable Linux
2075	  distribution to support this.
2076
2077config PAGE_SIZE_16KB
2078	bool "16kB"
2079	depends on !CPU_R3000
2080	help
2081	  Using 16kB page size will result in higher performance kernel at
2082	  the price of higher memory consumption.  This option is available on
2083	  all non-R3000 family processors.  Note that you will need a suitable
2084	  Linux distribution to support this.
2085
2086config PAGE_SIZE_32KB
2087	bool "32kB"
2088	depends on CPU_CAVIUM_OCTEON
2089	depends on !MIPS_VA_BITS_48
2090	help
2091	  Using 32kB page size will result in higher performance kernel at
2092	  the price of higher memory consumption.  This option is available
2093	  only on cnMIPS cores.  Note that you will need a suitable Linux
2094	  distribution to support this.
2095
2096config PAGE_SIZE_64KB
2097	bool "64kB"
2098	depends on !CPU_R3000
2099	help
2100	  Using 64kB page size will result in higher performance kernel at
2101	  the price of higher memory consumption.  This option is available on
2102	  all non-R3000 family processor.  Not that at the time of this
2103	  writing this option is still high experimental.
2104
2105endchoice
2106
2107config ARCH_FORCE_MAX_ORDER
2108	int "Maximum zone order"
2109	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2110	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2111	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2112	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2113	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2114	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2115	range 0 64
2116	default "11"
2117	help
2118	  The kernel memory allocator divides physically contiguous memory
2119	  blocks into "zones", where each zone is a power of two number of
2120	  pages.  This option selects the largest power of two that the kernel
2121	  keeps in the memory allocator.  If you need to allocate very large
2122	  blocks of physically contiguous memory, then you may need to
2123	  increase this value.
2124
2125	  This config option is actually maximum order plus one. For example,
2126	  a value of 11 means that the largest free memory block is 2^10 pages.
2127
2128	  The page size is not necessarily 4KB.  Keep this in mind
2129	  when choosing a value for this option.
2130
2131config BOARD_SCACHE
2132	bool
2133
2134config IP22_CPU_SCACHE
2135	bool
2136	select BOARD_SCACHE
2137
2138#
2139# Support for a MIPS32 / MIPS64 style S-caches
2140#
2141config MIPS_CPU_SCACHE
2142	bool
2143	select BOARD_SCACHE
2144
2145config R5000_CPU_SCACHE
2146	bool
2147	select BOARD_SCACHE
2148
2149config RM7000_CPU_SCACHE
2150	bool
2151	select BOARD_SCACHE
2152
2153config SIBYTE_DMA_PAGEOPS
2154	bool "Use DMA to clear/copy pages"
2155	depends on CPU_SB1
2156	help
2157	  Instead of using the CPU to zero and copy pages, use a Data Mover
2158	  channel.  These DMA channels are otherwise unused by the standard
2159	  SiByte Linux port.  Seems to give a small performance benefit.
2160
2161config CPU_HAS_PREFETCH
2162	bool
2163
2164config CPU_GENERIC_DUMP_TLB
2165	bool
2166	default y if !CPU_R3000
2167
2168config MIPS_FP_SUPPORT
2169	bool "Floating Point support" if EXPERT
2170	default y
2171	help
2172	  Select y to include support for floating point in the kernel
2173	  including initialization of FPU hardware, FP context save & restore
2174	  and emulation of an FPU where necessary. Without this support any
2175	  userland program attempting to use floating point instructions will
2176	  receive a SIGILL.
2177
2178	  If you know that your userland will not attempt to use floating point
2179	  instructions then you can say n here to shrink the kernel a little.
2180
2181	  If unsure, say y.
2182
2183config CPU_R2300_FPU
2184	bool
2185	depends on MIPS_FP_SUPPORT
2186	default y if CPU_R3000
2187
2188config CPU_R3K_TLB
2189	bool
2190
2191config CPU_R4K_FPU
2192	bool
2193	depends on MIPS_FP_SUPPORT
2194	default y if !CPU_R2300_FPU
2195
2196config CPU_R4K_CACHE_TLB
2197	bool
2198	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
2199
2200config MIPS_MT_SMP
2201	bool "MIPS MT SMP support (1 TC on each available VPE)"
2202	default y
2203	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
2204	select CPU_MIPSR2_IRQ_VI
2205	select CPU_MIPSR2_IRQ_EI
2206	select SYNC_R4K
2207	select MIPS_MT
2208	select SMP
2209	select SMP_UP
2210	select SYS_SUPPORTS_SMP
2211	select SYS_SUPPORTS_SCHED_SMT
2212	select MIPS_PERF_SHARED_TC_COUNTERS
2213	help
2214	  This is a kernel model which is known as SMVP. This is supported
2215	  on cores with the MT ASE and uses the available VPEs to implement
2216	  virtual processors which supports SMP. This is equivalent to the
2217	  Intel Hyperthreading feature. For further information go to
2218	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
2219
2220config MIPS_MT
2221	bool
2222
2223config SCHED_SMT
2224	bool "SMT (multithreading) scheduler support"
2225	depends on SYS_SUPPORTS_SCHED_SMT
2226	default n
2227	help
2228	  SMT scheduler support improves the CPU scheduler's decision making
2229	  when dealing with MIPS MT enabled cores at a cost of slightly
2230	  increased overhead in some places. If unsure say N here.
2231
2232config SYS_SUPPORTS_SCHED_SMT
2233	bool
2234
2235config SYS_SUPPORTS_MULTITHREADING
2236	bool
2237
2238config MIPS_MT_FPAFF
2239	bool "Dynamic FPU affinity for FP-intensive threads"
2240	default y
2241	depends on MIPS_MT_SMP
2242
2243config MIPSR2_TO_R6_EMULATOR
2244	bool "MIPS R2-to-R6 emulator"
2245	depends on CPU_MIPSR6
2246	depends on MIPS_FP_SUPPORT
2247	default y
2248	help
2249	  Choose this option if you want to run non-R6 MIPS userland code.
2250	  Even if you say 'Y' here, the emulator will still be disabled by
2251	  default. You can enable it using the 'mipsr2emu' kernel option.
2252	  The only reason this is a build-time option is to save ~14K from the
2253	  final kernel image.
2254
2255config SYS_SUPPORTS_VPE_LOADER
2256	bool
2257	depends on SYS_SUPPORTS_MULTITHREADING
2258	help
2259	  Indicates that the platform supports the VPE loader, and provides
2260	  physical_memsize.
2261
2262config MIPS_VPE_LOADER
2263	bool "VPE loader support."
2264	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
2265	select CPU_MIPSR2_IRQ_VI
2266	select CPU_MIPSR2_IRQ_EI
2267	select MIPS_MT
2268	help
2269	  Includes a loader for loading an elf relocatable object
2270	  onto another VPE and running it.
2271
2272config MIPS_VPE_LOADER_MT
2273	bool
2274	default "y"
2275	depends on MIPS_VPE_LOADER
2276
2277config MIPS_VPE_LOADER_TOM
2278	bool "Load VPE program into memory hidden from linux"
2279	depends on MIPS_VPE_LOADER
2280	default y
2281	help
2282	  The loader can use memory that is present but has been hidden from
2283	  Linux using the kernel command line option "mem=xxMB". It's up to
2284	  you to ensure the amount you put in the option and the space your
2285	  program requires is less or equal to the amount physically present.
2286
2287config MIPS_VPE_APSP_API
2288	bool "Enable support for AP/SP API (RTLX)"
2289	depends on MIPS_VPE_LOADER
2290
2291config MIPS_VPE_APSP_API_MT
2292	bool
2293	default "y"
2294	depends on MIPS_VPE_APSP_API
2295
2296config MIPS_CPS
2297	bool "MIPS Coherent Processing System support"
2298	depends on SYS_SUPPORTS_MIPS_CPS
2299	select MIPS_CM
2300	select MIPS_CPS_PM if HOTPLUG_CPU
2301	select SMP
2302	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
2303	select SYS_SUPPORTS_HOTPLUG_CPU
2304	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
2305	select SYS_SUPPORTS_SMP
2306	select WEAK_ORDERING
2307	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
2308	help
2309	  Select this if you wish to run an SMP kernel across multiple cores
2310	  within a MIPS Coherent Processing System. When this option is
2311	  enabled the kernel will probe for other cores and boot them with
2312	  no external assistance. It is safe to enable this when hardware
2313	  support is unavailable.
2314
2315config MIPS_CPS_PM
2316	depends on MIPS_CPS
2317	bool
2318
2319config MIPS_CM
2320	bool
2321	select MIPS_CPC
2322
2323config MIPS_CPC
2324	bool
2325
2326config SB1_PASS_2_WORKAROUNDS
2327	bool
2328	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2329	default y
2330
2331config SB1_PASS_2_1_WORKAROUNDS
2332	bool
2333	depends on CPU_SB1 && CPU_SB1_PASS_2
2334	default y
2335
2336choice
2337	prompt "SmartMIPS or microMIPS ASE support"
2338
2339config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2340	bool "None"
2341	help
2342	  Select this if you want neither microMIPS nor SmartMIPS support
2343
2344config CPU_HAS_SMARTMIPS
2345	depends on SYS_SUPPORTS_SMARTMIPS
2346	bool "SmartMIPS"
2347	help
2348	  SmartMIPS is a extension of the MIPS32 architecture aimed at
2349	  increased security at both hardware and software level for
2350	  smartcards.  Enabling this option will allow proper use of the
2351	  SmartMIPS instructions by Linux applications.  However a kernel with
2352	  this option will not work on a MIPS core without SmartMIPS core.  If
2353	  you don't know you probably don't have SmartMIPS and should say N
2354	  here.
2355
2356config CPU_MICROMIPS
2357	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
2358	bool "microMIPS"
2359	help
2360	  When this option is enabled the kernel will be built using the
2361	  microMIPS ISA
2362
2363endchoice
2364
2365config CPU_HAS_MSA
2366	bool "Support for the MIPS SIMD Architecture"
2367	depends on CPU_SUPPORTS_MSA
2368	depends on MIPS_FP_SUPPORT
2369	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2370	help
2371	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2372	  and a set of SIMD instructions to operate on them. When this option
2373	  is enabled the kernel will support allocating & switching MSA
2374	  vector register contexts. If you know that your kernel will only be
2375	  running on CPUs which do not support MSA or that your userland will
2376	  not be making use of it then you may wish to say N here to reduce
2377	  the size & complexity of your kernel.
2378
2379	  If unsure, say Y.
2380
2381config CPU_HAS_WB
2382	bool
2383
2384config XKS01
2385	bool
2386
2387config CPU_HAS_DIEI
2388	depends on !CPU_DIEI_BROKEN
2389	bool
2390
2391config CPU_DIEI_BROKEN
2392	bool
2393
2394config CPU_HAS_RIXI
2395	bool
2396
2397config CPU_NO_LOAD_STORE_LR
2398	bool
2399	help
2400	  CPU lacks support for unaligned load and store instructions:
2401	  LWL, LWR, SWL, SWR (Load/store word left/right).
2402	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2403	  systems).
2404
2405#
2406# Vectored interrupt mode is an R2 feature
2407#
2408config CPU_MIPSR2_IRQ_VI
2409	bool
2410
2411#
2412# Extended interrupt mode is an R2 feature
2413#
2414config CPU_MIPSR2_IRQ_EI
2415	bool
2416
2417config CPU_HAS_SYNC
2418	bool
2419	depends on !CPU_R3000
2420	default y
2421
2422#
2423# CPU non-features
2424#
2425
2426# Work around the "daddi" and "daddiu" CPU errata:
2427#
2428# - The `daddi' instruction fails to trap on overflow.
2429#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2430#   erratum #23
2431#
2432# - The `daddiu' instruction can produce an incorrect result.
2433#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2434#   erratum #41
2435#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2436#   #15
2437#   "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7
2438#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5
2439config CPU_DADDI_WORKAROUNDS
2440	bool
2441
2442# Work around certain R4000 CPU errata (as implemented by GCC):
2443#
2444# - A double-word or a variable shift may give an incorrect result
2445#   if executed immediately after starting an integer division:
2446#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2447#   erratum #28
2448#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2449#   #19
2450#
2451# - A double-word or a variable shift may give an incorrect result
2452#   if executed while an integer multiplication is in progress:
2453#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2454#   errata #16 & #28
2455#
2456# - An integer division may give an incorrect result if started in
2457#   a delay slot of a taken branch or a jump:
2458#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2459#   erratum #52
2460config CPU_R4000_WORKAROUNDS
2461	bool
2462	select CPU_R4400_WORKAROUNDS
2463
2464# Work around certain R4400 CPU errata (as implemented by GCC):
2465#
2466# - A double-word or a variable shift may give an incorrect result
2467#   if executed immediately after starting an integer division:
2468#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10
2469#   "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4
2470config CPU_R4400_WORKAROUNDS
2471	bool
2472
2473config CPU_R4X00_BUGS64
2474	bool
2475	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2476
2477config MIPS_ASID_SHIFT
2478	int
2479	default 6 if CPU_R3000
2480	default 0
2481
2482config MIPS_ASID_BITS
2483	int
2484	default 0 if MIPS_ASID_BITS_VARIABLE
2485	default 6 if CPU_R3000
2486	default 8
2487
2488config MIPS_ASID_BITS_VARIABLE
2489	bool
2490
2491config MIPS_CRC_SUPPORT
2492	bool
2493
2494# R4600 erratum.  Due to the lack of errata information the exact
2495# technical details aren't known.  I've experimentally found that disabling
2496# interrupts during indexed I-cache flushes seems to be sufficient to deal
2497# with the issue.
2498config WAR_R4600_V1_INDEX_ICACHEOP
2499	bool
2500
2501# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
2502#
2503#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2504#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2505#      executed if there is no other dcache activity. If the dcache is
2506#      accessed for another instruction immediately preceding when these
2507#      cache instructions are executing, it is possible that the dcache
2508#      tag match outputs used by these cache instructions will be
2509#      incorrect. These cache instructions should be preceded by at least
2510#      four instructions that are not any kind of load or store
2511#      instruction.
2512#
2513#      This is not allowed:    lw
2514#                              nop
2515#                              nop
2516#                              nop
2517#                              cache       Hit_Writeback_Invalidate_D
2518#
2519#      This is allowed:        lw
2520#                              nop
2521#                              nop
2522#                              nop
2523#                              nop
2524#                              cache       Hit_Writeback_Invalidate_D
2525config WAR_R4600_V1_HIT_CACHEOP
2526	bool
2527
2528# Writeback and invalidate the primary cache dcache before DMA.
2529#
2530# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2531# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2532# operate correctly if the internal data cache refill buffer is empty.  These
2533# CACHE instructions should be separated from any potential data cache miss
2534# by a load instruction to an uncached address to empty the response buffer."
2535# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2536# in .pdf format.)
2537config WAR_R4600_V2_HIT_CACHEOP
2538	bool
2539
2540# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2541# the line which this instruction itself exists, the following
2542# operation is not guaranteed."
2543#
2544# Workaround: do two phase flushing for Index_Invalidate_I
2545config WAR_TX49XX_ICACHE_INDEX_INV
2546	bool
2547
2548# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2549# opposes it being called that) where invalid instructions in the same
2550# I-cache line worth of instructions being fetched may case spurious
2551# exceptions.
2552config WAR_ICACHE_REFILLS
2553	bool
2554
2555# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2556# may cause ll / sc and lld / scd sequences to execute non-atomically.
2557config WAR_R10000_LLSC
2558	bool
2559
2560# 34K core erratum: "Problems Executing the TLBR Instruction"
2561config WAR_MIPS34K_MISSED_ITLB
2562	bool
2563
2564#
2565# - Highmem only makes sense for the 32-bit kernel.
2566# - The current highmem code will only work properly on physically indexed
2567#   caches such as R3000, SB1, R7000 or those that look like they're virtually
2568#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
2569#   moment we protect the user and offer the highmem option only on machines
2570#   where it's known to be safe.  This will not offer highmem on a few systems
2571#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2572#   indexed CPUs but we're playing safe.
2573# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2574#   know they might have memory configurations that could make use of highmem
2575#   support.
2576#
2577config HIGHMEM
2578	bool "High Memory Support"
2579	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2580	select KMAP_LOCAL
2581
2582config CPU_SUPPORTS_HIGHMEM
2583	bool
2584
2585config SYS_SUPPORTS_HIGHMEM
2586	bool
2587
2588config SYS_SUPPORTS_SMARTMIPS
2589	bool
2590
2591config SYS_SUPPORTS_MICROMIPS
2592	bool
2593
2594config SYS_SUPPORTS_MIPS16
2595	bool
2596	help
2597	  This option must be set if a kernel might be executed on a MIPS16-
2598	  enabled CPU even if MIPS16 is not actually being used.  In other
2599	  words, it makes the kernel MIPS16-tolerant.
2600
2601config CPU_SUPPORTS_MSA
2602	bool
2603
2604config ARCH_FLATMEM_ENABLE
2605	def_bool y
2606	depends on !NUMA && !CPU_LOONGSON2EF
2607
2608config ARCH_SPARSEMEM_ENABLE
2609	bool
2610
2611config NUMA
2612	bool "NUMA Support"
2613	depends on SYS_SUPPORTS_NUMA
2614	select SMP
2615	select HAVE_SETUP_PER_CPU_AREA
2616	select NEED_PER_CPU_EMBED_FIRST_CHUNK
2617	help
2618	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2619	  Access).  This option improves performance on systems with more
2620	  than two nodes; on two node systems it is generally better to
2621	  leave it disabled; on single node systems leave this option
2622	  disabled.
2623
2624config SYS_SUPPORTS_NUMA
2625	bool
2626
2627config HAVE_ARCH_NODEDATA_EXTENSION
2628	bool
2629
2630config RELOCATABLE
2631	bool "Relocatable kernel"
2632	depends on SYS_SUPPORTS_RELOCATABLE
2633	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2634		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2635		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2636		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2637		   CPU_LOONGSON64
2638	help
2639	  This builds a kernel image that retains relocation information
2640	  so it can be loaded someplace besides the default 1MB.
2641	  The relocations make the kernel binary about 15% larger,
2642	  but are discarded at runtime
2643
2644config RELOCATION_TABLE_SIZE
2645	hex "Relocation table size"
2646	depends on RELOCATABLE
2647	range 0x0 0x01000000
2648	default "0x00200000" if CPU_LOONGSON64
2649	default "0x00100000"
2650	help
2651	  A table of relocation data will be appended to the kernel binary
2652	  and parsed at boot to fix up the relocated kernel.
2653
2654	  This option allows the amount of space reserved for the table to be
2655	  adjusted, although the default of 1Mb should be ok in most cases.
2656
2657	  The build will fail and a valid size suggested if this is too small.
2658
2659	  If unsure, leave at the default value.
2660
2661config RANDOMIZE_BASE
2662	bool "Randomize the address of the kernel image"
2663	depends on RELOCATABLE
2664	help
2665	  Randomizes the physical and virtual address at which the
2666	  kernel image is loaded, as a security feature that
2667	  deters exploit attempts relying on knowledge of the location
2668	  of kernel internals.
2669
2670	  Entropy is generated using any coprocessor 0 registers available.
2671
2672	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2673
2674	  If unsure, say N.
2675
2676config RANDOMIZE_BASE_MAX_OFFSET
2677	hex "Maximum kASLR offset" if EXPERT
2678	depends on RANDOMIZE_BASE
2679	range 0x0 0x40000000 if EVA || 64BIT
2680	range 0x0 0x08000000
2681	default "0x01000000"
2682	help
2683	  When kASLR is active, this provides the maximum offset that will
2684	  be applied to the kernel image. It should be set according to the
2685	  amount of physical RAM available in the target system minus
2686	  PHYSICAL_START and must be a power of 2.
2687
2688	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2689	  EVA or 64-bit. The default is 16Mb.
2690
2691config NODES_SHIFT
2692	int
2693	default "6"
2694	depends on NUMA
2695
2696config HW_PERF_EVENTS
2697	bool "Enable hardware performance counter support for perf events"
2698	depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
2699	default y
2700	help
2701	  Enable hardware performance counter support for perf events. If
2702	  disabled, perf events will use software events only.
2703
2704config DMI
2705	bool "Enable DMI scanning"
2706	depends on MACH_LOONGSON64
2707	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2708	default y
2709	help
2710	  Enabled scanning of DMI to identify machine quirks. Say Y
2711	  here unless you have verified that your setup is not
2712	  affected by entries in the DMI blacklist. Required by PNP
2713	  BIOS code.
2714
2715config SMP
2716	bool "Multi-Processing support"
2717	depends on SYS_SUPPORTS_SMP
2718	help
2719	  This enables support for systems with more than one CPU. If you have
2720	  a system with only one CPU, say N. If you have a system with more
2721	  than one CPU, say Y.
2722
2723	  If you say N here, the kernel will run on uni- and multiprocessor
2724	  machines, but will use only one CPU of a multiprocessor machine. If
2725	  you say Y here, the kernel will run on many, but not all,
2726	  uniprocessor machines. On a uniprocessor machine, the kernel
2727	  will run faster if you say N here.
2728
2729	  People using multiprocessor machines who say Y here should also say
2730	  Y to "Enhanced Real Time Clock Support", below.
2731
2732	  See also the SMP-HOWTO available at
2733	  <https://www.tldp.org/docs.html#howto>.
2734
2735	  If you don't know what to do here, say N.
2736
2737config HOTPLUG_CPU
2738	bool "Support for hot-pluggable CPUs"
2739	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2740	help
2741	  Say Y here to allow turning CPUs off and on. CPUs can be
2742	  controlled through /sys/devices/system/cpu.
2743	  (Note: power management support will enable this option
2744	    automatically on SMP systems. )
2745	  Say N if you want to disable CPU hotplug.
2746
2747config SMP_UP
2748	bool
2749
2750config SYS_SUPPORTS_MIPS_CPS
2751	bool
2752
2753config SYS_SUPPORTS_SMP
2754	bool
2755
2756config NR_CPUS_DEFAULT_4
2757	bool
2758
2759config NR_CPUS_DEFAULT_8
2760	bool
2761
2762config NR_CPUS_DEFAULT_16
2763	bool
2764
2765config NR_CPUS_DEFAULT_32
2766	bool
2767
2768config NR_CPUS_DEFAULT_64
2769	bool
2770
2771config NR_CPUS
2772	int "Maximum number of CPUs (2-256)"
2773	range 2 256
2774	depends on SMP
2775	default "4" if NR_CPUS_DEFAULT_4
2776	default "8" if NR_CPUS_DEFAULT_8
2777	default "16" if NR_CPUS_DEFAULT_16
2778	default "32" if NR_CPUS_DEFAULT_32
2779	default "64" if NR_CPUS_DEFAULT_64
2780	help
2781	  This allows you to specify the maximum number of CPUs which this
2782	  kernel will support.  The maximum supported value is 32 for 32-bit
2783	  kernel and 64 for 64-bit kernels; the minimum value which makes
2784	  sense is 1 for Qemu (useful only for kernel debugging purposes)
2785	  and 2 for all others.
2786
2787	  This is purely to save memory - each supported CPU adds
2788	  approximately eight kilobytes to the kernel image.  For best
2789	  performance should round up your number of processors to the next
2790	  power of two.
2791
2792config MIPS_PERF_SHARED_TC_COUNTERS
2793	bool
2794
2795config MIPS_NR_CPU_NR_MAP_1024
2796	bool
2797
2798config MIPS_NR_CPU_NR_MAP
2799	int
2800	depends on SMP
2801	default 1024 if MIPS_NR_CPU_NR_MAP_1024
2802	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2803
2804#
2805# Timer Interrupt Frequency Configuration
2806#
2807
2808choice
2809	prompt "Timer frequency"
2810	default HZ_250
2811	help
2812	  Allows the configuration of the timer frequency.
2813
2814	config HZ_24
2815		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2816
2817	config HZ_48
2818		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
2819
2820	config HZ_100
2821		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2822
2823	config HZ_128
2824		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2825
2826	config HZ_250
2827		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2828
2829	config HZ_256
2830		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2831
2832	config HZ_1000
2833		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2834
2835	config HZ_1024
2836		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2837
2838endchoice
2839
2840config SYS_SUPPORTS_24HZ
2841	bool
2842
2843config SYS_SUPPORTS_48HZ
2844	bool
2845
2846config SYS_SUPPORTS_100HZ
2847	bool
2848
2849config SYS_SUPPORTS_128HZ
2850	bool
2851
2852config SYS_SUPPORTS_250HZ
2853	bool
2854
2855config SYS_SUPPORTS_256HZ
2856	bool
2857
2858config SYS_SUPPORTS_1000HZ
2859	bool
2860
2861config SYS_SUPPORTS_1024HZ
2862	bool
2863
2864config SYS_SUPPORTS_ARBIT_HZ
2865	bool
2866	default y if !SYS_SUPPORTS_24HZ && \
2867		     !SYS_SUPPORTS_48HZ && \
2868		     !SYS_SUPPORTS_100HZ && \
2869		     !SYS_SUPPORTS_128HZ && \
2870		     !SYS_SUPPORTS_250HZ && \
2871		     !SYS_SUPPORTS_256HZ && \
2872		     !SYS_SUPPORTS_1000HZ && \
2873		     !SYS_SUPPORTS_1024HZ
2874
2875config HZ
2876	int
2877	default 24 if HZ_24
2878	default 48 if HZ_48
2879	default 100 if HZ_100
2880	default 128 if HZ_128
2881	default 250 if HZ_250
2882	default 256 if HZ_256
2883	default 1000 if HZ_1000
2884	default 1024 if HZ_1024
2885
2886config SCHED_HRTICK
2887	def_bool HIGH_RES_TIMERS
2888
2889config KEXEC
2890	bool "Kexec system call"
2891	select KEXEC_CORE
2892	help
2893	  kexec is a system call that implements the ability to shutdown your
2894	  current kernel, and to start another kernel.  It is like a reboot
2895	  but it is independent of the system firmware.   And like a reboot
2896	  you can start any kernel with it, not just Linux.
2897
2898	  The name comes from the similarity to the exec system call.
2899
2900	  It is an ongoing process to be certain the hardware in a machine
2901	  is properly shutdown, so do not be surprised if this code does not
2902	  initially work for you.  As of this writing the exact hardware
2903	  interface is strongly in flux, so no good recommendation can be
2904	  made.
2905
2906config CRASH_DUMP
2907	bool "Kernel crash dumps"
2908	help
2909	  Generate crash dump after being started by kexec.
2910	  This should be normally only set in special crash dump kernels
2911	  which are loaded in the main kernel with kexec-tools into
2912	  a specially reserved region and then later executed after
2913	  a crash by kdump/kexec. The crash dump kernel must be compiled
2914	  to a memory address not used by the main kernel or firmware using
2915	  PHYSICAL_START.
2916
2917config PHYSICAL_START
2918	hex "Physical address where the kernel is loaded"
2919	default "0xffffffff84000000"
2920	depends on CRASH_DUMP
2921	help
2922	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
2923	  If you plan to use kernel for capturing the crash dump change
2924	  this value to start of the reserved region (the "X" value as
2925	  specified in the "crashkernel=YM@XM" command line boot parameter
2926	  passed to the panic-ed kernel).
2927
2928config MIPS_O32_FP64_SUPPORT
2929	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
2930	depends on 32BIT || MIPS32_O32
2931	help
2932	  When this is enabled, the kernel will support use of 64-bit floating
2933	  point registers with binaries using the O32 ABI along with the
2934	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2935	  32-bit MIPS systems this support is at the cost of increasing the
2936	  size and complexity of the compiled FPU emulator. Thus if you are
2937	  running a MIPS32 system and know that none of your userland binaries
2938	  will require 64-bit floating point, you may wish to reduce the size
2939	  of your kernel & potentially improve FP emulation performance by
2940	  saying N here.
2941
2942	  Although binutils currently supports use of this flag the details
2943	  concerning its effect upon the O32 ABI in userland are still being
2944	  worked on. In order to avoid userland becoming dependent upon current
2945	  behaviour before the details have been finalised, this option should
2946	  be considered experimental and only enabled by those working upon
2947	  said details.
2948
2949	  If unsure, say N.
2950
2951config USE_OF
2952	bool
2953	select OF
2954	select OF_EARLY_FLATTREE
2955	select IRQ_DOMAIN
2956
2957config UHI_BOOT
2958	bool
2959
2960config BUILTIN_DTB
2961	bool
2962
2963choice
2964	prompt "Kernel appended dtb support" if USE_OF
2965	default MIPS_NO_APPENDED_DTB
2966
2967	config MIPS_NO_APPENDED_DTB
2968		bool "None"
2969		help
2970		  Do not enable appended dtb support.
2971
2972	config MIPS_ELF_APPENDED_DTB
2973		bool "vmlinux"
2974		help
2975		  With this option, the boot code will look for a device tree binary
2976		  DTB) included in the vmlinux ELF section .appended_dtb. By default
2977		  it is empty and the DTB can be appended using binutils command
2978		  objcopy:
2979
2980		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
2981
2982		  This is meant as a backward compatibility convenience for those
2983		  systems with a bootloader that can't be upgraded to accommodate
2984		  the documented boot protocol using a device tree.
2985
2986	config MIPS_RAW_APPENDED_DTB
2987		bool "vmlinux.bin or vmlinuz.bin"
2988		help
2989		  With this option, the boot code will look for a device tree binary
2990		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
2991		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
2992
2993		  This is meant as a backward compatibility convenience for those
2994		  systems with a bootloader that can't be upgraded to accommodate
2995		  the documented boot protocol using a device tree.
2996
2997		  Beware that there is very little in terms of protection against
2998		  this option being confused by leftover garbage in memory that might
2999		  look like a DTB header after a reboot if no actual DTB is appended
3000		  to vmlinux.bin.  Do not leave this option active in a production kernel
3001		  if you don't intend to always append a DTB.
3002endchoice
3003
3004choice
3005	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
3006	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
3007					 !MACH_LOONGSON64 && !MIPS_MALTA && \
3008					 !CAVIUM_OCTEON_SOC
3009	default MIPS_CMDLINE_FROM_BOOTLOADER
3010
3011	config MIPS_CMDLINE_FROM_DTB
3012		depends on USE_OF
3013		bool "Dtb kernel arguments if available"
3014
3015	config MIPS_CMDLINE_DTB_EXTEND
3016		depends on USE_OF
3017		bool "Extend dtb kernel arguments with bootloader arguments"
3018
3019	config MIPS_CMDLINE_FROM_BOOTLOADER
3020		bool "Bootloader kernel arguments if available"
3021
3022	config MIPS_CMDLINE_BUILTIN_EXTEND
3023		depends on CMDLINE_BOOL
3024		bool "Extend builtin kernel arguments with bootloader arguments"
3025endchoice
3026
3027endmenu
3028
3029config LOCKDEP_SUPPORT
3030	bool
3031	default y
3032
3033config STACKTRACE_SUPPORT
3034	bool
3035	default y
3036
3037config PGTABLE_LEVELS
3038	int
3039	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3040	default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
3041	default 2
3042
3043config MIPS_AUTO_PFN_OFFSET
3044	bool
3045
3046menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3047
3048config PCI_DRIVERS_GENERIC
3049	select PCI_DOMAINS_GENERIC if PCI
3050	bool
3051
3052config PCI_DRIVERS_LEGACY
3053	def_bool !PCI_DRIVERS_GENERIC
3054	select NO_GENERIC_PCI_IOPORT_MAP
3055	select PCI_DOMAINS if PCI
3056
3057#
3058# ISA support is now enabled via select.  Too many systems still have the one
3059# or other ISA chip on the board that users don't know about so don't expect
3060# users to choose the right thing ...
3061#
3062config ISA
3063	bool
3064
3065config TC
3066	bool "TURBOchannel support"
3067	depends on MACH_DECSTATION
3068	help
3069	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3070	  processors.  TURBOchannel programming specifications are available
3071	  at:
3072	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3073	  and:
3074	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3075	  Linux driver support status is documented at:
3076	  <http://www.linux-mips.org/wiki/DECstation>
3077
3078config MMU
3079	bool
3080	default y
3081
3082config ARCH_MMAP_RND_BITS_MIN
3083	default 12 if 64BIT
3084	default 8
3085
3086config ARCH_MMAP_RND_BITS_MAX
3087	default 18 if 64BIT
3088	default 15
3089
3090config ARCH_MMAP_RND_COMPAT_BITS_MIN
3091	default 8
3092
3093config ARCH_MMAP_RND_COMPAT_BITS_MAX
3094	default 15
3095
3096config I8253
3097	bool
3098	select CLKSRC_I8253
3099	select CLKEVT_I8253
3100	select MIPS_EXTERNAL_TIMER
3101endmenu
3102
3103config TRAD_SIGNALS
3104	bool
3105
3106config MIPS32_COMPAT
3107	bool
3108
3109config COMPAT
3110	bool
3111
3112config MIPS32_O32
3113	bool "Kernel support for o32 binaries"
3114	depends on 64BIT
3115	select ARCH_WANT_OLD_COMPAT_IPC
3116	select COMPAT
3117	select MIPS32_COMPAT
3118	help
3119	  Select this option if you want to run o32 binaries.  These are pure
3120	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
3121	  existing binaries are in this format.
3122
3123	  If unsure, say Y.
3124
3125config MIPS32_N32
3126	bool "Kernel support for n32 binaries"
3127	depends on 64BIT
3128	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
3129	select COMPAT
3130	select MIPS32_COMPAT
3131	help
3132	  Select this option if you want to run n32 binaries.  These are
3133	  64-bit binaries using 32-bit quantities for addressing and certain
3134	  data that would normally be 64-bit.  They are used in special
3135	  cases.
3136
3137	  If unsure, say N.
3138
3139config CC_HAS_MNO_BRANCH_LIKELY
3140	def_bool y
3141	depends on $(cc-option,-mno-branch-likely)
3142
3143# https://github.com/llvm/llvm-project/issues/61045
3144config CC_HAS_BROKEN_INLINE_COMPAT_BRANCH
3145	def_bool y if CC_IS_CLANG
3146
3147menu "Power management options"
3148
3149config ARCH_HIBERNATION_POSSIBLE
3150	def_bool y
3151	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3152
3153config ARCH_SUSPEND_POSSIBLE
3154	def_bool y
3155	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3156
3157source "kernel/power/Kconfig"
3158
3159endmenu
3160
3161config MIPS_EXTERNAL_TIMER
3162	bool
3163
3164menu "CPU Power Management"
3165
3166if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3167source "drivers/cpufreq/Kconfig"
3168endif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3169
3170source "drivers/cpuidle/Kconfig"
3171
3172endmenu
3173
3174source "arch/mips/kvm/Kconfig"
3175
3176source "arch/mips/vdso/Kconfig"
3177