xref: /openbmc/linux/arch/mips/Kconfig (revision 4a0a1436)
1# SPDX-License-Identifier: GPL-2.0
2config MIPS
3	bool
4	default y
5	select ARCH_32BIT_OFF_T if !64BIT
6	select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
7	select ARCH_HAS_CURRENT_STACK_POINTER
8	select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
9	select ARCH_HAS_FORTIFY_SOURCE
10	select ARCH_HAS_KCOV
11	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
12	select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
13	select ARCH_HAS_STRNCPY_FROM_USER
14	select ARCH_HAS_STRNLEN_USER
15	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
16	select ARCH_HAS_UBSAN_SANITIZE_ALL
17	select ARCH_HAS_GCOV_PROFILE_ALL
18	select ARCH_KEEP_MEMBLOCK
19	select ARCH_SUPPORTS_UPROBES
20	select ARCH_USE_BUILTIN_BSWAP
21	select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
22	select ARCH_USE_MEMTEST
23	select ARCH_USE_QUEUED_RWLOCKS
24	select ARCH_USE_QUEUED_SPINLOCKS
25	select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES
26	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
27	select ARCH_WANT_IPC_PARSE_VERSION
28	select ARCH_WANT_LD_ORPHAN_WARN
29	select BUILDTIME_TABLE_SORT
30	select CLONE_BACKWARDS
31	select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
32	select CPU_PM if CPU_IDLE
33	select GENERIC_ATOMIC64 if !64BIT
34	select GENERIC_CMOS_UPDATE
35	select GENERIC_CPU_AUTOPROBE
36	select GENERIC_GETTIMEOFDAY
37	select GENERIC_IOMAP
38	select GENERIC_IRQ_PROBE
39	select GENERIC_IRQ_SHOW
40	select GENERIC_ISA_DMA if EISA
41	select GENERIC_LIB_ASHLDI3
42	select GENERIC_LIB_ASHRDI3
43	select GENERIC_LIB_CMPDI2
44	select GENERIC_LIB_LSHRDI3
45	select GENERIC_LIB_UCMPDI2
46	select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
47	select GENERIC_SMP_IDLE_THREAD
48	select GENERIC_TIME_VSYSCALL
49	select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
50	select HAVE_ARCH_COMPILER_H
51	select HAVE_ARCH_JUMP_LABEL
52	select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
53	select HAVE_ARCH_MMAP_RND_BITS if MMU
54	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
55	select HAVE_ARCH_SECCOMP_FILTER
56	select HAVE_ARCH_TRACEHOOK
57	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
58	select HAVE_ASM_MODVERSIONS
59	select HAVE_CONTEXT_TRACKING
60	select HAVE_TIF_NOHZ
61	select HAVE_C_RECORDMCOUNT
62	select HAVE_DEBUG_KMEMLEAK
63	select HAVE_DEBUG_STACKOVERFLOW
64	select HAVE_DMA_CONTIGUOUS
65	select HAVE_DYNAMIC_FTRACE
66	select HAVE_EBPF_JIT if !CPU_MICROMIPS && \
67				!CPU_DADDI_WORKAROUNDS && \
68				!CPU_R4000_WORKAROUNDS && \
69				!CPU_R4400_WORKAROUNDS
70	select HAVE_EXIT_THREAD
71	select HAVE_FAST_GUP
72	select HAVE_FTRACE_MCOUNT_RECORD
73	select HAVE_FUNCTION_GRAPH_TRACER
74	select HAVE_FUNCTION_TRACER
75	select HAVE_GCC_PLUGINS
76	select HAVE_GENERIC_VDSO
77	select HAVE_IOREMAP_PROT
78	select HAVE_IRQ_EXIT_ON_IRQ_STACK
79	select HAVE_IRQ_TIME_ACCOUNTING
80	select HAVE_KPROBES
81	select HAVE_KRETPROBES
82	select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
83	select HAVE_MOD_ARCH_SPECIFIC
84	select HAVE_NMI
85	select HAVE_PERF_EVENTS
86	select HAVE_PERF_REGS
87	select HAVE_PERF_USER_STACK_DUMP
88	select HAVE_REGS_AND_STACK_ACCESS_API
89	select HAVE_RSEQ
90	select HAVE_SPARSE_SYSCALL_NR
91	select HAVE_STACKPROTECTOR
92	select HAVE_SYSCALL_TRACEPOINTS
93	select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
94	select IRQ_FORCED_THREADING
95	select ISA if EISA
96	select MODULES_USE_ELF_REL if MODULES
97	select MODULES_USE_ELF_RELA if MODULES && 64BIT
98	select PERF_USE_VMALLOC
99	select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
100	select RTC_LIB
101	select SYSCTL_EXCEPTION_TRACE
102	select TRACE_IRQFLAGS_SUPPORT
103	select VIRT_TO_BUS
104	select ARCH_HAS_ELFCORE_COMPAT
105	select HAVE_ARCH_KCSAN if 64BIT
106
107config MIPS_FIXUP_BIGPHYS_ADDR
108	bool
109
110config MIPS_GENERIC
111	bool
112
113config MACH_INGENIC
114	bool
115	select SYS_SUPPORTS_32BIT_KERNEL
116	select SYS_SUPPORTS_LITTLE_ENDIAN
117	select SYS_SUPPORTS_ZBOOT
118	select DMA_NONCOHERENT
119	select ARCH_HAS_SYNC_DMA_FOR_CPU
120	select IRQ_MIPS_CPU
121	select PINCTRL
122	select GPIOLIB
123	select COMMON_CLK
124	select GENERIC_IRQ_CHIP
125	select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
126	select USE_OF
127	select CPU_SUPPORTS_CPUFREQ
128	select MIPS_EXTERNAL_TIMER
129
130menu "Machine selection"
131
132choice
133	prompt "System type"
134	default MIPS_GENERIC_KERNEL
135
136config MIPS_GENERIC_KERNEL
137	bool "Generic board-agnostic MIPS kernel"
138	select ARCH_HAS_SETUP_DMA_OPS
139	select MIPS_GENERIC
140	select BOOT_RAW
141	select BUILTIN_DTB
142	select CEVT_R4K
143	select CLKSRC_MIPS_GIC
144	select COMMON_CLK
145	select CPU_MIPSR2_IRQ_EI
146	select CPU_MIPSR2_IRQ_VI
147	select CSRC_R4K
148	select DMA_NONCOHERENT
149	select HAVE_PCI
150	select IRQ_MIPS_CPU
151	select MIPS_AUTO_PFN_OFFSET
152	select MIPS_CPU_SCACHE
153	select MIPS_GIC
154	select MIPS_L1_CACHE_SHIFT_7
155	select NO_EXCEPT_FILL
156	select PCI_DRIVERS_GENERIC
157	select SMP_UP if SMP
158	select SWAP_IO_SPACE
159	select SYS_HAS_CPU_MIPS32_R1
160	select SYS_HAS_CPU_MIPS32_R2
161	select SYS_HAS_CPU_MIPS32_R6
162	select SYS_HAS_CPU_MIPS64_R1
163	select SYS_HAS_CPU_MIPS64_R2
164	select SYS_HAS_CPU_MIPS64_R6
165	select SYS_SUPPORTS_32BIT_KERNEL
166	select SYS_SUPPORTS_64BIT_KERNEL
167	select SYS_SUPPORTS_BIG_ENDIAN
168	select SYS_SUPPORTS_HIGHMEM
169	select SYS_SUPPORTS_LITTLE_ENDIAN
170	select SYS_SUPPORTS_MICROMIPS
171	select SYS_SUPPORTS_MIPS16
172	select SYS_SUPPORTS_MIPS_CPS
173	select SYS_SUPPORTS_MULTITHREADING
174	select SYS_SUPPORTS_RELOCATABLE
175	select SYS_SUPPORTS_SMARTMIPS
176	select SYS_SUPPORTS_ZBOOT
177	select UHI_BOOT
178	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
179	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
180	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
181	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
182	select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
183	select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
184	select USE_OF
185	help
186	  Select this to build a kernel which aims to support multiple boards,
187	  generally using a flattened device tree passed from the bootloader
188	  using the boot protocol defined in the UHI (Unified Hosting
189	  Interface) specification.
190
191config MIPS_ALCHEMY
192	bool "Alchemy processor based machines"
193	select PHYS_ADDR_T_64BIT
194	select CEVT_R4K
195	select CSRC_R4K
196	select IRQ_MIPS_CPU
197	select DMA_NONCOHERENT		# Au1000,1500,1100 aren't, rest is
198	select MIPS_FIXUP_BIGPHYS_ADDR if PCI
199	select SYS_HAS_CPU_MIPS32_R1
200	select SYS_SUPPORTS_32BIT_KERNEL
201	select SYS_SUPPORTS_APM_EMULATION
202	select GPIOLIB
203	select SYS_SUPPORTS_ZBOOT
204	select COMMON_CLK
205
206config AR7
207	bool "Texas Instruments AR7"
208	select BOOT_ELF32
209	select COMMON_CLK
210	select DMA_NONCOHERENT
211	select CEVT_R4K
212	select CSRC_R4K
213	select IRQ_MIPS_CPU
214	select NO_EXCEPT_FILL
215	select SWAP_IO_SPACE
216	select SYS_HAS_CPU_MIPS32_R1
217	select SYS_HAS_EARLY_PRINTK
218	select SYS_SUPPORTS_32BIT_KERNEL
219	select SYS_SUPPORTS_LITTLE_ENDIAN
220	select SYS_SUPPORTS_MIPS16
221	select SYS_SUPPORTS_ZBOOT_UART16550
222	select GPIOLIB
223	select VLYNQ
224	help
225	  Support for the Texas Instruments AR7 System-on-a-Chip
226	  family: TNETD7100, 7200 and 7300.
227
228config ATH25
229	bool "Atheros AR231x/AR531x SoC support"
230	select CEVT_R4K
231	select CSRC_R4K
232	select DMA_NONCOHERENT
233	select IRQ_MIPS_CPU
234	select IRQ_DOMAIN
235	select SYS_HAS_CPU_MIPS32_R1
236	select SYS_SUPPORTS_BIG_ENDIAN
237	select SYS_SUPPORTS_32BIT_KERNEL
238	select SYS_HAS_EARLY_PRINTK
239	help
240	  Support for Atheros AR231x and Atheros AR531x based boards
241
242config ATH79
243	bool "Atheros AR71XX/AR724X/AR913X based boards"
244	select ARCH_HAS_RESET_CONTROLLER
245	select BOOT_RAW
246	select CEVT_R4K
247	select CSRC_R4K
248	select DMA_NONCOHERENT
249	select GPIOLIB
250	select PINCTRL
251	select COMMON_CLK
252	select IRQ_MIPS_CPU
253	select SYS_HAS_CPU_MIPS32_R2
254	select SYS_HAS_EARLY_PRINTK
255	select SYS_SUPPORTS_32BIT_KERNEL
256	select SYS_SUPPORTS_BIG_ENDIAN
257	select SYS_SUPPORTS_MIPS16
258	select SYS_SUPPORTS_ZBOOT_UART_PROM
259	select USE_OF
260	select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
261	help
262	  Support for the Atheros AR71XX/AR724X/AR913X SoCs.
263
264config BMIPS_GENERIC
265	bool "Broadcom Generic BMIPS kernel"
266	select ARCH_HAS_RESET_CONTROLLER
267	select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
268	select BOOT_RAW
269	select NO_EXCEPT_FILL
270	select USE_OF
271	select CEVT_R4K
272	select CSRC_R4K
273	select SYNC_R4K
274	select COMMON_CLK
275	select BCM6345_L1_IRQ
276	select BCM7038_L1_IRQ
277	select BCM7120_L2_IRQ
278	select BRCMSTB_L2_IRQ
279	select IRQ_MIPS_CPU
280	select DMA_NONCOHERENT
281	select SYS_SUPPORTS_32BIT_KERNEL
282	select SYS_SUPPORTS_LITTLE_ENDIAN
283	select SYS_SUPPORTS_BIG_ENDIAN
284	select SYS_SUPPORTS_HIGHMEM
285	select SYS_HAS_CPU_BMIPS32_3300
286	select SYS_HAS_CPU_BMIPS4350
287	select SYS_HAS_CPU_BMIPS4380
288	select SYS_HAS_CPU_BMIPS5000
289	select SWAP_IO_SPACE
290	select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
291	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
292	select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
293	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
294	select HARDIRQS_SW_RESEND
295	select HAVE_PCI
296	select PCI_DRIVERS_GENERIC
297	help
298	  Build a generic DT-based kernel image that boots on select
299	  BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
300	  box chips.  Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
301	  must be set appropriately for your board.
302
303config BCM47XX
304	bool "Broadcom BCM47XX based boards"
305	select BOOT_RAW
306	select CEVT_R4K
307	select CSRC_R4K
308	select DMA_NONCOHERENT
309	select HAVE_PCI
310	select IRQ_MIPS_CPU
311	select SYS_HAS_CPU_MIPS32_R1
312	select NO_EXCEPT_FILL
313	select SYS_SUPPORTS_32BIT_KERNEL
314	select SYS_SUPPORTS_LITTLE_ENDIAN
315	select SYS_SUPPORTS_MIPS16
316	select SYS_SUPPORTS_ZBOOT
317	select SYS_HAS_EARLY_PRINTK
318	select USE_GENERIC_EARLY_PRINTK_8250
319	select GPIOLIB
320	select LEDS_GPIO_REGISTER
321	select BCM47XX_NVRAM
322	select BCM47XX_SPROM
323	select BCM47XX_SSB if !BCM47XX_BCMA
324	help
325	  Support for BCM47XX based boards
326
327config BCM63XX
328	bool "Broadcom BCM63XX based boards"
329	select BOOT_RAW
330	select CEVT_R4K
331	select CSRC_R4K
332	select SYNC_R4K
333	select DMA_NONCOHERENT
334	select IRQ_MIPS_CPU
335	select SYS_SUPPORTS_32BIT_KERNEL
336	select SYS_SUPPORTS_BIG_ENDIAN
337	select SYS_HAS_EARLY_PRINTK
338	select SYS_HAS_CPU_BMIPS32_3300
339	select SYS_HAS_CPU_BMIPS4350
340	select SYS_HAS_CPU_BMIPS4380
341	select SWAP_IO_SPACE
342	select GPIOLIB
343	select MIPS_L1_CACHE_SHIFT_4
344	select HAVE_LEGACY_CLK
345	help
346	  Support for BCM63XX based boards
347
348config MIPS_COBALT
349	bool "Cobalt Server"
350	select CEVT_R4K
351	select CSRC_R4K
352	select CEVT_GT641XX
353	select DMA_NONCOHERENT
354	select FORCE_PCI
355	select I8253
356	select I8259
357	select IRQ_MIPS_CPU
358	select IRQ_GT641XX
359	select PCI_GT64XXX_PCI0
360	select SYS_HAS_CPU_NEVADA
361	select SYS_HAS_EARLY_PRINTK
362	select SYS_SUPPORTS_32BIT_KERNEL
363	select SYS_SUPPORTS_64BIT_KERNEL
364	select SYS_SUPPORTS_LITTLE_ENDIAN
365	select USE_GENERIC_EARLY_PRINTK_8250
366
367config MACH_DECSTATION
368	bool "DECstations"
369	select BOOT_ELF32
370	select CEVT_DS1287
371	select CEVT_R4K if CPU_R4X00
372	select CSRC_IOASIC
373	select CSRC_R4K if CPU_R4X00
374	select CPU_DADDI_WORKAROUNDS if 64BIT
375	select CPU_R4000_WORKAROUNDS if 64BIT
376	select CPU_R4400_WORKAROUNDS if 64BIT
377	select DMA_NONCOHERENT
378	select NO_IOPORT_MAP
379	select IRQ_MIPS_CPU
380	select SYS_HAS_CPU_R3000
381	select SYS_HAS_CPU_R4X00
382	select SYS_SUPPORTS_32BIT_KERNEL
383	select SYS_SUPPORTS_64BIT_KERNEL
384	select SYS_SUPPORTS_LITTLE_ENDIAN
385	select SYS_SUPPORTS_128HZ
386	select SYS_SUPPORTS_256HZ
387	select SYS_SUPPORTS_1024HZ
388	select MIPS_L1_CACHE_SHIFT_4
389	help
390	  This enables support for DEC's MIPS based workstations.  For details
391	  see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
392	  DECstation porting pages on <http://decstation.unix-ag.org/>.
393
394	  If you have one of the following DECstation Models you definitely
395	  want to choose R4xx0 for the CPU Type:
396
397		DECstation 5000/50
398		DECstation 5000/150
399		DECstation 5000/260
400		DECsystem 5900/260
401
402	  otherwise choose R3000.
403
404config MACH_JAZZ
405	bool "Jazz family of machines"
406	select ARC_MEMORY
407	select ARC_PROMLIB
408	select ARCH_MIGHT_HAVE_PC_PARPORT
409	select ARCH_MIGHT_HAVE_PC_SERIO
410	select DMA_OPS
411	select FW_ARC
412	select FW_ARC32
413	select ARCH_MAY_HAVE_PC_FDC
414	select CEVT_R4K
415	select CSRC_R4K
416	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
417	select GENERIC_ISA_DMA
418	select HAVE_PCSPKR_PLATFORM
419	select IRQ_MIPS_CPU
420	select I8253
421	select I8259
422	select ISA
423	select SYS_HAS_CPU_R4X00
424	select SYS_SUPPORTS_32BIT_KERNEL
425	select SYS_SUPPORTS_64BIT_KERNEL
426	select SYS_SUPPORTS_100HZ
427	select SYS_SUPPORTS_LITTLE_ENDIAN
428	help
429	  This a family of machines based on the MIPS R4030 chipset which was
430	  used by several vendors to build RISC/os and Windows NT workstations.
431	  Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
432	  Olivetti M700-10 workstations.
433
434config MACH_INGENIC_SOC
435	bool "Ingenic SoC based machines"
436	select MIPS_GENERIC
437	select MACH_INGENIC
438	select SYS_SUPPORTS_ZBOOT_UART16550
439	select CPU_SUPPORTS_CPUFREQ
440	select MIPS_EXTERNAL_TIMER
441
442config LANTIQ
443	bool "Lantiq based platforms"
444	select DMA_NONCOHERENT
445	select IRQ_MIPS_CPU
446	select CEVT_R4K
447	select CSRC_R4K
448	select SYS_HAS_CPU_MIPS32_R1
449	select SYS_HAS_CPU_MIPS32_R2
450	select SYS_SUPPORTS_BIG_ENDIAN
451	select SYS_SUPPORTS_32BIT_KERNEL
452	select SYS_SUPPORTS_MIPS16
453	select SYS_SUPPORTS_MULTITHREADING
454	select SYS_SUPPORTS_VPE_LOADER
455	select SYS_HAS_EARLY_PRINTK
456	select GPIOLIB
457	select SWAP_IO_SPACE
458	select BOOT_RAW
459	select HAVE_LEGACY_CLK
460	select USE_OF
461	select PINCTRL
462	select PINCTRL_LANTIQ
463	select ARCH_HAS_RESET_CONTROLLER
464	select RESET_CONTROLLER
465
466config MACH_LOONGSON32
467	bool "Loongson 32-bit family of machines"
468	select SYS_SUPPORTS_ZBOOT
469	help
470	  This enables support for the Loongson-1 family of machines.
471
472	  Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
473	  the Institute of Computing Technology (ICT), Chinese Academy of
474	  Sciences (CAS).
475
476config MACH_LOONGSON2EF
477	bool "Loongson-2E/F family of machines"
478	select SYS_SUPPORTS_ZBOOT
479	help
480	  This enables the support of early Loongson-2E/F family of machines.
481
482config MACH_LOONGSON64
483	bool "Loongson 64-bit family of machines"
484	select ARCH_SPARSEMEM_ENABLE
485	select ARCH_MIGHT_HAVE_PC_PARPORT
486	select ARCH_MIGHT_HAVE_PC_SERIO
487	select GENERIC_ISA_DMA_SUPPORT_BROKEN
488	select BOOT_ELF32
489	select BOARD_SCACHE
490	select CSRC_R4K
491	select CEVT_R4K
492	select CPU_HAS_WB
493	select FORCE_PCI
494	select ISA
495	select I8259
496	select IRQ_MIPS_CPU
497	select NO_EXCEPT_FILL
498	select NR_CPUS_DEFAULT_64
499	select USE_GENERIC_EARLY_PRINTK_8250
500	select PCI_DRIVERS_GENERIC
501	select SYS_HAS_CPU_LOONGSON64
502	select SYS_HAS_EARLY_PRINTK
503	select SYS_SUPPORTS_SMP
504	select SYS_SUPPORTS_HOTPLUG_CPU
505	select SYS_SUPPORTS_NUMA
506	select SYS_SUPPORTS_64BIT_KERNEL
507	select SYS_SUPPORTS_HIGHMEM
508	select SYS_SUPPORTS_LITTLE_ENDIAN
509	select SYS_SUPPORTS_ZBOOT
510	select SYS_SUPPORTS_RELOCATABLE
511	select ZONE_DMA32
512	select COMMON_CLK
513	select USE_OF
514	select BUILTIN_DTB
515	select PCI_HOST_GENERIC
516	help
517	  This enables the support of Loongson-2/3 family of machines.
518
519	  Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
520	  GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
521	  and Loongson-2F which will be removed), developed by the Institute
522	  of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
523
524config MIPS_MALTA
525	bool "MIPS Malta board"
526	select ARCH_MAY_HAVE_PC_FDC
527	select ARCH_MIGHT_HAVE_PC_PARPORT
528	select ARCH_MIGHT_HAVE_PC_SERIO
529	select BOOT_ELF32
530	select BOOT_RAW
531	select BUILTIN_DTB
532	select CEVT_R4K
533	select CLKSRC_MIPS_GIC
534	select COMMON_CLK
535	select CSRC_R4K
536	select DMA_NONCOHERENT
537	select GENERIC_ISA_DMA
538	select HAVE_PCSPKR_PLATFORM
539	select HAVE_PCI
540	select I8253
541	select I8259
542	select IRQ_MIPS_CPU
543	select MIPS_BONITO64
544	select MIPS_CPU_SCACHE
545	select MIPS_GIC
546	select MIPS_L1_CACHE_SHIFT_6
547	select MIPS_MSC
548	select PCI_GT64XXX_PCI0
549	select SMP_UP if SMP
550	select SWAP_IO_SPACE
551	select SYS_HAS_CPU_MIPS32_R1
552	select SYS_HAS_CPU_MIPS32_R2
553	select SYS_HAS_CPU_MIPS32_R3_5
554	select SYS_HAS_CPU_MIPS32_R5
555	select SYS_HAS_CPU_MIPS32_R6
556	select SYS_HAS_CPU_MIPS64_R1
557	select SYS_HAS_CPU_MIPS64_R2
558	select SYS_HAS_CPU_MIPS64_R6
559	select SYS_HAS_CPU_NEVADA
560	select SYS_HAS_CPU_RM7000
561	select SYS_SUPPORTS_32BIT_KERNEL
562	select SYS_SUPPORTS_64BIT_KERNEL
563	select SYS_SUPPORTS_BIG_ENDIAN
564	select SYS_SUPPORTS_HIGHMEM
565	select SYS_SUPPORTS_LITTLE_ENDIAN
566	select SYS_SUPPORTS_MICROMIPS
567	select SYS_SUPPORTS_MIPS16
568	select SYS_SUPPORTS_MIPS_CMP
569	select SYS_SUPPORTS_MIPS_CPS
570	select SYS_SUPPORTS_MULTITHREADING
571	select SYS_SUPPORTS_RELOCATABLE
572	select SYS_SUPPORTS_SMARTMIPS
573	select SYS_SUPPORTS_VPE_LOADER
574	select SYS_SUPPORTS_ZBOOT
575	select USE_OF
576	select WAR_ICACHE_REFILLS
577	select ZONE_DMA32 if 64BIT
578	help
579	  This enables support for the MIPS Technologies Malta evaluation
580	  board.
581
582config MACH_PIC32
583	bool "Microchip PIC32 Family"
584	help
585	  This enables support for the Microchip PIC32 family of platforms.
586
587	  Microchip PIC32 is a family of general-purpose 32 bit MIPS core
588	  microcontrollers.
589
590config MACH_VR41XX
591	bool "NEC VR4100 series based machines"
592	select CEVT_R4K
593	select CSRC_R4K
594	select SYS_HAS_CPU_VR41XX
595	select SYS_SUPPORTS_MIPS16
596	select GPIOLIB
597
598config MACH_NINTENDO64
599	bool "Nintendo 64 console"
600	select CEVT_R4K
601	select CSRC_R4K
602	select SYS_HAS_CPU_R4300
603	select SYS_SUPPORTS_BIG_ENDIAN
604	select SYS_SUPPORTS_ZBOOT
605	select SYS_SUPPORTS_32BIT_KERNEL
606	select SYS_SUPPORTS_64BIT_KERNEL
607	select DMA_NONCOHERENT
608	select IRQ_MIPS_CPU
609
610config RALINK
611	bool "Ralink based machines"
612	select CEVT_R4K
613	select COMMON_CLK
614	select CSRC_R4K
615	select BOOT_RAW
616	select DMA_NONCOHERENT
617	select IRQ_MIPS_CPU
618	select USE_OF
619	select SYS_HAS_CPU_MIPS32_R1
620	select SYS_HAS_CPU_MIPS32_R2
621	select SYS_SUPPORTS_32BIT_KERNEL
622	select SYS_SUPPORTS_LITTLE_ENDIAN
623	select SYS_SUPPORTS_MIPS16
624	select SYS_SUPPORTS_ZBOOT
625	select SYS_HAS_EARLY_PRINTK
626	select ARCH_HAS_RESET_CONTROLLER
627	select RESET_CONTROLLER
628
629config MACH_REALTEK_RTL
630	bool "Realtek RTL838x/RTL839x based machines"
631	select MIPS_GENERIC
632	select DMA_NONCOHERENT
633	select IRQ_MIPS_CPU
634	select CSRC_R4K
635	select CEVT_R4K
636	select SYS_HAS_CPU_MIPS32_R1
637	select SYS_HAS_CPU_MIPS32_R2
638	select SYS_SUPPORTS_BIG_ENDIAN
639	select SYS_SUPPORTS_32BIT_KERNEL
640	select SYS_SUPPORTS_MIPS16
641	select SYS_SUPPORTS_MULTITHREADING
642	select SYS_SUPPORTS_VPE_LOADER
643	select BOOT_RAW
644	select PINCTRL
645	select USE_OF
646
647config SGI_IP22
648	bool "SGI IP22 (Indy/Indigo2)"
649	select ARC_MEMORY
650	select ARC_PROMLIB
651	select FW_ARC
652	select FW_ARC32
653	select ARCH_MIGHT_HAVE_PC_SERIO
654	select BOOT_ELF32
655	select CEVT_R4K
656	select CSRC_R4K
657	select DEFAULT_SGI_PARTITION
658	select DMA_NONCOHERENT
659	select HAVE_EISA
660	select I8253
661	select I8259
662	select IP22_CPU_SCACHE
663	select IRQ_MIPS_CPU
664	select GENERIC_ISA_DMA_SUPPORT_BROKEN
665	select SGI_HAS_I8042
666	select SGI_HAS_INDYDOG
667	select SGI_HAS_HAL2
668	select SGI_HAS_SEEQ
669	select SGI_HAS_WD93
670	select SGI_HAS_ZILOG
671	select SWAP_IO_SPACE
672	select SYS_HAS_CPU_R4X00
673	select SYS_HAS_CPU_R5000
674	select SYS_HAS_EARLY_PRINTK
675	select SYS_SUPPORTS_32BIT_KERNEL
676	select SYS_SUPPORTS_64BIT_KERNEL
677	select SYS_SUPPORTS_BIG_ENDIAN
678	select WAR_R4600_V1_INDEX_ICACHEOP
679	select WAR_R4600_V1_HIT_CACHEOP
680	select WAR_R4600_V2_HIT_CACHEOP
681	select MIPS_L1_CACHE_SHIFT_7
682	help
683	  This are the SGI Indy, Challenge S and Indigo2, as well as certain
684	  OEM variants like the Tandem CMN B006S. To compile a Linux kernel
685	  that runs on these, say Y here.
686
687config SGI_IP27
688	bool "SGI IP27 (Origin200/2000)"
689	select ARCH_HAS_PHYS_TO_DMA
690	select ARCH_SPARSEMEM_ENABLE
691	select FW_ARC
692	select FW_ARC64
693	select ARC_CMDLINE_ONLY
694	select BOOT_ELF64
695	select DEFAULT_SGI_PARTITION
696	select FORCE_PCI
697	select SYS_HAS_EARLY_PRINTK
698	select HAVE_PCI
699	select IRQ_MIPS_CPU
700	select IRQ_DOMAIN_HIERARCHY
701	select NR_CPUS_DEFAULT_64
702	select PCI_DRIVERS_GENERIC
703	select PCI_XTALK_BRIDGE
704	select SYS_HAS_CPU_R10000
705	select SYS_SUPPORTS_64BIT_KERNEL
706	select SYS_SUPPORTS_BIG_ENDIAN
707	select SYS_SUPPORTS_NUMA
708	select SYS_SUPPORTS_SMP
709	select WAR_R10000_LLSC
710	select MIPS_L1_CACHE_SHIFT_7
711	select NUMA
712	help
713	  This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
714	  workstations.  To compile a Linux kernel that runs on these, say Y
715	  here.
716
717config SGI_IP28
718	bool "SGI IP28 (Indigo2 R10k)"
719	select ARC_MEMORY
720	select ARC_PROMLIB
721	select FW_ARC
722	select FW_ARC64
723	select ARCH_MIGHT_HAVE_PC_SERIO
724	select BOOT_ELF64
725	select CEVT_R4K
726	select CSRC_R4K
727	select DEFAULT_SGI_PARTITION
728	select DMA_NONCOHERENT
729	select GENERIC_ISA_DMA_SUPPORT_BROKEN
730	select IRQ_MIPS_CPU
731	select HAVE_EISA
732	select I8253
733	select I8259
734	select SGI_HAS_I8042
735	select SGI_HAS_INDYDOG
736	select SGI_HAS_HAL2
737	select SGI_HAS_SEEQ
738	select SGI_HAS_WD93
739	select SGI_HAS_ZILOG
740	select SWAP_IO_SPACE
741	select SYS_HAS_CPU_R10000
742	select SYS_HAS_EARLY_PRINTK
743	select SYS_SUPPORTS_64BIT_KERNEL
744	select SYS_SUPPORTS_BIG_ENDIAN
745	select WAR_R10000_LLSC
746	select MIPS_L1_CACHE_SHIFT_7
747	help
748	  This is the SGI Indigo2 with R10000 processor.  To compile a Linux
749	  kernel that runs on these, say Y here.
750
751config SGI_IP30
752	bool "SGI IP30 (Octane/Octane2)"
753	select ARCH_HAS_PHYS_TO_DMA
754	select FW_ARC
755	select FW_ARC64
756	select BOOT_ELF64
757	select CEVT_R4K
758	select CSRC_R4K
759	select FORCE_PCI
760	select SYNC_R4K if SMP
761	select ZONE_DMA32
762	select HAVE_PCI
763	select IRQ_MIPS_CPU
764	select IRQ_DOMAIN_HIERARCHY
765	select PCI_DRIVERS_GENERIC
766	select PCI_XTALK_BRIDGE
767	select SYS_HAS_EARLY_PRINTK
768	select SYS_HAS_CPU_R10000
769	select SYS_SUPPORTS_64BIT_KERNEL
770	select SYS_SUPPORTS_BIG_ENDIAN
771	select SYS_SUPPORTS_SMP
772	select WAR_R10000_LLSC
773	select MIPS_L1_CACHE_SHIFT_7
774	select ARC_MEMORY
775	help
776	  These are the SGI Octane and Octane2 graphics workstations.  To
777	  compile a Linux kernel that runs on these, say Y here.
778
779config SGI_IP32
780	bool "SGI IP32 (O2)"
781	select ARC_MEMORY
782	select ARC_PROMLIB
783	select ARCH_HAS_PHYS_TO_DMA
784	select FW_ARC
785	select FW_ARC32
786	select BOOT_ELF32
787	select CEVT_R4K
788	select CSRC_R4K
789	select DMA_NONCOHERENT
790	select HAVE_PCI
791	select IRQ_MIPS_CPU
792	select R5000_CPU_SCACHE
793	select RM7000_CPU_SCACHE
794	select SYS_HAS_CPU_R5000
795	select SYS_HAS_CPU_R10000 if BROKEN
796	select SYS_HAS_CPU_RM7000
797	select SYS_HAS_CPU_NEVADA
798	select SYS_SUPPORTS_64BIT_KERNEL
799	select SYS_SUPPORTS_BIG_ENDIAN
800	select WAR_ICACHE_REFILLS
801	help
802	  If you want this kernel to run on SGI O2 workstation, say Y here.
803
804config SIBYTE_CRHINE
805	bool "Sibyte BCM91120C-CRhine"
806	select BOOT_ELF32
807	select SIBYTE_BCM1120
808	select SWAP_IO_SPACE
809	select SYS_HAS_CPU_SB1
810	select SYS_SUPPORTS_BIG_ENDIAN
811	select SYS_SUPPORTS_LITTLE_ENDIAN
812
813config SIBYTE_CARMEL
814	bool "Sibyte BCM91120x-Carmel"
815	select BOOT_ELF32
816	select SIBYTE_BCM1120
817	select SWAP_IO_SPACE
818	select SYS_HAS_CPU_SB1
819	select SYS_SUPPORTS_BIG_ENDIAN
820	select SYS_SUPPORTS_LITTLE_ENDIAN
821
822config SIBYTE_CRHONE
823	bool "Sibyte BCM91125C-CRhone"
824	select BOOT_ELF32
825	select SIBYTE_BCM1125
826	select SWAP_IO_SPACE
827	select SYS_HAS_CPU_SB1
828	select SYS_SUPPORTS_BIG_ENDIAN
829	select SYS_SUPPORTS_HIGHMEM
830	select SYS_SUPPORTS_LITTLE_ENDIAN
831
832config SIBYTE_RHONE
833	bool "Sibyte BCM91125E-Rhone"
834	select BOOT_ELF32
835	select SIBYTE_BCM1125H
836	select SWAP_IO_SPACE
837	select SYS_HAS_CPU_SB1
838	select SYS_SUPPORTS_BIG_ENDIAN
839	select SYS_SUPPORTS_LITTLE_ENDIAN
840
841config SIBYTE_SWARM
842	bool "Sibyte BCM91250A-SWARM"
843	select BOOT_ELF32
844	select HAVE_PATA_PLATFORM
845	select SIBYTE_SB1250
846	select SWAP_IO_SPACE
847	select SYS_HAS_CPU_SB1
848	select SYS_SUPPORTS_BIG_ENDIAN
849	select SYS_SUPPORTS_HIGHMEM
850	select SYS_SUPPORTS_LITTLE_ENDIAN
851	select ZONE_DMA32 if 64BIT
852	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
853
854config SIBYTE_LITTLESUR
855	bool "Sibyte BCM91250C2-LittleSur"
856	select BOOT_ELF32
857	select HAVE_PATA_PLATFORM
858	select SIBYTE_SB1250
859	select SWAP_IO_SPACE
860	select SYS_HAS_CPU_SB1
861	select SYS_SUPPORTS_BIG_ENDIAN
862	select SYS_SUPPORTS_HIGHMEM
863	select SYS_SUPPORTS_LITTLE_ENDIAN
864	select ZONE_DMA32 if 64BIT
865
866config SIBYTE_SENTOSA
867	bool "Sibyte BCM91250E-Sentosa"
868	select BOOT_ELF32
869	select SIBYTE_SB1250
870	select SWAP_IO_SPACE
871	select SYS_HAS_CPU_SB1
872	select SYS_SUPPORTS_BIG_ENDIAN
873	select SYS_SUPPORTS_LITTLE_ENDIAN
874	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
875
876config SIBYTE_BIGSUR
877	bool "Sibyte BCM91480B-BigSur"
878	select BOOT_ELF32
879	select NR_CPUS_DEFAULT_4
880	select SIBYTE_BCM1x80
881	select SWAP_IO_SPACE
882	select SYS_HAS_CPU_SB1
883	select SYS_SUPPORTS_BIG_ENDIAN
884	select SYS_SUPPORTS_HIGHMEM
885	select SYS_SUPPORTS_LITTLE_ENDIAN
886	select ZONE_DMA32 if 64BIT
887	select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
888
889config SNI_RM
890	bool "SNI RM200/300/400"
891	select ARC_MEMORY
892	select ARC_PROMLIB
893	select FW_ARC if CPU_LITTLE_ENDIAN
894	select FW_ARC32 if CPU_LITTLE_ENDIAN
895	select FW_SNIPROM if CPU_BIG_ENDIAN
896	select ARCH_MAY_HAVE_PC_FDC
897	select ARCH_MIGHT_HAVE_PC_PARPORT
898	select ARCH_MIGHT_HAVE_PC_SERIO
899	select BOOT_ELF32
900	select CEVT_R4K
901	select CSRC_R4K
902	select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
903	select DMA_NONCOHERENT
904	select GENERIC_ISA_DMA
905	select HAVE_EISA
906	select HAVE_PCSPKR_PLATFORM
907	select HAVE_PCI
908	select IRQ_MIPS_CPU
909	select I8253
910	select I8259
911	select ISA
912	select MIPS_L1_CACHE_SHIFT_6
913	select SWAP_IO_SPACE if CPU_BIG_ENDIAN
914	select SYS_HAS_CPU_R4X00
915	select SYS_HAS_CPU_R5000
916	select SYS_HAS_CPU_R10000
917	select R5000_CPU_SCACHE
918	select SYS_HAS_EARLY_PRINTK
919	select SYS_SUPPORTS_32BIT_KERNEL
920	select SYS_SUPPORTS_64BIT_KERNEL
921	select SYS_SUPPORTS_BIG_ENDIAN
922	select SYS_SUPPORTS_HIGHMEM
923	select SYS_SUPPORTS_LITTLE_ENDIAN
924	select WAR_R4600_V2_HIT_CACHEOP
925	help
926	  The SNI RM200/300/400 are MIPS-based machines manufactured by
927	  Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
928	  Technology and now in turn merged with Fujitsu.  Say Y here to
929	  support this machine type.
930
931config MACH_TX49XX
932	bool "Toshiba TX49 series based machines"
933	select WAR_TX49XX_ICACHE_INDEX_INV
934
935config MIKROTIK_RB532
936	bool "Mikrotik RB532 boards"
937	select CEVT_R4K
938	select CSRC_R4K
939	select DMA_NONCOHERENT
940	select HAVE_PCI
941	select IRQ_MIPS_CPU
942	select SYS_HAS_CPU_MIPS32_R1
943	select SYS_SUPPORTS_32BIT_KERNEL
944	select SYS_SUPPORTS_LITTLE_ENDIAN
945	select SWAP_IO_SPACE
946	select BOOT_RAW
947	select GPIOLIB
948	select MIPS_L1_CACHE_SHIFT_4
949	help
950	  Support the Mikrotik(tm) RouterBoard 532 series,
951	  based on the IDT RC32434 SoC.
952
953config CAVIUM_OCTEON_SOC
954	bool "Cavium Networks Octeon SoC based boards"
955	select CEVT_R4K
956	select ARCH_HAS_PHYS_TO_DMA
957	select HAVE_RAPIDIO
958	select PHYS_ADDR_T_64BIT
959	select SYS_SUPPORTS_64BIT_KERNEL
960	select SYS_SUPPORTS_BIG_ENDIAN
961	select EDAC_SUPPORT
962	select EDAC_ATOMIC_SCRUB
963	select SYS_SUPPORTS_LITTLE_ENDIAN
964	select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
965	select SYS_HAS_EARLY_PRINTK
966	select SYS_HAS_CPU_CAVIUM_OCTEON
967	select HAVE_PCI
968	select HAVE_PLAT_DELAY
969	select HAVE_PLAT_FW_INIT_CMDLINE
970	select HAVE_PLAT_MEMCPY
971	select ZONE_DMA32
972	select GPIOLIB
973	select USE_OF
974	select ARCH_SPARSEMEM_ENABLE
975	select SYS_SUPPORTS_SMP
976	select NR_CPUS_DEFAULT_64
977	select MIPS_NR_CPU_NR_MAP_1024
978	select BUILTIN_DTB
979	select MTD
980	select MTD_COMPLEX_MAPPINGS
981	select SWIOTLB
982	select SYS_SUPPORTS_RELOCATABLE
983	help
984	  This option supports all of the Octeon reference boards from Cavium
985	  Networks. It builds a kernel that dynamically determines the Octeon
986	  CPU type and supports all known board reference implementations.
987	  Some of the supported boards are:
988		EBT3000
989		EBH3000
990		EBH3100
991		Thunder
992		Kodama
993		Hikari
994	  Say Y here for most Octeon reference boards.
995
996endchoice
997
998source "arch/mips/alchemy/Kconfig"
999source "arch/mips/ath25/Kconfig"
1000source "arch/mips/ath79/Kconfig"
1001source "arch/mips/bcm47xx/Kconfig"
1002source "arch/mips/bcm63xx/Kconfig"
1003source "arch/mips/bmips/Kconfig"
1004source "arch/mips/generic/Kconfig"
1005source "arch/mips/ingenic/Kconfig"
1006source "arch/mips/jazz/Kconfig"
1007source "arch/mips/lantiq/Kconfig"
1008source "arch/mips/pic32/Kconfig"
1009source "arch/mips/ralink/Kconfig"
1010source "arch/mips/sgi-ip27/Kconfig"
1011source "arch/mips/sibyte/Kconfig"
1012source "arch/mips/txx9/Kconfig"
1013source "arch/mips/vr41xx/Kconfig"
1014source "arch/mips/cavium-octeon/Kconfig"
1015source "arch/mips/loongson2ef/Kconfig"
1016source "arch/mips/loongson32/Kconfig"
1017source "arch/mips/loongson64/Kconfig"
1018
1019endmenu
1020
1021config GENERIC_HWEIGHT
1022	bool
1023	default y
1024
1025config GENERIC_CALIBRATE_DELAY
1026	bool
1027	default y
1028
1029config SCHED_OMIT_FRAME_POINTER
1030	bool
1031	default y
1032
1033#
1034# Select some configuration options automatically based on user selections.
1035#
1036config FW_ARC
1037	bool
1038
1039config ARCH_MAY_HAVE_PC_FDC
1040	bool
1041
1042config BOOT_RAW
1043	bool
1044
1045config CEVT_BCM1480
1046	bool
1047
1048config CEVT_DS1287
1049	bool
1050
1051config CEVT_GT641XX
1052	bool
1053
1054config CEVT_R4K
1055	bool
1056
1057config CEVT_SB1250
1058	bool
1059
1060config CEVT_TXX9
1061	bool
1062
1063config CSRC_BCM1480
1064	bool
1065
1066config CSRC_IOASIC
1067	bool
1068
1069config CSRC_R4K
1070	select CLOCKSOURCE_WATCHDOG if CPU_FREQ
1071	bool
1072
1073config CSRC_SB1250
1074	bool
1075
1076config MIPS_CLOCK_VSYSCALL
1077	def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1078
1079config GPIO_TXX9
1080	select GPIOLIB
1081	bool
1082
1083config FW_CFE
1084	bool
1085
1086config ARCH_SUPPORTS_UPROBES
1087	bool
1088
1089config DMA_PERDEV_COHERENT
1090	bool
1091	select ARCH_HAS_SETUP_DMA_OPS
1092	select DMA_NONCOHERENT
1093
1094config DMA_NONCOHERENT
1095	bool
1096	#
1097	# MIPS allows mixing "slightly different" Cacheability and Coherency
1098	# Attribute bits.  It is believed that the uncached access through
1099	# KSEG1 and the implementation specific "uncached accelerated" used
1100	# by pgprot_writcombine can be mixed, and the latter sometimes provides
1101	# significant advantages.
1102	#
1103	select ARCH_HAS_DMA_WRITE_COMBINE
1104	select ARCH_HAS_DMA_PREP_COHERENT
1105	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
1106	select ARCH_HAS_DMA_SET_UNCACHED
1107	select DMA_NONCOHERENT_MMAP
1108	select NEED_DMA_MAP_STATE
1109
1110config SYS_HAS_EARLY_PRINTK
1111	bool
1112
1113config SYS_SUPPORTS_HOTPLUG_CPU
1114	bool
1115
1116config MIPS_BONITO64
1117	bool
1118
1119config MIPS_MSC
1120	bool
1121
1122config SYNC_R4K
1123	bool
1124
1125config NO_IOPORT_MAP
1126	def_bool n
1127
1128config GENERIC_CSUM
1129	def_bool CPU_NO_LOAD_STORE_LR
1130
1131config GENERIC_ISA_DMA
1132	bool
1133	select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
1134	select ISA_DMA_API
1135
1136config GENERIC_ISA_DMA_SUPPORT_BROKEN
1137	bool
1138	select GENERIC_ISA_DMA
1139
1140config HAVE_PLAT_DELAY
1141	bool
1142
1143config HAVE_PLAT_FW_INIT_CMDLINE
1144	bool
1145
1146config HAVE_PLAT_MEMCPY
1147	bool
1148
1149config ISA_DMA_API
1150	bool
1151
1152config SYS_SUPPORTS_RELOCATABLE
1153	bool
1154	help
1155	  Selected if the platform supports relocating the kernel.
1156	  The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1157	  to allow access to command line and entropy sources.
1158
1159#
1160# Endianness selection.  Sufficiently obscure so many users don't know what to
1161# answer,so we try hard to limit the available choices.  Also the use of a
1162# choice statement should be more obvious to the user.
1163#
1164choice
1165	prompt "Endianness selection"
1166	help
1167	  Some MIPS machines can be configured for either little or big endian
1168	  byte order. These modes require different kernels and a different
1169	  Linux distribution.  In general there is one preferred byteorder for a
1170	  particular system but some systems are just as commonly used in the
1171	  one or the other endianness.
1172
1173config CPU_BIG_ENDIAN
1174	bool "Big endian"
1175	depends on SYS_SUPPORTS_BIG_ENDIAN
1176
1177config CPU_LITTLE_ENDIAN
1178	bool "Little endian"
1179	depends on SYS_SUPPORTS_LITTLE_ENDIAN
1180
1181endchoice
1182
1183config EXPORT_UASM
1184	bool
1185
1186config SYS_SUPPORTS_APM_EMULATION
1187	bool
1188
1189config SYS_SUPPORTS_BIG_ENDIAN
1190	bool
1191
1192config SYS_SUPPORTS_LITTLE_ENDIAN
1193	bool
1194
1195config MIPS_HUGE_TLB_SUPPORT
1196	def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1197
1198config IRQ_MSP_SLP
1199	bool
1200
1201config IRQ_MSP_CIC
1202	bool
1203
1204config IRQ_TXX9
1205	bool
1206
1207config IRQ_GT641XX
1208	bool
1209
1210config PCI_GT64XXX_PCI0
1211	bool
1212
1213config PCI_XTALK_BRIDGE
1214	bool
1215
1216config NO_EXCEPT_FILL
1217	bool
1218
1219config MIPS_SPRAM
1220	bool
1221
1222config SWAP_IO_SPACE
1223	bool
1224
1225config SGI_HAS_INDYDOG
1226	bool
1227
1228config SGI_HAS_HAL2
1229	bool
1230
1231config SGI_HAS_SEEQ
1232	bool
1233
1234config SGI_HAS_WD93
1235	bool
1236
1237config SGI_HAS_ZILOG
1238	bool
1239
1240config SGI_HAS_I8042
1241	bool
1242
1243config DEFAULT_SGI_PARTITION
1244	bool
1245
1246config FW_ARC32
1247	bool
1248
1249config FW_SNIPROM
1250	bool
1251
1252config BOOT_ELF32
1253	bool
1254
1255config MIPS_L1_CACHE_SHIFT_4
1256	bool
1257
1258config MIPS_L1_CACHE_SHIFT_5
1259	bool
1260
1261config MIPS_L1_CACHE_SHIFT_6
1262	bool
1263
1264config MIPS_L1_CACHE_SHIFT_7
1265	bool
1266
1267config MIPS_L1_CACHE_SHIFT
1268	int
1269	default "7" if MIPS_L1_CACHE_SHIFT_7
1270	default "6" if MIPS_L1_CACHE_SHIFT_6
1271	default "5" if MIPS_L1_CACHE_SHIFT_5
1272	default "4" if MIPS_L1_CACHE_SHIFT_4
1273	default "5"
1274
1275config ARC_CMDLINE_ONLY
1276	bool
1277
1278config ARC_CONSOLE
1279	bool "ARC console support"
1280	depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
1281
1282config ARC_MEMORY
1283	bool
1284
1285config ARC_PROMLIB
1286	bool
1287
1288config FW_ARC64
1289	bool
1290
1291config BOOT_ELF64
1292	bool
1293
1294menu "CPU selection"
1295
1296choice
1297	prompt "CPU type"
1298	default CPU_R4X00
1299
1300config CPU_LOONGSON64
1301	bool "Loongson 64-bit CPU"
1302	depends on SYS_HAS_CPU_LOONGSON64
1303	select ARCH_HAS_PHYS_TO_DMA
1304	select CPU_MIPSR2
1305	select CPU_HAS_PREFETCH
1306	select CPU_SUPPORTS_64BIT_KERNEL
1307	select CPU_SUPPORTS_HIGHMEM
1308	select CPU_SUPPORTS_HUGEPAGES
1309	select CPU_SUPPORTS_MSA
1310	select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1311	select CPU_MIPSR2_IRQ_VI
1312	select WEAK_ORDERING
1313	select WEAK_REORDERING_BEYOND_LLSC
1314	select MIPS_ASID_BITS_VARIABLE
1315	select MIPS_PGD_C0_CONTEXT
1316	select MIPS_L1_CACHE_SHIFT_6
1317	select MIPS_FP_SUPPORT
1318	select GPIOLIB
1319	select SWIOTLB
1320	select HAVE_KVM
1321	help
1322		The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1323		cores implements the MIPS64R2 instruction set with many extensions,
1324		including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1325		3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1326		Loongson-2E/2F is not covered here and will be removed in future.
1327
1328config LOONGSON3_ENHANCEMENT
1329	bool "New Loongson-3 CPU Enhancements"
1330	default n
1331	depends on CPU_LOONGSON64
1332	help
1333	  New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
1334	  R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1335	  FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
1336	  Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1337	  Fast TLB refill support, etc.
1338
1339	  This option enable those enhancements which are not probed at run
1340	  time. If you want a generic kernel to run on all Loongson 3 machines,
1341	  please say 'N' here. If you want a high-performance kernel to run on
1342	  new Loongson-3 machines only, please say 'Y' here.
1343
1344config CPU_LOONGSON3_WORKAROUNDS
1345	bool "Old Loongson-3 LLSC Workarounds"
1346	default y if SMP
1347	depends on CPU_LOONGSON64
1348	help
1349	  Loongson-3 processors have the llsc issues which require workarounds.
1350	  Without workarounds the system may hang unexpectedly.
1351
1352	  Newer Loongson-3 will fix these issues and no workarounds are needed.
1353	  The workarounds have no significant side effect on them but may
1354	  decrease the performance of the system so this option should be
1355	  disabled unless the kernel is intended to be run on old systems.
1356
1357	  If unsure, please say Y.
1358
1359config CPU_LOONGSON3_CPUCFG_EMULATION
1360	bool "Emulate the CPUCFG instruction on older Loongson cores"
1361	default y
1362	depends on CPU_LOONGSON64
1363	help
1364	  Loongson-3A R4 and newer have the CPUCFG instruction available for
1365	  userland to query CPU capabilities, much like CPUID on x86. This
1366	  option provides emulation of the instruction on older Loongson
1367	  cores, back to Loongson-3A1000.
1368
1369	  If unsure, please say Y.
1370
1371config CPU_LOONGSON2E
1372	bool "Loongson 2E"
1373	depends on SYS_HAS_CPU_LOONGSON2E
1374	select CPU_LOONGSON2EF
1375	help
1376	  The Loongson 2E processor implements the MIPS III instruction set
1377	  with many extensions.
1378
1379	  It has an internal FPGA northbridge, which is compatible to
1380	  bonito64.
1381
1382config CPU_LOONGSON2F
1383	bool "Loongson 2F"
1384	depends on SYS_HAS_CPU_LOONGSON2F
1385	select CPU_LOONGSON2EF
1386	select GPIOLIB
1387	help
1388	  The Loongson 2F processor implements the MIPS III instruction set
1389	  with many extensions.
1390
1391	  Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1392	  have a similar programming interface with FPGA northbridge used in
1393	  Loongson2E.
1394
1395config CPU_LOONGSON1B
1396	bool "Loongson 1B"
1397	depends on SYS_HAS_CPU_LOONGSON1B
1398	select CPU_LOONGSON32
1399	select LEDS_GPIO_REGISTER
1400	help
1401	  The Loongson 1B is a 32-bit SoC, which implements the MIPS32
1402	  Release 1 instruction set and part of the MIPS32 Release 2
1403	  instruction set.
1404
1405config CPU_LOONGSON1C
1406	bool "Loongson 1C"
1407	depends on SYS_HAS_CPU_LOONGSON1C
1408	select CPU_LOONGSON32
1409	select LEDS_GPIO_REGISTER
1410	help
1411	  The Loongson 1C is a 32-bit SoC, which implements the MIPS32
1412	  Release 1 instruction set and part of the MIPS32 Release 2
1413	  instruction set.
1414
1415config CPU_MIPS32_R1
1416	bool "MIPS32 Release 1"
1417	depends on SYS_HAS_CPU_MIPS32_R1
1418	select CPU_HAS_PREFETCH
1419	select CPU_SUPPORTS_32BIT_KERNEL
1420	select CPU_SUPPORTS_HIGHMEM
1421	help
1422	  Choose this option to build a kernel for release 1 or later of the
1423	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
1424	  MIPS processor are based on a MIPS32 processor.  If you know the
1425	  specific type of processor in your system, choose those that one
1426	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1427	  Release 2 of the MIPS32 architecture is available since several
1428	  years so chances are you even have a MIPS32 Release 2 processor
1429	  in which case you should choose CPU_MIPS32_R2 instead for better
1430	  performance.
1431
1432config CPU_MIPS32_R2
1433	bool "MIPS32 Release 2"
1434	depends on SYS_HAS_CPU_MIPS32_R2
1435	select CPU_HAS_PREFETCH
1436	select CPU_SUPPORTS_32BIT_KERNEL
1437	select CPU_SUPPORTS_HIGHMEM
1438	select CPU_SUPPORTS_MSA
1439	select HAVE_KVM
1440	help
1441	  Choose this option to build a kernel for release 2 or later of the
1442	  MIPS32 architecture.  Most modern embedded systems with a 32-bit
1443	  MIPS processor are based on a MIPS32 processor.  If you know the
1444	  specific type of processor in your system, choose those that one
1445	  otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1446
1447config CPU_MIPS32_R5
1448	bool "MIPS32 Release 5"
1449	depends on SYS_HAS_CPU_MIPS32_R5
1450	select CPU_HAS_PREFETCH
1451	select CPU_SUPPORTS_32BIT_KERNEL
1452	select CPU_SUPPORTS_HIGHMEM
1453	select CPU_SUPPORTS_MSA
1454	select HAVE_KVM
1455	select MIPS_O32_FP64_SUPPORT
1456	help
1457	  Choose this option to build a kernel for release 5 or later of the
1458	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1459	  family, are based on a MIPS32r5 processor. If you own an older
1460	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1461
1462config CPU_MIPS32_R6
1463	bool "MIPS32 Release 6"
1464	depends on SYS_HAS_CPU_MIPS32_R6
1465	select CPU_HAS_PREFETCH
1466	select CPU_NO_LOAD_STORE_LR
1467	select CPU_SUPPORTS_32BIT_KERNEL
1468	select CPU_SUPPORTS_HIGHMEM
1469	select CPU_SUPPORTS_MSA
1470	select HAVE_KVM
1471	select MIPS_O32_FP64_SUPPORT
1472	help
1473	  Choose this option to build a kernel for release 6 or later of the
1474	  MIPS32 architecture.  New MIPS processors, starting with the Warrior
1475	  family, are based on a MIPS32r6 processor. If you own an older
1476	  processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1477
1478config CPU_MIPS64_R1
1479	bool "MIPS64 Release 1"
1480	depends on SYS_HAS_CPU_MIPS64_R1
1481	select CPU_HAS_PREFETCH
1482	select CPU_SUPPORTS_32BIT_KERNEL
1483	select CPU_SUPPORTS_64BIT_KERNEL
1484	select CPU_SUPPORTS_HIGHMEM
1485	select CPU_SUPPORTS_HUGEPAGES
1486	help
1487	  Choose this option to build a kernel for release 1 or later of the
1488	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
1489	  MIPS processor are based on a MIPS64 processor.  If you know the
1490	  specific type of processor in your system, choose those that one
1491	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1492	  Release 2 of the MIPS64 architecture is available since several
1493	  years so chances are you even have a MIPS64 Release 2 processor
1494	  in which case you should choose CPU_MIPS64_R2 instead for better
1495	  performance.
1496
1497config CPU_MIPS64_R2
1498	bool "MIPS64 Release 2"
1499	depends on SYS_HAS_CPU_MIPS64_R2
1500	select CPU_HAS_PREFETCH
1501	select CPU_SUPPORTS_32BIT_KERNEL
1502	select CPU_SUPPORTS_64BIT_KERNEL
1503	select CPU_SUPPORTS_HIGHMEM
1504	select CPU_SUPPORTS_HUGEPAGES
1505	select CPU_SUPPORTS_MSA
1506	select HAVE_KVM
1507	help
1508	  Choose this option to build a kernel for release 2 or later of the
1509	  MIPS64 architecture.  Many modern embedded systems with a 64-bit
1510	  MIPS processor are based on a MIPS64 processor.  If you know the
1511	  specific type of processor in your system, choose those that one
1512	  otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
1513
1514config CPU_MIPS64_R5
1515	bool "MIPS64 Release 5"
1516	depends on SYS_HAS_CPU_MIPS64_R5
1517	select CPU_HAS_PREFETCH
1518	select CPU_SUPPORTS_32BIT_KERNEL
1519	select CPU_SUPPORTS_64BIT_KERNEL
1520	select CPU_SUPPORTS_HIGHMEM
1521	select CPU_SUPPORTS_HUGEPAGES
1522	select CPU_SUPPORTS_MSA
1523	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1524	select HAVE_KVM
1525	help
1526	  Choose this option to build a kernel for release 5 or later of the
1527	  MIPS64 architecture.  This is a intermediate MIPS architecture
1528	  release partly implementing release 6 features. Though there is no
1529	  any hardware known to be based on this release.
1530
1531config CPU_MIPS64_R6
1532	bool "MIPS64 Release 6"
1533	depends on SYS_HAS_CPU_MIPS64_R6
1534	select CPU_HAS_PREFETCH
1535	select CPU_NO_LOAD_STORE_LR
1536	select CPU_SUPPORTS_32BIT_KERNEL
1537	select CPU_SUPPORTS_64BIT_KERNEL
1538	select CPU_SUPPORTS_HIGHMEM
1539	select CPU_SUPPORTS_HUGEPAGES
1540	select CPU_SUPPORTS_MSA
1541	select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1542	select HAVE_KVM
1543	help
1544	  Choose this option to build a kernel for release 6 or later of the
1545	  MIPS64 architecture.  New MIPS processors, starting with the Warrior
1546	  family, are based on a MIPS64r6 processor. If you own an older
1547	  processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1548
1549config CPU_P5600
1550	bool "MIPS Warrior P5600"
1551	depends on SYS_HAS_CPU_P5600
1552	select CPU_HAS_PREFETCH
1553	select CPU_SUPPORTS_32BIT_KERNEL
1554	select CPU_SUPPORTS_HIGHMEM
1555	select CPU_SUPPORTS_MSA
1556	select CPU_SUPPORTS_CPUFREQ
1557	select CPU_MIPSR2_IRQ_VI
1558	select CPU_MIPSR2_IRQ_EI
1559	select HAVE_KVM
1560	select MIPS_O32_FP64_SUPPORT
1561	help
1562	  Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1563	  It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1564	  MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1565	  level features like up to six P5600 calculation cores, CM2 with L2
1566	  cache, IOCU/IOMMU (though might be unused depending on the system-
1567	  specific IP core configuration), GIC, CPC, virtualisation module,
1568	  eJTAG and PDtrace.
1569
1570config CPU_R3000
1571	bool "R3000"
1572	depends on SYS_HAS_CPU_R3000
1573	select CPU_HAS_WB
1574	select CPU_R3K_TLB
1575	select CPU_SUPPORTS_32BIT_KERNEL
1576	select CPU_SUPPORTS_HIGHMEM
1577	help
1578	  Please make sure to pick the right CPU type. Linux/MIPS is not
1579	  designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1580	  *not* work on R4000 machines and vice versa.  However, since most
1581	  of the supported machines have an R4000 (or similar) CPU, R4x00
1582	  might be a safe bet.  If the resulting kernel does not work,
1583	  try to recompile with R3000.
1584
1585config CPU_VR41XX
1586	bool "R41xx"
1587	depends on SYS_HAS_CPU_VR41XX
1588	select CPU_SUPPORTS_32BIT_KERNEL
1589	select CPU_SUPPORTS_64BIT_KERNEL
1590	help
1591	  The options selects support for the NEC VR4100 series of processors.
1592	  Only choose this option if you have one of these processors as a
1593	  kernel built with this option will not run on any other type of
1594	  processor or vice versa.
1595
1596config CPU_R4300
1597	bool "R4300"
1598	depends on SYS_HAS_CPU_R4300
1599	select CPU_SUPPORTS_32BIT_KERNEL
1600	select CPU_SUPPORTS_64BIT_KERNEL
1601	help
1602	  MIPS Technologies R4300-series processors.
1603
1604config CPU_R4X00
1605	bool "R4x00"
1606	depends on SYS_HAS_CPU_R4X00
1607	select CPU_SUPPORTS_32BIT_KERNEL
1608	select CPU_SUPPORTS_64BIT_KERNEL
1609	select CPU_SUPPORTS_HUGEPAGES
1610	help
1611	  MIPS Technologies R4000-series processors other than 4300, including
1612	  the R4000, R4400, R4600, and 4700.
1613
1614config CPU_TX49XX
1615	bool "R49XX"
1616	depends on SYS_HAS_CPU_TX49XX
1617	select CPU_HAS_PREFETCH
1618	select CPU_SUPPORTS_32BIT_KERNEL
1619	select CPU_SUPPORTS_64BIT_KERNEL
1620	select CPU_SUPPORTS_HUGEPAGES
1621
1622config CPU_R5000
1623	bool "R5000"
1624	depends on SYS_HAS_CPU_R5000
1625	select CPU_SUPPORTS_32BIT_KERNEL
1626	select CPU_SUPPORTS_64BIT_KERNEL
1627	select CPU_SUPPORTS_HUGEPAGES
1628	help
1629	  MIPS Technologies R5000-series processors other than the Nevada.
1630
1631config CPU_R5500
1632	bool "R5500"
1633	depends on SYS_HAS_CPU_R5500
1634	select CPU_SUPPORTS_32BIT_KERNEL
1635	select CPU_SUPPORTS_64BIT_KERNEL
1636	select CPU_SUPPORTS_HUGEPAGES
1637	help
1638	  NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1639	  instruction set.
1640
1641config CPU_NEVADA
1642	bool "RM52xx"
1643	depends on SYS_HAS_CPU_NEVADA
1644	select CPU_SUPPORTS_32BIT_KERNEL
1645	select CPU_SUPPORTS_64BIT_KERNEL
1646	select CPU_SUPPORTS_HUGEPAGES
1647	help
1648	  QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1649
1650config CPU_R10000
1651	bool "R10000"
1652	depends on SYS_HAS_CPU_R10000
1653	select CPU_HAS_PREFETCH
1654	select CPU_SUPPORTS_32BIT_KERNEL
1655	select CPU_SUPPORTS_64BIT_KERNEL
1656	select CPU_SUPPORTS_HIGHMEM
1657	select CPU_SUPPORTS_HUGEPAGES
1658	help
1659	  MIPS Technologies R10000-series processors.
1660
1661config CPU_RM7000
1662	bool "RM7000"
1663	depends on SYS_HAS_CPU_RM7000
1664	select CPU_HAS_PREFETCH
1665	select CPU_SUPPORTS_32BIT_KERNEL
1666	select CPU_SUPPORTS_64BIT_KERNEL
1667	select CPU_SUPPORTS_HIGHMEM
1668	select CPU_SUPPORTS_HUGEPAGES
1669
1670config CPU_SB1
1671	bool "SB1"
1672	depends on SYS_HAS_CPU_SB1
1673	select CPU_SUPPORTS_32BIT_KERNEL
1674	select CPU_SUPPORTS_64BIT_KERNEL
1675	select CPU_SUPPORTS_HIGHMEM
1676	select CPU_SUPPORTS_HUGEPAGES
1677	select WEAK_ORDERING
1678
1679config CPU_CAVIUM_OCTEON
1680	bool "Cavium Octeon processor"
1681	depends on SYS_HAS_CPU_CAVIUM_OCTEON
1682	select CPU_HAS_PREFETCH
1683	select CPU_SUPPORTS_64BIT_KERNEL
1684	select WEAK_ORDERING
1685	select CPU_SUPPORTS_HIGHMEM
1686	select CPU_SUPPORTS_HUGEPAGES
1687	select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1688	select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1689	select MIPS_L1_CACHE_SHIFT_7
1690	select HAVE_KVM
1691	help
1692	  The Cavium Octeon processor is a highly integrated chip containing
1693	  many ethernet hardware widgets for networking tasks. The processor
1694	  can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1695	  Full details can be found at http://www.caviumnetworks.com.
1696
1697config CPU_BMIPS
1698	bool "Broadcom BMIPS"
1699	depends on SYS_HAS_CPU_BMIPS
1700	select CPU_MIPS32
1701	select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
1702	select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1703	select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1704	select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1705	select CPU_SUPPORTS_32BIT_KERNEL
1706	select DMA_NONCOHERENT
1707	select IRQ_MIPS_CPU
1708	select SWAP_IO_SPACE
1709	select WEAK_ORDERING
1710	select CPU_SUPPORTS_HIGHMEM
1711	select CPU_HAS_PREFETCH
1712	select CPU_SUPPORTS_CPUFREQ
1713	select MIPS_EXTERNAL_TIMER
1714	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
1715	help
1716	  Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
1717
1718endchoice
1719
1720config CPU_MIPS32_3_5_FEATURES
1721	bool "MIPS32 Release 3.5 Features"
1722	depends on SYS_HAS_CPU_MIPS32_R3_5
1723	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1724		   CPU_P5600
1725	help
1726	  Choose this option to build a kernel for release 2 or later of the
1727	  MIPS32 architecture including features from the 3.5 release such as
1728	  support for Enhanced Virtual Addressing (EVA).
1729
1730config CPU_MIPS32_3_5_EVA
1731	bool "Enhanced Virtual Addressing (EVA)"
1732	depends on CPU_MIPS32_3_5_FEATURES
1733	select EVA
1734	default y
1735	help
1736	  Choose this option if you want to enable the Enhanced Virtual
1737	  Addressing (EVA) on your MIPS32 core (such as proAptiv).
1738	  One of its primary benefits is an increase in the maximum size
1739	  of lowmem (up to 3GB). If unsure, say 'N' here.
1740
1741config CPU_MIPS32_R5_FEATURES
1742	bool "MIPS32 Release 5 Features"
1743	depends on SYS_HAS_CPU_MIPS32_R5
1744	depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
1745	help
1746	  Choose this option to build a kernel for release 2 or later of the
1747	  MIPS32 architecture including features from release 5 such as
1748	  support for Extended Physical Addressing (XPA).
1749
1750config CPU_MIPS32_R5_XPA
1751	bool "Extended Physical Addressing (XPA)"
1752	depends on CPU_MIPS32_R5_FEATURES
1753	depends on !EVA
1754	depends on !PAGE_SIZE_4KB
1755	depends on SYS_SUPPORTS_HIGHMEM
1756	select XPA
1757	select HIGHMEM
1758	select PHYS_ADDR_T_64BIT
1759	default n
1760	help
1761	  Choose this option if you want to enable the Extended Physical
1762	  Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1763	  benefit is to increase physical addressing equal to or greater
1764	  than 40 bits. Note that this has the side effect of turning on
1765	  64-bit addressing which in turn makes the PTEs 64-bit in size.
1766	  If unsure, say 'N' here.
1767
1768if CPU_LOONGSON2F
1769config CPU_NOP_WORKAROUNDS
1770	bool
1771
1772config CPU_JUMP_WORKAROUNDS
1773	bool
1774
1775config CPU_LOONGSON2F_WORKAROUNDS
1776	bool "Loongson 2F Workarounds"
1777	default y
1778	select CPU_NOP_WORKAROUNDS
1779	select CPU_JUMP_WORKAROUNDS
1780	help
1781	  Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1782	  require workarounds.  Without workarounds the system may hang
1783	  unexpectedly.  For more information please refer to the gas
1784	  -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1785
1786	  Loongson 2F03 and later have fixed these issues and no workarounds
1787	  are needed.  The workarounds have no significant side effect on them
1788	  but may decrease the performance of the system so this option should
1789	  be disabled unless the kernel is intended to be run on 2F01 or 2F02
1790	  systems.
1791
1792	  If unsure, please say Y.
1793endif # CPU_LOONGSON2F
1794
1795config SYS_SUPPORTS_ZBOOT
1796	bool
1797	select HAVE_KERNEL_GZIP
1798	select HAVE_KERNEL_BZIP2
1799	select HAVE_KERNEL_LZ4
1800	select HAVE_KERNEL_LZMA
1801	select HAVE_KERNEL_LZO
1802	select HAVE_KERNEL_XZ
1803	select HAVE_KERNEL_ZSTD
1804
1805config SYS_SUPPORTS_ZBOOT_UART16550
1806	bool
1807	select SYS_SUPPORTS_ZBOOT
1808
1809config SYS_SUPPORTS_ZBOOT_UART_PROM
1810	bool
1811	select SYS_SUPPORTS_ZBOOT
1812
1813config CPU_LOONGSON2EF
1814	bool
1815	select CPU_SUPPORTS_32BIT_KERNEL
1816	select CPU_SUPPORTS_64BIT_KERNEL
1817	select CPU_SUPPORTS_HIGHMEM
1818	select CPU_SUPPORTS_HUGEPAGES
1819	select ARCH_HAS_PHYS_TO_DMA
1820
1821config CPU_LOONGSON32
1822	bool
1823	select CPU_MIPS32
1824	select CPU_MIPSR2
1825	select CPU_HAS_PREFETCH
1826	select CPU_SUPPORTS_32BIT_KERNEL
1827	select CPU_SUPPORTS_HIGHMEM
1828	select CPU_SUPPORTS_CPUFREQ
1829
1830config CPU_BMIPS32_3300
1831	select SMP_UP if SMP
1832	bool
1833
1834config CPU_BMIPS4350
1835	bool
1836	select SYS_SUPPORTS_SMP
1837	select SYS_SUPPORTS_HOTPLUG_CPU
1838
1839config CPU_BMIPS4380
1840	bool
1841	select MIPS_L1_CACHE_SHIFT_6
1842	select SYS_SUPPORTS_SMP
1843	select SYS_SUPPORTS_HOTPLUG_CPU
1844	select CPU_HAS_RIXI
1845
1846config CPU_BMIPS5000
1847	bool
1848	select MIPS_CPU_SCACHE
1849	select MIPS_L1_CACHE_SHIFT_7
1850	select SYS_SUPPORTS_SMP
1851	select SYS_SUPPORTS_HOTPLUG_CPU
1852	select CPU_HAS_RIXI
1853
1854config SYS_HAS_CPU_LOONGSON64
1855	bool
1856	select CPU_SUPPORTS_CPUFREQ
1857	select CPU_HAS_RIXI
1858
1859config SYS_HAS_CPU_LOONGSON2E
1860	bool
1861
1862config SYS_HAS_CPU_LOONGSON2F
1863	bool
1864	select CPU_SUPPORTS_CPUFREQ
1865	select CPU_SUPPORTS_ADDRWINCFG if 64BIT
1866
1867config SYS_HAS_CPU_LOONGSON1B
1868	bool
1869
1870config SYS_HAS_CPU_LOONGSON1C
1871	bool
1872
1873config SYS_HAS_CPU_MIPS32_R1
1874	bool
1875
1876config SYS_HAS_CPU_MIPS32_R2
1877	bool
1878
1879config SYS_HAS_CPU_MIPS32_R3_5
1880	bool
1881
1882config SYS_HAS_CPU_MIPS32_R5
1883	bool
1884	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1885
1886config SYS_HAS_CPU_MIPS32_R6
1887	bool
1888	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1889
1890config SYS_HAS_CPU_MIPS64_R1
1891	bool
1892
1893config SYS_HAS_CPU_MIPS64_R2
1894	bool
1895
1896config SYS_HAS_CPU_MIPS64_R5
1897	bool
1898	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1899
1900config SYS_HAS_CPU_MIPS64_R6
1901	bool
1902	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1903
1904config SYS_HAS_CPU_P5600
1905	bool
1906	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1907
1908config SYS_HAS_CPU_R3000
1909	bool
1910
1911config SYS_HAS_CPU_VR41XX
1912	bool
1913
1914config SYS_HAS_CPU_R4300
1915	bool
1916
1917config SYS_HAS_CPU_R4X00
1918	bool
1919
1920config SYS_HAS_CPU_TX49XX
1921	bool
1922
1923config SYS_HAS_CPU_R5000
1924	bool
1925
1926config SYS_HAS_CPU_R5500
1927	bool
1928
1929config SYS_HAS_CPU_NEVADA
1930	bool
1931
1932config SYS_HAS_CPU_R10000
1933	bool
1934	select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1935
1936config SYS_HAS_CPU_RM7000
1937	bool
1938
1939config SYS_HAS_CPU_SB1
1940	bool
1941
1942config SYS_HAS_CPU_CAVIUM_OCTEON
1943	bool
1944
1945config SYS_HAS_CPU_BMIPS
1946	bool
1947
1948config SYS_HAS_CPU_BMIPS32_3300
1949	bool
1950	select SYS_HAS_CPU_BMIPS
1951
1952config SYS_HAS_CPU_BMIPS4350
1953	bool
1954	select SYS_HAS_CPU_BMIPS
1955
1956config SYS_HAS_CPU_BMIPS4380
1957	bool
1958	select SYS_HAS_CPU_BMIPS
1959
1960config SYS_HAS_CPU_BMIPS5000
1961	bool
1962	select SYS_HAS_CPU_BMIPS
1963	select ARCH_HAS_SYNC_DMA_FOR_CPU
1964
1965#
1966# CPU may reorder R->R, R->W, W->R, W->W
1967# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
1968#
1969config WEAK_ORDERING
1970	bool
1971
1972#
1973# CPU may reorder reads and writes beyond LL/SC
1974# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
1975#
1976config WEAK_REORDERING_BEYOND_LLSC
1977	bool
1978endmenu
1979
1980#
1981# These two indicate any level of the MIPS32 and MIPS64 architecture
1982#
1983config CPU_MIPS32
1984	bool
1985	default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
1986		     CPU_MIPS32_R6 || CPU_P5600
1987
1988config CPU_MIPS64
1989	bool
1990	default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
1991		     CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
1992
1993#
1994# These indicate the revision of the architecture
1995#
1996config CPU_MIPSR1
1997	bool
1998	default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
1999
2000config CPU_MIPSR2
2001	bool
2002	default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
2003	select CPU_HAS_RIXI
2004	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2005	select MIPS_SPRAM
2006
2007config CPU_MIPSR5
2008	bool
2009	default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
2010	select CPU_HAS_RIXI
2011	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2012	select MIPS_SPRAM
2013
2014config CPU_MIPSR6
2015	bool
2016	default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
2017	select CPU_HAS_RIXI
2018	select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2019	select HAVE_ARCH_BITREVERSE
2020	select MIPS_ASID_BITS_VARIABLE
2021	select MIPS_CRC_SUPPORT
2022	select MIPS_SPRAM
2023
2024config TARGET_ISA_REV
2025	int
2026	default 1 if CPU_MIPSR1
2027	default 2 if CPU_MIPSR2
2028	default 5 if CPU_MIPSR5
2029	default 6 if CPU_MIPSR6
2030	default 0
2031	help
2032	  Reflects the ISA revision being targeted by the kernel build. This
2033	  is effectively the Kconfig equivalent of MIPS_ISA_REV.
2034
2035config EVA
2036	bool
2037
2038config XPA
2039	bool
2040
2041config SYS_SUPPORTS_32BIT_KERNEL
2042	bool
2043config SYS_SUPPORTS_64BIT_KERNEL
2044	bool
2045config CPU_SUPPORTS_32BIT_KERNEL
2046	bool
2047config CPU_SUPPORTS_64BIT_KERNEL
2048	bool
2049config CPU_SUPPORTS_CPUFREQ
2050	bool
2051config CPU_SUPPORTS_ADDRWINCFG
2052	bool
2053config CPU_SUPPORTS_HUGEPAGES
2054	bool
2055	depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA))
2056config MIPS_PGD_C0_CONTEXT
2057	bool
2058	depends on 64BIT
2059	default y if (CPU_MIPSR2 || CPU_MIPSR6)
2060
2061#
2062# Set to y for ptrace access to watch registers.
2063#
2064config HARDWARE_WATCHPOINTS
2065	bool
2066	default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
2067
2068menu "Kernel type"
2069
2070choice
2071	prompt "Kernel code model"
2072	help
2073	  You should only select this option if you have a workload that
2074	  actually benefits from 64-bit processing or if your machine has
2075	  large memory.  You will only be presented a single option in this
2076	  menu if your system does not support both 32-bit and 64-bit kernels.
2077
2078config 32BIT
2079	bool "32-bit kernel"
2080	depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2081	select TRAD_SIGNALS
2082	help
2083	  Select this option if you want to build a 32-bit kernel.
2084
2085config 64BIT
2086	bool "64-bit kernel"
2087	depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2088	help
2089	  Select this option if you want to build a 64-bit kernel.
2090
2091endchoice
2092
2093config MIPS_VA_BITS_48
2094	bool "48 bits virtual memory"
2095	depends on 64BIT
2096	help
2097	  Support a maximum at least 48 bits of application virtual
2098	  memory.  Default is 40 bits or less, depending on the CPU.
2099	  For page sizes 16k and above, this option results in a small
2100	  memory overhead for page tables.  For 4k page size, a fourth
2101	  level of page tables is added which imposes both a memory
2102	  overhead as well as slower TLB fault handling.
2103
2104	  If unsure, say N.
2105
2106config ZBOOT_LOAD_ADDRESS
2107	hex "Compressed kernel load address"
2108	default 0xffffffff80400000 if BCM47XX
2109	default 0x0
2110	depends on SYS_SUPPORTS_ZBOOT
2111	help
2112	  The address to load compressed kernel, aka vmlinuz.
2113
2114	  This is only used if non-zero.
2115
2116choice
2117	prompt "Kernel page size"
2118	default PAGE_SIZE_4KB
2119
2120config PAGE_SIZE_4KB
2121	bool "4kB"
2122	depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
2123	help
2124	  This option select the standard 4kB Linux page size.  On some
2125	  R3000-family processors this is the only available page size.  Using
2126	  4kB page size will minimize memory consumption and is therefore
2127	  recommended for low memory systems.
2128
2129config PAGE_SIZE_8KB
2130	bool "8kB"
2131	depends on CPU_CAVIUM_OCTEON
2132	depends on !MIPS_VA_BITS_48
2133	help
2134	  Using 8kB page size will result in higher performance kernel at
2135	  the price of higher memory consumption.  This option is available
2136	  only on cnMIPS processors.  Note that you will need a suitable Linux
2137	  distribution to support this.
2138
2139config PAGE_SIZE_16KB
2140	bool "16kB"
2141	depends on !CPU_R3000
2142	help
2143	  Using 16kB page size will result in higher performance kernel at
2144	  the price of higher memory consumption.  This option is available on
2145	  all non-R3000 family processors.  Note that you will need a suitable
2146	  Linux distribution to support this.
2147
2148config PAGE_SIZE_32KB
2149	bool "32kB"
2150	depends on CPU_CAVIUM_OCTEON
2151	depends on !MIPS_VA_BITS_48
2152	help
2153	  Using 32kB page size will result in higher performance kernel at
2154	  the price of higher memory consumption.  This option is available
2155	  only on cnMIPS cores.  Note that you will need a suitable Linux
2156	  distribution to support this.
2157
2158config PAGE_SIZE_64KB
2159	bool "64kB"
2160	depends on !CPU_R3000
2161	help
2162	  Using 64kB page size will result in higher performance kernel at
2163	  the price of higher memory consumption.  This option is available on
2164	  all non-R3000 family processor.  Not that at the time of this
2165	  writing this option is still high experimental.
2166
2167endchoice
2168
2169config FORCE_MAX_ZONEORDER
2170	int "Maximum zone order"
2171	range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2172	default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2173	range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2174	default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2175	range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2176	default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2177	range 0 64
2178	default "11"
2179	help
2180	  The kernel memory allocator divides physically contiguous memory
2181	  blocks into "zones", where each zone is a power of two number of
2182	  pages.  This option selects the largest power of two that the kernel
2183	  keeps in the memory allocator.  If you need to allocate very large
2184	  blocks of physically contiguous memory, then you may need to
2185	  increase this value.
2186
2187	  This config option is actually maximum order plus one. For example,
2188	  a value of 11 means that the largest free memory block is 2^10 pages.
2189
2190	  The page size is not necessarily 4KB.  Keep this in mind
2191	  when choosing a value for this option.
2192
2193config BOARD_SCACHE
2194	bool
2195
2196config IP22_CPU_SCACHE
2197	bool
2198	select BOARD_SCACHE
2199
2200#
2201# Support for a MIPS32 / MIPS64 style S-caches
2202#
2203config MIPS_CPU_SCACHE
2204	bool
2205	select BOARD_SCACHE
2206
2207config R5000_CPU_SCACHE
2208	bool
2209	select BOARD_SCACHE
2210
2211config RM7000_CPU_SCACHE
2212	bool
2213	select BOARD_SCACHE
2214
2215config SIBYTE_DMA_PAGEOPS
2216	bool "Use DMA to clear/copy pages"
2217	depends on CPU_SB1
2218	help
2219	  Instead of using the CPU to zero and copy pages, use a Data Mover
2220	  channel.  These DMA channels are otherwise unused by the standard
2221	  SiByte Linux port.  Seems to give a small performance benefit.
2222
2223config CPU_HAS_PREFETCH
2224	bool
2225
2226config CPU_GENERIC_DUMP_TLB
2227	bool
2228	default y if !CPU_R3000
2229
2230config MIPS_FP_SUPPORT
2231	bool "Floating Point support" if EXPERT
2232	default y
2233	help
2234	  Select y to include support for floating point in the kernel
2235	  including initialization of FPU hardware, FP context save & restore
2236	  and emulation of an FPU where necessary. Without this support any
2237	  userland program attempting to use floating point instructions will
2238	  receive a SIGILL.
2239
2240	  If you know that your userland will not attempt to use floating point
2241	  instructions then you can say n here to shrink the kernel a little.
2242
2243	  If unsure, say y.
2244
2245config CPU_R2300_FPU
2246	bool
2247	depends on MIPS_FP_SUPPORT
2248	default y if CPU_R3000
2249
2250config CPU_R3K_TLB
2251	bool
2252
2253config CPU_R4K_FPU
2254	bool
2255	depends on MIPS_FP_SUPPORT
2256	default y if !CPU_R2300_FPU
2257
2258config CPU_R4K_CACHE_TLB
2259	bool
2260	default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
2261
2262config MIPS_MT_SMP
2263	bool "MIPS MT SMP support (1 TC on each available VPE)"
2264	default y
2265	depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
2266	select CPU_MIPSR2_IRQ_VI
2267	select CPU_MIPSR2_IRQ_EI
2268	select SYNC_R4K
2269	select MIPS_MT
2270	select SMP
2271	select SMP_UP
2272	select SYS_SUPPORTS_SMP
2273	select SYS_SUPPORTS_SCHED_SMT
2274	select MIPS_PERF_SHARED_TC_COUNTERS
2275	help
2276	  This is a kernel model which is known as SMVP. This is supported
2277	  on cores with the MT ASE and uses the available VPEs to implement
2278	  virtual processors which supports SMP. This is equivalent to the
2279	  Intel Hyperthreading feature. For further information go to
2280	  <http://www.imgtec.com/mips/mips-multithreading.asp>.
2281
2282config MIPS_MT
2283	bool
2284
2285config SCHED_SMT
2286	bool "SMT (multithreading) scheduler support"
2287	depends on SYS_SUPPORTS_SCHED_SMT
2288	default n
2289	help
2290	  SMT scheduler support improves the CPU scheduler's decision making
2291	  when dealing with MIPS MT enabled cores at a cost of slightly
2292	  increased overhead in some places. If unsure say N here.
2293
2294config SYS_SUPPORTS_SCHED_SMT
2295	bool
2296
2297config SYS_SUPPORTS_MULTITHREADING
2298	bool
2299
2300config MIPS_MT_FPAFF
2301	bool "Dynamic FPU affinity for FP-intensive threads"
2302	default y
2303	depends on MIPS_MT_SMP
2304
2305config MIPSR2_TO_R6_EMULATOR
2306	bool "MIPS R2-to-R6 emulator"
2307	depends on CPU_MIPSR6
2308	depends on MIPS_FP_SUPPORT
2309	default y
2310	help
2311	  Choose this option if you want to run non-R6 MIPS userland code.
2312	  Even if you say 'Y' here, the emulator will still be disabled by
2313	  default. You can enable it using the 'mipsr2emu' kernel option.
2314	  The only reason this is a build-time option is to save ~14K from the
2315	  final kernel image.
2316
2317config SYS_SUPPORTS_VPE_LOADER
2318	bool
2319	depends on SYS_SUPPORTS_MULTITHREADING
2320	help
2321	  Indicates that the platform supports the VPE loader, and provides
2322	  physical_memsize.
2323
2324config MIPS_VPE_LOADER
2325	bool "VPE loader support."
2326	depends on SYS_SUPPORTS_VPE_LOADER && MODULES
2327	select CPU_MIPSR2_IRQ_VI
2328	select CPU_MIPSR2_IRQ_EI
2329	select MIPS_MT
2330	help
2331	  Includes a loader for loading an elf relocatable object
2332	  onto another VPE and running it.
2333
2334config MIPS_VPE_LOADER_CMP
2335	bool
2336	default "y"
2337	depends on MIPS_VPE_LOADER && MIPS_CMP
2338
2339config MIPS_VPE_LOADER_MT
2340	bool
2341	default "y"
2342	depends on MIPS_VPE_LOADER && !MIPS_CMP
2343
2344config MIPS_VPE_LOADER_TOM
2345	bool "Load VPE program into memory hidden from linux"
2346	depends on MIPS_VPE_LOADER
2347	default y
2348	help
2349	  The loader can use memory that is present but has been hidden from
2350	  Linux using the kernel command line option "mem=xxMB". It's up to
2351	  you to ensure the amount you put in the option and the space your
2352	  program requires is less or equal to the amount physically present.
2353
2354config MIPS_VPE_APSP_API
2355	bool "Enable support for AP/SP API (RTLX)"
2356	depends on MIPS_VPE_LOADER
2357
2358config MIPS_VPE_APSP_API_CMP
2359	bool
2360	default "y"
2361	depends on MIPS_VPE_APSP_API && MIPS_CMP
2362
2363config MIPS_VPE_APSP_API_MT
2364	bool
2365	default "y"
2366	depends on MIPS_VPE_APSP_API && !MIPS_CMP
2367
2368config MIPS_CMP
2369	bool "MIPS CMP framework support (DEPRECATED)"
2370	depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
2371	select SMP
2372	select SYNC_R4K
2373	select SYS_SUPPORTS_SMP
2374	select WEAK_ORDERING
2375	default n
2376	help
2377	  Select this if you are using a bootloader which implements the "CMP
2378	  framework" protocol (ie. YAMON) and want your kernel to make use of
2379	  its ability to start secondary CPUs.
2380
2381	  Unless you have a specific need, you should use CONFIG_MIPS_CPS
2382	  instead of this.
2383
2384config MIPS_CPS
2385	bool "MIPS Coherent Processing System support"
2386	depends on SYS_SUPPORTS_MIPS_CPS
2387	select MIPS_CM
2388	select MIPS_CPS_PM if HOTPLUG_CPU
2389	select SMP
2390	select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
2391	select SYS_SUPPORTS_HOTPLUG_CPU
2392	select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
2393	select SYS_SUPPORTS_SMP
2394	select WEAK_ORDERING
2395	select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
2396	help
2397	  Select this if you wish to run an SMP kernel across multiple cores
2398	  within a MIPS Coherent Processing System. When this option is
2399	  enabled the kernel will probe for other cores and boot them with
2400	  no external assistance. It is safe to enable this when hardware
2401	  support is unavailable.
2402
2403config MIPS_CPS_PM
2404	depends on MIPS_CPS
2405	bool
2406
2407config MIPS_CM
2408	bool
2409	select MIPS_CPC
2410
2411config MIPS_CPC
2412	bool
2413
2414config SB1_PASS_2_WORKAROUNDS
2415	bool
2416	depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2417	default y
2418
2419config SB1_PASS_2_1_WORKAROUNDS
2420	bool
2421	depends on CPU_SB1 && CPU_SB1_PASS_2
2422	default y
2423
2424choice
2425	prompt "SmartMIPS or microMIPS ASE support"
2426
2427config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2428	bool "None"
2429	help
2430	  Select this if you want neither microMIPS nor SmartMIPS support
2431
2432config CPU_HAS_SMARTMIPS
2433	depends on SYS_SUPPORTS_SMARTMIPS
2434	bool "SmartMIPS"
2435	help
2436	  SmartMIPS is a extension of the MIPS32 architecture aimed at
2437	  increased security at both hardware and software level for
2438	  smartcards.  Enabling this option will allow proper use of the
2439	  SmartMIPS instructions by Linux applications.  However a kernel with
2440	  this option will not work on a MIPS core without SmartMIPS core.  If
2441	  you don't know you probably don't have SmartMIPS and should say N
2442	  here.
2443
2444config CPU_MICROMIPS
2445	depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
2446	bool "microMIPS"
2447	help
2448	  When this option is enabled the kernel will be built using the
2449	  microMIPS ISA
2450
2451endchoice
2452
2453config CPU_HAS_MSA
2454	bool "Support for the MIPS SIMD Architecture"
2455	depends on CPU_SUPPORTS_MSA
2456	depends on MIPS_FP_SUPPORT
2457	depends on 64BIT || MIPS_O32_FP64_SUPPORT
2458	help
2459	  MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2460	  and a set of SIMD instructions to operate on them. When this option
2461	  is enabled the kernel will support allocating & switching MSA
2462	  vector register contexts. If you know that your kernel will only be
2463	  running on CPUs which do not support MSA or that your userland will
2464	  not be making use of it then you may wish to say N here to reduce
2465	  the size & complexity of your kernel.
2466
2467	  If unsure, say Y.
2468
2469config CPU_HAS_WB
2470	bool
2471
2472config XKS01
2473	bool
2474
2475config CPU_HAS_DIEI
2476	depends on !CPU_DIEI_BROKEN
2477	bool
2478
2479config CPU_DIEI_BROKEN
2480	bool
2481
2482config CPU_HAS_RIXI
2483	bool
2484
2485config CPU_NO_LOAD_STORE_LR
2486	bool
2487	help
2488	  CPU lacks support for unaligned load and store instructions:
2489	  LWL, LWR, SWL, SWR (Load/store word left/right).
2490	  LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2491	  systems).
2492
2493#
2494# Vectored interrupt mode is an R2 feature
2495#
2496config CPU_MIPSR2_IRQ_VI
2497	bool
2498
2499#
2500# Extended interrupt mode is an R2 feature
2501#
2502config CPU_MIPSR2_IRQ_EI
2503	bool
2504
2505config CPU_HAS_SYNC
2506	bool
2507	depends on !CPU_R3000
2508	default y
2509
2510#
2511# CPU non-features
2512#
2513
2514# Work around the "daddi" and "daddiu" CPU errata:
2515#
2516# - The `daddi' instruction fails to trap on overflow.
2517#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2518#   erratum #23
2519#
2520# - The `daddiu' instruction can produce an incorrect result.
2521#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2522#   erratum #41
2523#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2524#   #15
2525#   "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7
2526#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5
2527config CPU_DADDI_WORKAROUNDS
2528	bool
2529
2530# Work around certain R4000 CPU errata (as implemented by GCC):
2531#
2532# - A double-word or a variable shift may give an incorrect result
2533#   if executed immediately after starting an integer division:
2534#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2535#   erratum #28
2536#   "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum
2537#   #19
2538#
2539# - A double-word or a variable shift may give an incorrect result
2540#   if executed while an integer multiplication is in progress:
2541#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2542#   errata #16 & #28
2543#
2544# - An integer division may give an incorrect result if started in
2545#   a delay slot of a taken branch or a jump:
2546#   "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0",
2547#   erratum #52
2548config CPU_R4000_WORKAROUNDS
2549	bool
2550	select CPU_R4400_WORKAROUNDS
2551
2552# Work around certain R4400 CPU errata (as implemented by GCC):
2553#
2554# - A double-word or a variable shift may give an incorrect result
2555#   if executed immediately after starting an integer division:
2556#   "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10
2557#   "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4
2558config CPU_R4400_WORKAROUNDS
2559	bool
2560
2561config CPU_R4X00_BUGS64
2562	bool
2563	default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2564
2565config MIPS_ASID_SHIFT
2566	int
2567	default 6 if CPU_R3000
2568	default 0
2569
2570config MIPS_ASID_BITS
2571	int
2572	default 0 if MIPS_ASID_BITS_VARIABLE
2573	default 6 if CPU_R3000
2574	default 8
2575
2576config MIPS_ASID_BITS_VARIABLE
2577	bool
2578
2579config MIPS_CRC_SUPPORT
2580	bool
2581
2582# R4600 erratum.  Due to the lack of errata information the exact
2583# technical details aren't known.  I've experimentally found that disabling
2584# interrupts during indexed I-cache flushes seems to be sufficient to deal
2585# with the issue.
2586config WAR_R4600_V1_INDEX_ICACHEOP
2587	bool
2588
2589# Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata:
2590#
2591#  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2592#      Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2593#      executed if there is no other dcache activity. If the dcache is
2594#      accessed for another instruction immediately preceding when these
2595#      cache instructions are executing, it is possible that the dcache
2596#      tag match outputs used by these cache instructions will be
2597#      incorrect. These cache instructions should be preceded by at least
2598#      four instructions that are not any kind of load or store
2599#      instruction.
2600#
2601#      This is not allowed:    lw
2602#                              nop
2603#                              nop
2604#                              nop
2605#                              cache       Hit_Writeback_Invalidate_D
2606#
2607#      This is allowed:        lw
2608#                              nop
2609#                              nop
2610#                              nop
2611#                              nop
2612#                              cache       Hit_Writeback_Invalidate_D
2613config WAR_R4600_V1_HIT_CACHEOP
2614	bool
2615
2616# Writeback and invalidate the primary cache dcache before DMA.
2617#
2618# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2619# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2620# operate correctly if the internal data cache refill buffer is empty.  These
2621# CACHE instructions should be separated from any potential data cache miss
2622# by a load instruction to an uncached address to empty the response buffer."
2623# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2624# in .pdf format.)
2625config WAR_R4600_V2_HIT_CACHEOP
2626	bool
2627
2628# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2629# the line which this instruction itself exists, the following
2630# operation is not guaranteed."
2631#
2632# Workaround: do two phase flushing for Index_Invalidate_I
2633config WAR_TX49XX_ICACHE_INDEX_INV
2634	bool
2635
2636# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2637# opposes it being called that) where invalid instructions in the same
2638# I-cache line worth of instructions being fetched may case spurious
2639# exceptions.
2640config WAR_ICACHE_REFILLS
2641	bool
2642
2643# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2644# may cause ll / sc and lld / scd sequences to execute non-atomically.
2645config WAR_R10000_LLSC
2646	bool
2647
2648# 34K core erratum: "Problems Executing the TLBR Instruction"
2649config WAR_MIPS34K_MISSED_ITLB
2650	bool
2651
2652#
2653# - Highmem only makes sense for the 32-bit kernel.
2654# - The current highmem code will only work properly on physically indexed
2655#   caches such as R3000, SB1, R7000 or those that look like they're virtually
2656#   indexed such as R4000/R4400 SC and MC versions or R10000.  So for the
2657#   moment we protect the user and offer the highmem option only on machines
2658#   where it's known to be safe.  This will not offer highmem on a few systems
2659#   such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2660#   indexed CPUs but we're playing safe.
2661# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2662#   know they might have memory configurations that could make use of highmem
2663#   support.
2664#
2665config HIGHMEM
2666	bool "High Memory Support"
2667	depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
2668	select KMAP_LOCAL
2669
2670config CPU_SUPPORTS_HIGHMEM
2671	bool
2672
2673config SYS_SUPPORTS_HIGHMEM
2674	bool
2675
2676config SYS_SUPPORTS_SMARTMIPS
2677	bool
2678
2679config SYS_SUPPORTS_MICROMIPS
2680	bool
2681
2682config SYS_SUPPORTS_MIPS16
2683	bool
2684	help
2685	  This option must be set if a kernel might be executed on a MIPS16-
2686	  enabled CPU even if MIPS16 is not actually being used.  In other
2687	  words, it makes the kernel MIPS16-tolerant.
2688
2689config CPU_SUPPORTS_MSA
2690	bool
2691
2692config ARCH_FLATMEM_ENABLE
2693	def_bool y
2694	depends on !NUMA && !CPU_LOONGSON2EF
2695
2696config ARCH_SPARSEMEM_ENABLE
2697	bool
2698	select SPARSEMEM_STATIC if !SGI_IP27
2699
2700config NUMA
2701	bool "NUMA Support"
2702	depends on SYS_SUPPORTS_NUMA
2703	select SMP
2704	select HAVE_SETUP_PER_CPU_AREA
2705	select NEED_PER_CPU_EMBED_FIRST_CHUNK
2706	help
2707	  Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2708	  Access).  This option improves performance on systems with more
2709	  than two nodes; on two node systems it is generally better to
2710	  leave it disabled; on single node systems leave this option
2711	  disabled.
2712
2713config SYS_SUPPORTS_NUMA
2714	bool
2715
2716config RELOCATABLE
2717	bool "Relocatable kernel"
2718	depends on SYS_SUPPORTS_RELOCATABLE
2719	depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2720		   CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2721		   CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
2722		   CPU_P5600 || CAVIUM_OCTEON_SOC || \
2723		   CPU_LOONGSON64
2724	help
2725	  This builds a kernel image that retains relocation information
2726	  so it can be loaded someplace besides the default 1MB.
2727	  The relocations make the kernel binary about 15% larger,
2728	  but are discarded at runtime
2729
2730config RELOCATION_TABLE_SIZE
2731	hex "Relocation table size"
2732	depends on RELOCATABLE
2733	range 0x0 0x01000000
2734	default "0x00200000" if CPU_LOONGSON64
2735	default "0x00100000"
2736	help
2737	  A table of relocation data will be appended to the kernel binary
2738	  and parsed at boot to fix up the relocated kernel.
2739
2740	  This option allows the amount of space reserved for the table to be
2741	  adjusted, although the default of 1Mb should be ok in most cases.
2742
2743	  The build will fail and a valid size suggested if this is too small.
2744
2745	  If unsure, leave at the default value.
2746
2747config RANDOMIZE_BASE
2748	bool "Randomize the address of the kernel image"
2749	depends on RELOCATABLE
2750	help
2751	  Randomizes the physical and virtual address at which the
2752	  kernel image is loaded, as a security feature that
2753	  deters exploit attempts relying on knowledge of the location
2754	  of kernel internals.
2755
2756	  Entropy is generated using any coprocessor 0 registers available.
2757
2758	  The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2759
2760	  If unsure, say N.
2761
2762config RANDOMIZE_BASE_MAX_OFFSET
2763	hex "Maximum kASLR offset" if EXPERT
2764	depends on RANDOMIZE_BASE
2765	range 0x0 0x40000000 if EVA || 64BIT
2766	range 0x0 0x08000000
2767	default "0x01000000"
2768	help
2769	  When kASLR is active, this provides the maximum offset that will
2770	  be applied to the kernel image. It should be set according to the
2771	  amount of physical RAM available in the target system minus
2772	  PHYSICAL_START and must be a power of 2.
2773
2774	  This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2775	  EVA or 64-bit. The default is 16Mb.
2776
2777config NODES_SHIFT
2778	int
2779	default "6"
2780	depends on NUMA
2781
2782config HW_PERF_EVENTS
2783	bool "Enable hardware performance counter support for perf events"
2784	depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64)
2785	default y
2786	help
2787	  Enable hardware performance counter support for perf events. If
2788	  disabled, perf events will use software events only.
2789
2790config DMI
2791	bool "Enable DMI scanning"
2792	depends on MACH_LOONGSON64
2793	select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2794	default y
2795	help
2796	  Enabled scanning of DMI to identify machine quirks. Say Y
2797	  here unless you have verified that your setup is not
2798	  affected by entries in the DMI blacklist. Required by PNP
2799	  BIOS code.
2800
2801config SMP
2802	bool "Multi-Processing support"
2803	depends on SYS_SUPPORTS_SMP
2804	help
2805	  This enables support for systems with more than one CPU. If you have
2806	  a system with only one CPU, say N. If you have a system with more
2807	  than one CPU, say Y.
2808
2809	  If you say N here, the kernel will run on uni- and multiprocessor
2810	  machines, but will use only one CPU of a multiprocessor machine. If
2811	  you say Y here, the kernel will run on many, but not all,
2812	  uniprocessor machines. On a uniprocessor machine, the kernel
2813	  will run faster if you say N here.
2814
2815	  People using multiprocessor machines who say Y here should also say
2816	  Y to "Enhanced Real Time Clock Support", below.
2817
2818	  See also the SMP-HOWTO available at
2819	  <https://www.tldp.org/docs.html#howto>.
2820
2821	  If you don't know what to do here, say N.
2822
2823config HOTPLUG_CPU
2824	bool "Support for hot-pluggable CPUs"
2825	depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2826	help
2827	  Say Y here to allow turning CPUs off and on. CPUs can be
2828	  controlled through /sys/devices/system/cpu.
2829	  (Note: power management support will enable this option
2830	    automatically on SMP systems. )
2831	  Say N if you want to disable CPU hotplug.
2832
2833config SMP_UP
2834	bool
2835
2836config SYS_SUPPORTS_MIPS_CMP
2837	bool
2838
2839config SYS_SUPPORTS_MIPS_CPS
2840	bool
2841
2842config SYS_SUPPORTS_SMP
2843	bool
2844
2845config NR_CPUS_DEFAULT_4
2846	bool
2847
2848config NR_CPUS_DEFAULT_8
2849	bool
2850
2851config NR_CPUS_DEFAULT_16
2852	bool
2853
2854config NR_CPUS_DEFAULT_32
2855	bool
2856
2857config NR_CPUS_DEFAULT_64
2858	bool
2859
2860config NR_CPUS
2861	int "Maximum number of CPUs (2-256)"
2862	range 2 256
2863	depends on SMP
2864	default "4" if NR_CPUS_DEFAULT_4
2865	default "8" if NR_CPUS_DEFAULT_8
2866	default "16" if NR_CPUS_DEFAULT_16
2867	default "32" if NR_CPUS_DEFAULT_32
2868	default "64" if NR_CPUS_DEFAULT_64
2869	help
2870	  This allows you to specify the maximum number of CPUs which this
2871	  kernel will support.  The maximum supported value is 32 for 32-bit
2872	  kernel and 64 for 64-bit kernels; the minimum value which makes
2873	  sense is 1 for Qemu (useful only for kernel debugging purposes)
2874	  and 2 for all others.
2875
2876	  This is purely to save memory - each supported CPU adds
2877	  approximately eight kilobytes to the kernel image.  For best
2878	  performance should round up your number of processors to the next
2879	  power of two.
2880
2881config MIPS_PERF_SHARED_TC_COUNTERS
2882	bool
2883
2884config MIPS_NR_CPU_NR_MAP_1024
2885	bool
2886
2887config MIPS_NR_CPU_NR_MAP
2888	int
2889	depends on SMP
2890	default 1024 if MIPS_NR_CPU_NR_MAP_1024
2891	default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2892
2893#
2894# Timer Interrupt Frequency Configuration
2895#
2896
2897choice
2898	prompt "Timer frequency"
2899	default HZ_250
2900	help
2901	  Allows the configuration of the timer frequency.
2902
2903	config HZ_24
2904		bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2905
2906	config HZ_48
2907		bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
2908
2909	config HZ_100
2910		bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2911
2912	config HZ_128
2913		bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2914
2915	config HZ_250
2916		bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2917
2918	config HZ_256
2919		bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2920
2921	config HZ_1000
2922		bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2923
2924	config HZ_1024
2925		bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2926
2927endchoice
2928
2929config SYS_SUPPORTS_24HZ
2930	bool
2931
2932config SYS_SUPPORTS_48HZ
2933	bool
2934
2935config SYS_SUPPORTS_100HZ
2936	bool
2937
2938config SYS_SUPPORTS_128HZ
2939	bool
2940
2941config SYS_SUPPORTS_250HZ
2942	bool
2943
2944config SYS_SUPPORTS_256HZ
2945	bool
2946
2947config SYS_SUPPORTS_1000HZ
2948	bool
2949
2950config SYS_SUPPORTS_1024HZ
2951	bool
2952
2953config SYS_SUPPORTS_ARBIT_HZ
2954	bool
2955	default y if !SYS_SUPPORTS_24HZ && \
2956		     !SYS_SUPPORTS_48HZ && \
2957		     !SYS_SUPPORTS_100HZ && \
2958		     !SYS_SUPPORTS_128HZ && \
2959		     !SYS_SUPPORTS_250HZ && \
2960		     !SYS_SUPPORTS_256HZ && \
2961		     !SYS_SUPPORTS_1000HZ && \
2962		     !SYS_SUPPORTS_1024HZ
2963
2964config HZ
2965	int
2966	default 24 if HZ_24
2967	default 48 if HZ_48
2968	default 100 if HZ_100
2969	default 128 if HZ_128
2970	default 250 if HZ_250
2971	default 256 if HZ_256
2972	default 1000 if HZ_1000
2973	default 1024 if HZ_1024
2974
2975config SCHED_HRTICK
2976	def_bool HIGH_RES_TIMERS
2977
2978config KEXEC
2979	bool "Kexec system call"
2980	select KEXEC_CORE
2981	help
2982	  kexec is a system call that implements the ability to shutdown your
2983	  current kernel, and to start another kernel.  It is like a reboot
2984	  but it is independent of the system firmware.   And like a reboot
2985	  you can start any kernel with it, not just Linux.
2986
2987	  The name comes from the similarity to the exec system call.
2988
2989	  It is an ongoing process to be certain the hardware in a machine
2990	  is properly shutdown, so do not be surprised if this code does not
2991	  initially work for you.  As of this writing the exact hardware
2992	  interface is strongly in flux, so no good recommendation can be
2993	  made.
2994
2995config CRASH_DUMP
2996	bool "Kernel crash dumps"
2997	help
2998	  Generate crash dump after being started by kexec.
2999	  This should be normally only set in special crash dump kernels
3000	  which are loaded in the main kernel with kexec-tools into
3001	  a specially reserved region and then later executed after
3002	  a crash by kdump/kexec. The crash dump kernel must be compiled
3003	  to a memory address not used by the main kernel or firmware using
3004	  PHYSICAL_START.
3005
3006config PHYSICAL_START
3007	hex "Physical address where the kernel is loaded"
3008	default "0xffffffff84000000"
3009	depends on CRASH_DUMP
3010	help
3011	  This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3012	  If you plan to use kernel for capturing the crash dump change
3013	  this value to start of the reserved region (the "X" value as
3014	  specified in the "crashkernel=YM@XM" command line boot parameter
3015	  passed to the panic-ed kernel).
3016
3017config MIPS_O32_FP64_SUPPORT
3018	bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
3019	depends on 32BIT || MIPS32_O32
3020	help
3021	  When this is enabled, the kernel will support use of 64-bit floating
3022	  point registers with binaries using the O32 ABI along with the
3023	  EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3024	  32-bit MIPS systems this support is at the cost of increasing the
3025	  size and complexity of the compiled FPU emulator. Thus if you are
3026	  running a MIPS32 system and know that none of your userland binaries
3027	  will require 64-bit floating point, you may wish to reduce the size
3028	  of your kernel & potentially improve FP emulation performance by
3029	  saying N here.
3030
3031	  Although binutils currently supports use of this flag the details
3032	  concerning its effect upon the O32 ABI in userland are still being
3033	  worked on. In order to avoid userland becoming dependent upon current
3034	  behaviour before the details have been finalised, this option should
3035	  be considered experimental and only enabled by those working upon
3036	  said details.
3037
3038	  If unsure, say N.
3039
3040config USE_OF
3041	bool
3042	select OF
3043	select OF_EARLY_FLATTREE
3044	select IRQ_DOMAIN
3045
3046config UHI_BOOT
3047	bool
3048
3049config BUILTIN_DTB
3050	bool
3051
3052choice
3053	prompt "Kernel appended dtb support" if USE_OF
3054	default MIPS_NO_APPENDED_DTB
3055
3056	config MIPS_NO_APPENDED_DTB
3057		bool "None"
3058		help
3059		  Do not enable appended dtb support.
3060
3061	config MIPS_ELF_APPENDED_DTB
3062		bool "vmlinux"
3063		help
3064		  With this option, the boot code will look for a device tree binary
3065		  DTB) included in the vmlinux ELF section .appended_dtb. By default
3066		  it is empty and the DTB can be appended using binutils command
3067		  objcopy:
3068
3069		    objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3070
3071		  This is meant as a backward compatibility convenience for those
3072		  systems with a bootloader that can't be upgraded to accommodate
3073		  the documented boot protocol using a device tree.
3074
3075	config MIPS_RAW_APPENDED_DTB
3076		bool "vmlinux.bin or vmlinuz.bin"
3077		help
3078		  With this option, the boot code will look for a device tree binary
3079		  DTB) appended to raw vmlinux.bin or vmlinuz.bin.
3080		  (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3081
3082		  This is meant as a backward compatibility convenience for those
3083		  systems with a bootloader that can't be upgraded to accommodate
3084		  the documented boot protocol using a device tree.
3085
3086		  Beware that there is very little in terms of protection against
3087		  this option being confused by leftover garbage in memory that might
3088		  look like a DTB header after a reboot if no actual DTB is appended
3089		  to vmlinux.bin.  Do not leave this option active in a production kernel
3090		  if you don't intend to always append a DTB.
3091endchoice
3092
3093choice
3094	prompt "Kernel command line type" if !CMDLINE_OVERRIDE
3095	default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
3096					 !MACH_LOONGSON64 && !MIPS_MALTA && \
3097					 !CAVIUM_OCTEON_SOC
3098	default MIPS_CMDLINE_FROM_BOOTLOADER
3099
3100	config MIPS_CMDLINE_FROM_DTB
3101		depends on USE_OF
3102		bool "Dtb kernel arguments if available"
3103
3104	config MIPS_CMDLINE_DTB_EXTEND
3105		depends on USE_OF
3106		bool "Extend dtb kernel arguments with bootloader arguments"
3107
3108	config MIPS_CMDLINE_FROM_BOOTLOADER
3109		bool "Bootloader kernel arguments if available"
3110
3111	config MIPS_CMDLINE_BUILTIN_EXTEND
3112		depends on CMDLINE_BOOL
3113		bool "Extend builtin kernel arguments with bootloader arguments"
3114endchoice
3115
3116endmenu
3117
3118config LOCKDEP_SUPPORT
3119	bool
3120	default y
3121
3122config STACKTRACE_SUPPORT
3123	bool
3124	default y
3125
3126config PGTABLE_LEVELS
3127	int
3128	default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
3129	default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48)
3130	default 2
3131
3132config MIPS_AUTO_PFN_OFFSET
3133	bool
3134
3135menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3136
3137config PCI_DRIVERS_GENERIC
3138	select PCI_DOMAINS_GENERIC if PCI
3139	bool
3140
3141config PCI_DRIVERS_LEGACY
3142	def_bool !PCI_DRIVERS_GENERIC
3143	select NO_GENERIC_PCI_IOPORT_MAP
3144	select PCI_DOMAINS if PCI
3145
3146#
3147# ISA support is now enabled via select.  Too many systems still have the one
3148# or other ISA chip on the board that users don't know about so don't expect
3149# users to choose the right thing ...
3150#
3151config ISA
3152	bool
3153
3154config TC
3155	bool "TURBOchannel support"
3156	depends on MACH_DECSTATION
3157	help
3158	  TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3159	  processors.  TURBOchannel programming specifications are available
3160	  at:
3161	  <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3162	  and:
3163	  <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3164	  Linux driver support status is documented at:
3165	  <http://www.linux-mips.org/wiki/DECstation>
3166
3167config MMU
3168	bool
3169	default y
3170
3171config ARCH_MMAP_RND_BITS_MIN
3172	default 12 if 64BIT
3173	default 8
3174
3175config ARCH_MMAP_RND_BITS_MAX
3176	default 18 if 64BIT
3177	default 15
3178
3179config ARCH_MMAP_RND_COMPAT_BITS_MIN
3180	default 8
3181
3182config ARCH_MMAP_RND_COMPAT_BITS_MAX
3183	default 15
3184
3185config I8253
3186	bool
3187	select CLKSRC_I8253
3188	select CLKEVT_I8253
3189	select MIPS_EXTERNAL_TIMER
3190endmenu
3191
3192config TRAD_SIGNALS
3193	bool
3194
3195config MIPS32_COMPAT
3196	bool
3197
3198config COMPAT
3199	bool
3200
3201config SYSVIPC_COMPAT
3202	bool
3203
3204config MIPS32_O32
3205	bool "Kernel support for o32 binaries"
3206	depends on 64BIT
3207	select ARCH_WANT_OLD_COMPAT_IPC
3208	select COMPAT
3209	select MIPS32_COMPAT
3210	select SYSVIPC_COMPAT if SYSVIPC
3211	help
3212	  Select this option if you want to run o32 binaries.  These are pure
3213	  32-bit binaries as used by the 32-bit Linux/MIPS port.  Most of
3214	  existing binaries are in this format.
3215
3216	  If unsure, say Y.
3217
3218config MIPS32_N32
3219	bool "Kernel support for n32 binaries"
3220	depends on 64BIT
3221	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
3222	select COMPAT
3223	select MIPS32_COMPAT
3224	select SYSVIPC_COMPAT if SYSVIPC
3225	help
3226	  Select this option if you want to run n32 binaries.  These are
3227	  64-bit binaries using 32-bit quantities for addressing and certain
3228	  data that would normally be 64-bit.  They are used in special
3229	  cases.
3230
3231	  If unsure, say N.
3232
3233config CC_HAS_MNO_BRANCH_LIKELY
3234	def_bool y
3235	depends on $(cc-option,-mno-branch-likely)
3236
3237menu "Power management options"
3238
3239config ARCH_HIBERNATION_POSSIBLE
3240	def_bool y
3241	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3242
3243config ARCH_SUSPEND_POSSIBLE
3244	def_bool y
3245	depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
3246
3247source "kernel/power/Kconfig"
3248
3249endmenu
3250
3251config MIPS_EXTERNAL_TIMER
3252	bool
3253
3254menu "CPU Power Management"
3255
3256if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
3257source "drivers/cpufreq/Kconfig"
3258endif
3259
3260source "drivers/cpuidle/Kconfig"
3261
3262endmenu
3263
3264source "arch/mips/kvm/Kconfig"
3265
3266source "arch/mips/vdso/Kconfig"
3267