1# SPDX-License-Identifier: GPL-2.0 2config MIPS 3 bool 4 default y 5 select ARCH_32BIT_OFF_T if !64BIT 6 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT 7 select ARCH_HAS_CURRENT_STACK_POINTER if !CC_IS_CLANG || CLANG_VERSION >= 140000 8 select ARCH_HAS_DEBUG_VIRTUAL if !64BIT 9 select ARCH_HAS_FORTIFY_SOURCE 10 select ARCH_HAS_KCOV 11 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA 12 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI) 13 select ARCH_HAS_STRNCPY_FROM_USER 14 select ARCH_HAS_STRNLEN_USER 15 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 16 select ARCH_HAS_UBSAN_SANITIZE_ALL 17 select ARCH_HAS_GCOV_PROFILE_ALL 18 select ARCH_KEEP_MEMBLOCK 19 select ARCH_SUPPORTS_UPROBES 20 select ARCH_USE_BUILTIN_BSWAP 21 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT 22 select ARCH_USE_MEMTEST 23 select ARCH_USE_QUEUED_RWLOCKS 24 select ARCH_USE_QUEUED_SPINLOCKS 25 select ARCH_SUPPORTS_HUGETLBFS if CPU_SUPPORTS_HUGEPAGES 26 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU 27 select ARCH_WANT_IPC_PARSE_VERSION 28 select ARCH_WANT_LD_ORPHAN_WARN 29 select BUILDTIME_TABLE_SORT 30 select CLONE_BACKWARDS 31 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1) 32 select CPU_PM if CPU_IDLE 33 select GENERIC_ATOMIC64 if !64BIT 34 select GENERIC_CMOS_UPDATE 35 select GENERIC_CPU_AUTOPROBE 36 select GENERIC_GETTIMEOFDAY 37 select GENERIC_IOMAP 38 select GENERIC_IRQ_PROBE 39 select GENERIC_IRQ_SHOW 40 select GENERIC_ISA_DMA if EISA 41 select GENERIC_LIB_ASHLDI3 42 select GENERIC_LIB_ASHRDI3 43 select GENERIC_LIB_CMPDI2 44 select GENERIC_LIB_LSHRDI3 45 select GENERIC_LIB_UCMPDI2 46 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC 47 select GENERIC_SMP_IDLE_THREAD 48 select GENERIC_TIME_VSYSCALL 49 select GUP_GET_PXX_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT 50 select HAVE_ARCH_COMPILER_H 51 select HAVE_ARCH_JUMP_LABEL 52 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT 53 select HAVE_ARCH_MMAP_RND_BITS if MMU 54 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT 55 select HAVE_ARCH_SECCOMP_FILTER 56 select HAVE_ARCH_TRACEHOOK 57 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES 58 select HAVE_ASM_MODVERSIONS 59 select HAVE_CONTEXT_TRACKING_USER 60 select HAVE_TIF_NOHZ 61 select HAVE_C_RECORDMCOUNT 62 select HAVE_DEBUG_KMEMLEAK 63 select HAVE_DEBUG_STACKOVERFLOW 64 select HAVE_DMA_CONTIGUOUS 65 select HAVE_DYNAMIC_FTRACE 66 select HAVE_EBPF_JIT if !CPU_MICROMIPS && \ 67 !CPU_DADDI_WORKAROUNDS && \ 68 !CPU_R4000_WORKAROUNDS && \ 69 !CPU_R4400_WORKAROUNDS 70 select HAVE_EXIT_THREAD 71 select HAVE_FAST_GUP 72 select HAVE_FTRACE_MCOUNT_RECORD 73 select HAVE_FUNCTION_GRAPH_TRACER 74 select HAVE_FUNCTION_TRACER 75 select HAVE_GCC_PLUGINS 76 select HAVE_GENERIC_VDSO 77 select HAVE_IOREMAP_PROT 78 select HAVE_IRQ_EXIT_ON_IRQ_STACK 79 select HAVE_IRQ_TIME_ACCOUNTING 80 select HAVE_KPROBES 81 select HAVE_KRETPROBES 82 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION 83 select HAVE_MOD_ARCH_SPECIFIC 84 select HAVE_NMI 85 select HAVE_PERF_EVENTS 86 select HAVE_PERF_REGS 87 select HAVE_PERF_USER_STACK_DUMP 88 select HAVE_REGS_AND_STACK_ACCESS_API 89 select HAVE_RSEQ 90 select HAVE_SPARSE_SYSCALL_NR 91 select HAVE_STACKPROTECTOR 92 select HAVE_SYSCALL_TRACEPOINTS 93 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP 94 select IRQ_FORCED_THREADING 95 select ISA if EISA 96 select MODULES_USE_ELF_REL if MODULES 97 select MODULES_USE_ELF_RELA if MODULES && 64BIT 98 select PERF_USE_VMALLOC 99 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI 100 select RTC_LIB 101 select SYSCTL_EXCEPTION_TRACE 102 select TRACE_IRQFLAGS_SUPPORT 103 select ARCH_HAS_ELFCORE_COMPAT 104 select HAVE_ARCH_KCSAN if 64BIT 105 106config MIPS_FIXUP_BIGPHYS_ADDR 107 bool 108 109config MIPS_GENERIC 110 bool 111 112config MACH_INGENIC 113 bool 114 select SYS_SUPPORTS_32BIT_KERNEL 115 select SYS_SUPPORTS_LITTLE_ENDIAN 116 select SYS_SUPPORTS_ZBOOT 117 select DMA_NONCOHERENT 118 select ARCH_HAS_SYNC_DMA_FOR_CPU 119 select IRQ_MIPS_CPU 120 select PINCTRL 121 select GPIOLIB 122 select COMMON_CLK 123 select GENERIC_IRQ_CHIP 124 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB 125 select USE_OF 126 select CPU_SUPPORTS_CPUFREQ 127 select MIPS_EXTERNAL_TIMER 128 129menu "Machine selection" 130 131choice 132 prompt "System type" 133 default MIPS_GENERIC_KERNEL 134 135config MIPS_GENERIC_KERNEL 136 bool "Generic board-agnostic MIPS kernel" 137 select ARCH_HAS_SETUP_DMA_OPS 138 select MIPS_GENERIC 139 select BOOT_RAW 140 select BUILTIN_DTB 141 select CEVT_R4K 142 select CLKSRC_MIPS_GIC 143 select COMMON_CLK 144 select CPU_MIPSR2_IRQ_EI 145 select CPU_MIPSR2_IRQ_VI 146 select CSRC_R4K 147 select DMA_NONCOHERENT 148 select HAVE_PCI 149 select IRQ_MIPS_CPU 150 select MIPS_AUTO_PFN_OFFSET 151 select MIPS_CPU_SCACHE 152 select MIPS_GIC 153 select MIPS_L1_CACHE_SHIFT_7 154 select NO_EXCEPT_FILL 155 select PCI_DRIVERS_GENERIC 156 select SMP_UP if SMP 157 select SWAP_IO_SPACE 158 select SYS_HAS_CPU_MIPS32_R1 159 select SYS_HAS_CPU_MIPS32_R2 160 select SYS_HAS_CPU_MIPS32_R6 161 select SYS_HAS_CPU_MIPS64_R1 162 select SYS_HAS_CPU_MIPS64_R2 163 select SYS_HAS_CPU_MIPS64_R6 164 select SYS_SUPPORTS_32BIT_KERNEL 165 select SYS_SUPPORTS_64BIT_KERNEL 166 select SYS_SUPPORTS_BIG_ENDIAN 167 select SYS_SUPPORTS_HIGHMEM 168 select SYS_SUPPORTS_LITTLE_ENDIAN 169 select SYS_SUPPORTS_MICROMIPS 170 select SYS_SUPPORTS_MIPS16 171 select SYS_SUPPORTS_MIPS_CPS 172 select SYS_SUPPORTS_MULTITHREADING 173 select SYS_SUPPORTS_RELOCATABLE 174 select SYS_SUPPORTS_SMARTMIPS 175 select SYS_SUPPORTS_ZBOOT 176 select UHI_BOOT 177 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 178 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 179 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 180 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 181 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 182 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 183 select USE_OF 184 help 185 Select this to build a kernel which aims to support multiple boards, 186 generally using a flattened device tree passed from the bootloader 187 using the boot protocol defined in the UHI (Unified Hosting 188 Interface) specification. 189 190config MIPS_ALCHEMY 191 bool "Alchemy processor based machines" 192 select PHYS_ADDR_T_64BIT 193 select CEVT_R4K 194 select CSRC_R4K 195 select IRQ_MIPS_CPU 196 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is 197 select MIPS_FIXUP_BIGPHYS_ADDR if PCI 198 select SYS_HAS_CPU_MIPS32_R1 199 select SYS_SUPPORTS_32BIT_KERNEL 200 select SYS_SUPPORTS_APM_EMULATION 201 select GPIOLIB 202 select SYS_SUPPORTS_ZBOOT 203 select COMMON_CLK 204 205config AR7 206 bool "Texas Instruments AR7" 207 select BOOT_ELF32 208 select COMMON_CLK 209 select DMA_NONCOHERENT 210 select CEVT_R4K 211 select CSRC_R4K 212 select IRQ_MIPS_CPU 213 select NO_EXCEPT_FILL 214 select SWAP_IO_SPACE 215 select SYS_HAS_CPU_MIPS32_R1 216 select SYS_HAS_EARLY_PRINTK 217 select SYS_SUPPORTS_32BIT_KERNEL 218 select SYS_SUPPORTS_LITTLE_ENDIAN 219 select SYS_SUPPORTS_MIPS16 220 select SYS_SUPPORTS_ZBOOT_UART16550 221 select GPIOLIB 222 select VLYNQ 223 help 224 Support for the Texas Instruments AR7 System-on-a-Chip 225 family: TNETD7100, 7200 and 7300. 226 227config ATH25 228 bool "Atheros AR231x/AR531x SoC support" 229 select CEVT_R4K 230 select CSRC_R4K 231 select DMA_NONCOHERENT 232 select IRQ_MIPS_CPU 233 select IRQ_DOMAIN 234 select SYS_HAS_CPU_MIPS32_R1 235 select SYS_SUPPORTS_BIG_ENDIAN 236 select SYS_SUPPORTS_32BIT_KERNEL 237 select SYS_HAS_EARLY_PRINTK 238 help 239 Support for Atheros AR231x and Atheros AR531x based boards 240 241config ATH79 242 bool "Atheros AR71XX/AR724X/AR913X based boards" 243 select ARCH_HAS_RESET_CONTROLLER 244 select BOOT_RAW 245 select CEVT_R4K 246 select CSRC_R4K 247 select DMA_NONCOHERENT 248 select GPIOLIB 249 select PINCTRL 250 select COMMON_CLK 251 select IRQ_MIPS_CPU 252 select SYS_HAS_CPU_MIPS32_R2 253 select SYS_HAS_EARLY_PRINTK 254 select SYS_SUPPORTS_32BIT_KERNEL 255 select SYS_SUPPORTS_BIG_ENDIAN 256 select SYS_SUPPORTS_MIPS16 257 select SYS_SUPPORTS_ZBOOT_UART_PROM 258 select USE_OF 259 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM 260 help 261 Support for the Atheros AR71XX/AR724X/AR913X SoCs. 262 263config BMIPS_GENERIC 264 bool "Broadcom Generic BMIPS kernel" 265 select ARCH_HAS_RESET_CONTROLLER 266 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL 267 select BOOT_RAW 268 select NO_EXCEPT_FILL 269 select USE_OF 270 select CEVT_R4K 271 select CSRC_R4K 272 select SYNC_R4K 273 select COMMON_CLK 274 select BCM6345_L1_IRQ 275 select BCM7038_L1_IRQ 276 select BCM7120_L2_IRQ 277 select BRCMSTB_L2_IRQ 278 select IRQ_MIPS_CPU 279 select DMA_NONCOHERENT 280 select SYS_SUPPORTS_32BIT_KERNEL 281 select SYS_SUPPORTS_LITTLE_ENDIAN 282 select SYS_SUPPORTS_BIG_ENDIAN 283 select SYS_SUPPORTS_HIGHMEM 284 select SYS_HAS_CPU_BMIPS32_3300 285 select SYS_HAS_CPU_BMIPS4350 286 select SYS_HAS_CPU_BMIPS4380 287 select SYS_HAS_CPU_BMIPS5000 288 select SWAP_IO_SPACE 289 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 290 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 291 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN 292 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 293 select HARDIRQS_SW_RESEND 294 select HAVE_PCI 295 select PCI_DRIVERS_GENERIC 296 select FW_CFE 297 help 298 Build a generic DT-based kernel image that boots on select 299 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top 300 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN 301 must be set appropriately for your board. 302 303config BCM47XX 304 bool "Broadcom BCM47XX based boards" 305 select BOOT_RAW 306 select CEVT_R4K 307 select CSRC_R4K 308 select DMA_NONCOHERENT 309 select HAVE_PCI 310 select IRQ_MIPS_CPU 311 select SYS_HAS_CPU_MIPS32_R1 312 select NO_EXCEPT_FILL 313 select SYS_SUPPORTS_32BIT_KERNEL 314 select SYS_SUPPORTS_LITTLE_ENDIAN 315 select SYS_SUPPORTS_MIPS16 316 select SYS_SUPPORTS_ZBOOT 317 select SYS_HAS_EARLY_PRINTK 318 select USE_GENERIC_EARLY_PRINTK_8250 319 select GPIOLIB 320 select LEDS_GPIO_REGISTER 321 select BCM47XX_NVRAM 322 select BCM47XX_SPROM 323 select BCM47XX_SSB if !BCM47XX_BCMA 324 help 325 Support for BCM47XX based boards 326 327config BCM63XX 328 bool "Broadcom BCM63XX based boards" 329 select BOOT_RAW 330 select CEVT_R4K 331 select CSRC_R4K 332 select SYNC_R4K 333 select DMA_NONCOHERENT 334 select IRQ_MIPS_CPU 335 select SYS_SUPPORTS_32BIT_KERNEL 336 select SYS_SUPPORTS_BIG_ENDIAN 337 select SYS_HAS_EARLY_PRINTK 338 select SYS_HAS_CPU_BMIPS32_3300 339 select SYS_HAS_CPU_BMIPS4350 340 select SYS_HAS_CPU_BMIPS4380 341 select SWAP_IO_SPACE 342 select GPIOLIB 343 select MIPS_L1_CACHE_SHIFT_4 344 select HAVE_LEGACY_CLK 345 help 346 Support for BCM63XX based boards 347 348config MIPS_COBALT 349 bool "Cobalt Server" 350 select CEVT_R4K 351 select CSRC_R4K 352 select CEVT_GT641XX 353 select DMA_NONCOHERENT 354 select FORCE_PCI 355 select I8253 356 select I8259 357 select IRQ_MIPS_CPU 358 select IRQ_GT641XX 359 select PCI_GT64XXX_PCI0 360 select SYS_HAS_CPU_NEVADA 361 select SYS_HAS_EARLY_PRINTK 362 select SYS_SUPPORTS_32BIT_KERNEL 363 select SYS_SUPPORTS_64BIT_KERNEL 364 select SYS_SUPPORTS_LITTLE_ENDIAN 365 select USE_GENERIC_EARLY_PRINTK_8250 366 367config MACH_DECSTATION 368 bool "DECstations" 369 select BOOT_ELF32 370 select CEVT_DS1287 371 select CEVT_R4K if CPU_R4X00 372 select CSRC_IOASIC 373 select CSRC_R4K if CPU_R4X00 374 select CPU_DADDI_WORKAROUNDS if 64BIT 375 select CPU_R4000_WORKAROUNDS if 64BIT 376 select CPU_R4400_WORKAROUNDS if 64BIT 377 select DMA_NONCOHERENT 378 select NO_IOPORT_MAP 379 select IRQ_MIPS_CPU 380 select SYS_HAS_CPU_R3000 381 select SYS_HAS_CPU_R4X00 382 select SYS_SUPPORTS_32BIT_KERNEL 383 select SYS_SUPPORTS_64BIT_KERNEL 384 select SYS_SUPPORTS_LITTLE_ENDIAN 385 select SYS_SUPPORTS_128HZ 386 select SYS_SUPPORTS_256HZ 387 select SYS_SUPPORTS_1024HZ 388 select MIPS_L1_CACHE_SHIFT_4 389 help 390 This enables support for DEC's MIPS based workstations. For details 391 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the 392 DECstation porting pages on <http://decstation.unix-ag.org/>. 393 394 If you have one of the following DECstation Models you definitely 395 want to choose R4xx0 for the CPU Type: 396 397 DECstation 5000/50 398 DECstation 5000/150 399 DECstation 5000/260 400 DECsystem 5900/260 401 402 otherwise choose R3000. 403 404config MACH_JAZZ 405 bool "Jazz family of machines" 406 select ARC_MEMORY 407 select ARC_PROMLIB 408 select ARCH_MIGHT_HAVE_PC_PARPORT 409 select ARCH_MIGHT_HAVE_PC_SERIO 410 select DMA_OPS 411 select FW_ARC 412 select FW_ARC32 413 select ARCH_MAY_HAVE_PC_FDC 414 select CEVT_R4K 415 select CSRC_R4K 416 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 417 select GENERIC_ISA_DMA 418 select HAVE_PCSPKR_PLATFORM 419 select IRQ_MIPS_CPU 420 select I8253 421 select I8259 422 select ISA 423 select SYS_HAS_CPU_R4X00 424 select SYS_SUPPORTS_32BIT_KERNEL 425 select SYS_SUPPORTS_64BIT_KERNEL 426 select SYS_SUPPORTS_100HZ 427 select SYS_SUPPORTS_LITTLE_ENDIAN 428 help 429 This a family of machines based on the MIPS R4030 chipset which was 430 used by several vendors to build RISC/os and Windows NT workstations. 431 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and 432 Olivetti M700-10 workstations. 433 434config MACH_INGENIC_SOC 435 bool "Ingenic SoC based machines" 436 select MIPS_GENERIC 437 select MACH_INGENIC 438 select SYS_SUPPORTS_ZBOOT_UART16550 439 select CPU_SUPPORTS_CPUFREQ 440 select MIPS_EXTERNAL_TIMER 441 442config LANTIQ 443 bool "Lantiq based platforms" 444 select DMA_NONCOHERENT 445 select IRQ_MIPS_CPU 446 select CEVT_R4K 447 select CSRC_R4K 448 select NO_EXCEPT_FILL 449 select SYS_HAS_CPU_MIPS32_R1 450 select SYS_HAS_CPU_MIPS32_R2 451 select SYS_SUPPORTS_BIG_ENDIAN 452 select SYS_SUPPORTS_32BIT_KERNEL 453 select SYS_SUPPORTS_MIPS16 454 select SYS_SUPPORTS_MULTITHREADING 455 select SYS_SUPPORTS_VPE_LOADER 456 select SYS_HAS_EARLY_PRINTK 457 select GPIOLIB 458 select SWAP_IO_SPACE 459 select BOOT_RAW 460 select HAVE_LEGACY_CLK 461 select USE_OF 462 select PINCTRL 463 select PINCTRL_LANTIQ 464 select ARCH_HAS_RESET_CONTROLLER 465 select RESET_CONTROLLER 466 467config MACH_LOONGSON32 468 bool "Loongson 32-bit family of machines" 469 select SYS_SUPPORTS_ZBOOT 470 help 471 This enables support for the Loongson-1 family of machines. 472 473 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by 474 the Institute of Computing Technology (ICT), Chinese Academy of 475 Sciences (CAS). 476 477config MACH_LOONGSON2EF 478 bool "Loongson-2E/F family of machines" 479 select SYS_SUPPORTS_ZBOOT 480 help 481 This enables the support of early Loongson-2E/F family of machines. 482 483config MACH_LOONGSON64 484 bool "Loongson 64-bit family of machines" 485 select ARCH_SPARSEMEM_ENABLE 486 select ARCH_MIGHT_HAVE_PC_PARPORT 487 select ARCH_MIGHT_HAVE_PC_SERIO 488 select GENERIC_ISA_DMA_SUPPORT_BROKEN 489 select BOOT_ELF32 490 select BOARD_SCACHE 491 select CSRC_R4K 492 select CEVT_R4K 493 select CPU_HAS_WB 494 select FORCE_PCI 495 select ISA 496 select I8259 497 select IRQ_MIPS_CPU 498 select NO_EXCEPT_FILL 499 select NR_CPUS_DEFAULT_64 500 select USE_GENERIC_EARLY_PRINTK_8250 501 select PCI_DRIVERS_GENERIC 502 select SYS_HAS_CPU_LOONGSON64 503 select SYS_HAS_EARLY_PRINTK 504 select SYS_SUPPORTS_SMP 505 select SYS_SUPPORTS_HOTPLUG_CPU 506 select SYS_SUPPORTS_NUMA 507 select SYS_SUPPORTS_64BIT_KERNEL 508 select SYS_SUPPORTS_HIGHMEM 509 select SYS_SUPPORTS_LITTLE_ENDIAN 510 select SYS_SUPPORTS_ZBOOT 511 select SYS_SUPPORTS_RELOCATABLE 512 select ZONE_DMA32 513 select COMMON_CLK 514 select USE_OF 515 select BUILTIN_DTB 516 select PCI_HOST_GENERIC 517 select HAVE_ARCH_NODEDATA_EXTENSION if NUMA 518 help 519 This enables the support of Loongson-2/3 family of machines. 520 521 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with 522 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E 523 and Loongson-2F which will be removed), developed by the Institute 524 of Computing Technology (ICT), Chinese Academy of Sciences (CAS). 525 526config MIPS_MALTA 527 bool "MIPS Malta board" 528 select ARCH_MAY_HAVE_PC_FDC 529 select ARCH_MIGHT_HAVE_PC_PARPORT 530 select ARCH_MIGHT_HAVE_PC_SERIO 531 select BOOT_ELF32 532 select BOOT_RAW 533 select BUILTIN_DTB 534 select CEVT_R4K 535 select CLKSRC_MIPS_GIC 536 select COMMON_CLK 537 select CSRC_R4K 538 select DMA_NONCOHERENT 539 select GENERIC_ISA_DMA 540 select HAVE_PCSPKR_PLATFORM 541 select HAVE_PCI 542 select I8253 543 select I8259 544 select IRQ_MIPS_CPU 545 select MIPS_BONITO64 546 select MIPS_CPU_SCACHE 547 select MIPS_GIC 548 select MIPS_L1_CACHE_SHIFT_6 549 select MIPS_MSC 550 select PCI_GT64XXX_PCI0 551 select SMP_UP if SMP 552 select SWAP_IO_SPACE 553 select SYS_HAS_CPU_MIPS32_R1 554 select SYS_HAS_CPU_MIPS32_R2 555 select SYS_HAS_CPU_MIPS32_R3_5 556 select SYS_HAS_CPU_MIPS32_R5 557 select SYS_HAS_CPU_MIPS32_R6 558 select SYS_HAS_CPU_MIPS64_R1 559 select SYS_HAS_CPU_MIPS64_R2 560 select SYS_HAS_CPU_MIPS64_R6 561 select SYS_HAS_CPU_NEVADA 562 select SYS_HAS_CPU_RM7000 563 select SYS_SUPPORTS_32BIT_KERNEL 564 select SYS_SUPPORTS_64BIT_KERNEL 565 select SYS_SUPPORTS_BIG_ENDIAN 566 select SYS_SUPPORTS_HIGHMEM 567 select SYS_SUPPORTS_LITTLE_ENDIAN 568 select SYS_SUPPORTS_MICROMIPS 569 select SYS_SUPPORTS_MIPS16 570 select SYS_SUPPORTS_MIPS_CMP 571 select SYS_SUPPORTS_MIPS_CPS 572 select SYS_SUPPORTS_MULTITHREADING 573 select SYS_SUPPORTS_RELOCATABLE 574 select SYS_SUPPORTS_SMARTMIPS 575 select SYS_SUPPORTS_VPE_LOADER 576 select SYS_SUPPORTS_ZBOOT 577 select USE_OF 578 select WAR_ICACHE_REFILLS 579 select ZONE_DMA32 if 64BIT 580 help 581 This enables support for the MIPS Technologies Malta evaluation 582 board. 583 584config MACH_PIC32 585 bool "Microchip PIC32 Family" 586 help 587 This enables support for the Microchip PIC32 family of platforms. 588 589 Microchip PIC32 is a family of general-purpose 32 bit MIPS core 590 microcontrollers. 591 592config MACH_NINTENDO64 593 bool "Nintendo 64 console" 594 select CEVT_R4K 595 select CSRC_R4K 596 select SYS_HAS_CPU_R4300 597 select SYS_SUPPORTS_BIG_ENDIAN 598 select SYS_SUPPORTS_ZBOOT 599 select SYS_SUPPORTS_32BIT_KERNEL 600 select SYS_SUPPORTS_64BIT_KERNEL 601 select DMA_NONCOHERENT 602 select IRQ_MIPS_CPU 603 604config RALINK 605 bool "Ralink based machines" 606 select CEVT_R4K 607 select COMMON_CLK 608 select CSRC_R4K 609 select BOOT_RAW 610 select DMA_NONCOHERENT 611 select IRQ_MIPS_CPU 612 select USE_OF 613 select SYS_HAS_CPU_MIPS32_R1 614 select SYS_HAS_CPU_MIPS32_R2 615 select SYS_SUPPORTS_32BIT_KERNEL 616 select SYS_SUPPORTS_LITTLE_ENDIAN 617 select SYS_SUPPORTS_MIPS16 618 select SYS_SUPPORTS_ZBOOT 619 select SYS_HAS_EARLY_PRINTK 620 select ARCH_HAS_RESET_CONTROLLER 621 select RESET_CONTROLLER 622 623config MACH_REALTEK_RTL 624 bool "Realtek RTL838x/RTL839x based machines" 625 select MIPS_GENERIC 626 select DMA_NONCOHERENT 627 select IRQ_MIPS_CPU 628 select CSRC_R4K 629 select CEVT_R4K 630 select SYS_HAS_CPU_MIPS32_R1 631 select SYS_HAS_CPU_MIPS32_R2 632 select SYS_SUPPORTS_BIG_ENDIAN 633 select SYS_SUPPORTS_32BIT_KERNEL 634 select SYS_SUPPORTS_MIPS16 635 select SYS_SUPPORTS_MULTITHREADING 636 select SYS_SUPPORTS_VPE_LOADER 637 select BOOT_RAW 638 select PINCTRL 639 select USE_OF 640 641config SGI_IP22 642 bool "SGI IP22 (Indy/Indigo2)" 643 select ARC_MEMORY 644 select ARC_PROMLIB 645 select FW_ARC 646 select FW_ARC32 647 select ARCH_MIGHT_HAVE_PC_SERIO 648 select BOOT_ELF32 649 select CEVT_R4K 650 select CSRC_R4K 651 select DEFAULT_SGI_PARTITION 652 select DMA_NONCOHERENT 653 select HAVE_EISA 654 select I8253 655 select I8259 656 select IP22_CPU_SCACHE 657 select IRQ_MIPS_CPU 658 select GENERIC_ISA_DMA_SUPPORT_BROKEN 659 select SGI_HAS_I8042 660 select SGI_HAS_INDYDOG 661 select SGI_HAS_HAL2 662 select SGI_HAS_SEEQ 663 select SGI_HAS_WD93 664 select SGI_HAS_ZILOG 665 select SWAP_IO_SPACE 666 select SYS_HAS_CPU_R4X00 667 select SYS_HAS_CPU_R5000 668 select SYS_HAS_EARLY_PRINTK 669 select SYS_SUPPORTS_32BIT_KERNEL 670 select SYS_SUPPORTS_64BIT_KERNEL 671 select SYS_SUPPORTS_BIG_ENDIAN 672 select WAR_R4600_V1_INDEX_ICACHEOP 673 select WAR_R4600_V1_HIT_CACHEOP 674 select WAR_R4600_V2_HIT_CACHEOP 675 select MIPS_L1_CACHE_SHIFT_7 676 help 677 This are the SGI Indy, Challenge S and Indigo2, as well as certain 678 OEM variants like the Tandem CMN B006S. To compile a Linux kernel 679 that runs on these, say Y here. 680 681config SGI_IP27 682 bool "SGI IP27 (Origin200/2000)" 683 select ARCH_HAS_PHYS_TO_DMA 684 select ARCH_SPARSEMEM_ENABLE 685 select FW_ARC 686 select FW_ARC64 687 select ARC_CMDLINE_ONLY 688 select BOOT_ELF64 689 select DEFAULT_SGI_PARTITION 690 select FORCE_PCI 691 select SYS_HAS_EARLY_PRINTK 692 select HAVE_PCI 693 select IRQ_MIPS_CPU 694 select IRQ_DOMAIN_HIERARCHY 695 select NR_CPUS_DEFAULT_64 696 select PCI_DRIVERS_GENERIC 697 select PCI_XTALK_BRIDGE 698 select SYS_HAS_CPU_R10000 699 select SYS_SUPPORTS_64BIT_KERNEL 700 select SYS_SUPPORTS_BIG_ENDIAN 701 select SYS_SUPPORTS_NUMA 702 select SYS_SUPPORTS_SMP 703 select WAR_R10000_LLSC 704 select MIPS_L1_CACHE_SHIFT_7 705 select NUMA 706 select HAVE_ARCH_NODEDATA_EXTENSION 707 help 708 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics 709 workstations. To compile a Linux kernel that runs on these, say Y 710 here. 711 712config SGI_IP28 713 bool "SGI IP28 (Indigo2 R10k)" 714 select ARC_MEMORY 715 select ARC_PROMLIB 716 select FW_ARC 717 select FW_ARC64 718 select ARCH_MIGHT_HAVE_PC_SERIO 719 select BOOT_ELF64 720 select CEVT_R4K 721 select CSRC_R4K 722 select DEFAULT_SGI_PARTITION 723 select DMA_NONCOHERENT 724 select GENERIC_ISA_DMA_SUPPORT_BROKEN 725 select IRQ_MIPS_CPU 726 select HAVE_EISA 727 select I8253 728 select I8259 729 select SGI_HAS_I8042 730 select SGI_HAS_INDYDOG 731 select SGI_HAS_HAL2 732 select SGI_HAS_SEEQ 733 select SGI_HAS_WD93 734 select SGI_HAS_ZILOG 735 select SWAP_IO_SPACE 736 select SYS_HAS_CPU_R10000 737 select SYS_HAS_EARLY_PRINTK 738 select SYS_SUPPORTS_64BIT_KERNEL 739 select SYS_SUPPORTS_BIG_ENDIAN 740 select WAR_R10000_LLSC 741 select MIPS_L1_CACHE_SHIFT_7 742 help 743 This is the SGI Indigo2 with R10000 processor. To compile a Linux 744 kernel that runs on these, say Y here. 745 746config SGI_IP30 747 bool "SGI IP30 (Octane/Octane2)" 748 select ARCH_HAS_PHYS_TO_DMA 749 select FW_ARC 750 select FW_ARC64 751 select BOOT_ELF64 752 select CEVT_R4K 753 select CSRC_R4K 754 select FORCE_PCI 755 select SYNC_R4K if SMP 756 select ZONE_DMA32 757 select HAVE_PCI 758 select IRQ_MIPS_CPU 759 select IRQ_DOMAIN_HIERARCHY 760 select PCI_DRIVERS_GENERIC 761 select PCI_XTALK_BRIDGE 762 select SYS_HAS_EARLY_PRINTK 763 select SYS_HAS_CPU_R10000 764 select SYS_SUPPORTS_64BIT_KERNEL 765 select SYS_SUPPORTS_BIG_ENDIAN 766 select SYS_SUPPORTS_SMP 767 select WAR_R10000_LLSC 768 select MIPS_L1_CACHE_SHIFT_7 769 select ARC_MEMORY 770 help 771 These are the SGI Octane and Octane2 graphics workstations. To 772 compile a Linux kernel that runs on these, say Y here. 773 774config SGI_IP32 775 bool "SGI IP32 (O2)" 776 select ARC_MEMORY 777 select ARC_PROMLIB 778 select ARCH_HAS_PHYS_TO_DMA 779 select FW_ARC 780 select FW_ARC32 781 select BOOT_ELF32 782 select CEVT_R4K 783 select CSRC_R4K 784 select DMA_NONCOHERENT 785 select HAVE_PCI 786 select IRQ_MIPS_CPU 787 select R5000_CPU_SCACHE 788 select RM7000_CPU_SCACHE 789 select SYS_HAS_CPU_R5000 790 select SYS_HAS_CPU_R10000 if BROKEN 791 select SYS_HAS_CPU_RM7000 792 select SYS_HAS_CPU_NEVADA 793 select SYS_SUPPORTS_64BIT_KERNEL 794 select SYS_SUPPORTS_BIG_ENDIAN 795 select WAR_ICACHE_REFILLS 796 help 797 If you want this kernel to run on SGI O2 workstation, say Y here. 798 799config SIBYTE_CRHINE 800 bool "Sibyte BCM91120C-CRhine" 801 select BOOT_ELF32 802 select SIBYTE_BCM1120 803 select SWAP_IO_SPACE 804 select SYS_HAS_CPU_SB1 805 select SYS_SUPPORTS_BIG_ENDIAN 806 select SYS_SUPPORTS_LITTLE_ENDIAN 807 808config SIBYTE_CARMEL 809 bool "Sibyte BCM91120x-Carmel" 810 select BOOT_ELF32 811 select SIBYTE_BCM1120 812 select SWAP_IO_SPACE 813 select SYS_HAS_CPU_SB1 814 select SYS_SUPPORTS_BIG_ENDIAN 815 select SYS_SUPPORTS_LITTLE_ENDIAN 816 817config SIBYTE_CRHONE 818 bool "Sibyte BCM91125C-CRhone" 819 select BOOT_ELF32 820 select SIBYTE_BCM1125 821 select SWAP_IO_SPACE 822 select SYS_HAS_CPU_SB1 823 select SYS_SUPPORTS_BIG_ENDIAN 824 select SYS_SUPPORTS_HIGHMEM 825 select SYS_SUPPORTS_LITTLE_ENDIAN 826 827config SIBYTE_RHONE 828 bool "Sibyte BCM91125E-Rhone" 829 select BOOT_ELF32 830 select SIBYTE_BCM1125H 831 select SWAP_IO_SPACE 832 select SYS_HAS_CPU_SB1 833 select SYS_SUPPORTS_BIG_ENDIAN 834 select SYS_SUPPORTS_LITTLE_ENDIAN 835 836config SIBYTE_SWARM 837 bool "Sibyte BCM91250A-SWARM" 838 select BOOT_ELF32 839 select HAVE_PATA_PLATFORM 840 select SIBYTE_SB1250 841 select SWAP_IO_SPACE 842 select SYS_HAS_CPU_SB1 843 select SYS_SUPPORTS_BIG_ENDIAN 844 select SYS_SUPPORTS_HIGHMEM 845 select SYS_SUPPORTS_LITTLE_ENDIAN 846 select ZONE_DMA32 if 64BIT 847 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 848 849config SIBYTE_LITTLESUR 850 bool "Sibyte BCM91250C2-LittleSur" 851 select BOOT_ELF32 852 select HAVE_PATA_PLATFORM 853 select SIBYTE_SB1250 854 select SWAP_IO_SPACE 855 select SYS_HAS_CPU_SB1 856 select SYS_SUPPORTS_BIG_ENDIAN 857 select SYS_SUPPORTS_HIGHMEM 858 select SYS_SUPPORTS_LITTLE_ENDIAN 859 select ZONE_DMA32 if 64BIT 860 861config SIBYTE_SENTOSA 862 bool "Sibyte BCM91250E-Sentosa" 863 select BOOT_ELF32 864 select SIBYTE_SB1250 865 select SWAP_IO_SPACE 866 select SYS_HAS_CPU_SB1 867 select SYS_SUPPORTS_BIG_ENDIAN 868 select SYS_SUPPORTS_LITTLE_ENDIAN 869 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 870 871config SIBYTE_BIGSUR 872 bool "Sibyte BCM91480B-BigSur" 873 select BOOT_ELF32 874 select NR_CPUS_DEFAULT_4 875 select SIBYTE_BCM1x80 876 select SWAP_IO_SPACE 877 select SYS_HAS_CPU_SB1 878 select SYS_SUPPORTS_BIG_ENDIAN 879 select SYS_SUPPORTS_HIGHMEM 880 select SYS_SUPPORTS_LITTLE_ENDIAN 881 select ZONE_DMA32 if 64BIT 882 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI 883 884config SNI_RM 885 bool "SNI RM200/300/400" 886 select ARC_MEMORY 887 select ARC_PROMLIB 888 select FW_ARC if CPU_LITTLE_ENDIAN 889 select FW_ARC32 if CPU_LITTLE_ENDIAN 890 select FW_SNIPROM if CPU_BIG_ENDIAN 891 select ARCH_MAY_HAVE_PC_FDC 892 select ARCH_MIGHT_HAVE_PC_PARPORT 893 select ARCH_MIGHT_HAVE_PC_SERIO 894 select BOOT_ELF32 895 select CEVT_R4K 896 select CSRC_R4K 897 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN 898 select DMA_NONCOHERENT 899 select GENERIC_ISA_DMA 900 select HAVE_EISA 901 select HAVE_PCSPKR_PLATFORM 902 select HAVE_PCI 903 select IRQ_MIPS_CPU 904 select I8253 905 select I8259 906 select ISA 907 select MIPS_L1_CACHE_SHIFT_6 908 select SWAP_IO_SPACE if CPU_BIG_ENDIAN 909 select SYS_HAS_CPU_R4X00 910 select SYS_HAS_CPU_R5000 911 select SYS_HAS_CPU_R10000 912 select R5000_CPU_SCACHE 913 select SYS_HAS_EARLY_PRINTK 914 select SYS_SUPPORTS_32BIT_KERNEL 915 select SYS_SUPPORTS_64BIT_KERNEL 916 select SYS_SUPPORTS_BIG_ENDIAN 917 select SYS_SUPPORTS_HIGHMEM 918 select SYS_SUPPORTS_LITTLE_ENDIAN 919 select WAR_R4600_V2_HIT_CACHEOP 920 help 921 The SNI RM200/300/400 are MIPS-based machines manufactured by 922 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid 923 Technology and now in turn merged with Fujitsu. Say Y here to 924 support this machine type. 925 926config MACH_TX49XX 927 bool "Toshiba TX49 series based machines" 928 select WAR_TX49XX_ICACHE_INDEX_INV 929 930config MIKROTIK_RB532 931 bool "Mikrotik RB532 boards" 932 select CEVT_R4K 933 select CSRC_R4K 934 select DMA_NONCOHERENT 935 select HAVE_PCI 936 select IRQ_MIPS_CPU 937 select SYS_HAS_CPU_MIPS32_R1 938 select SYS_SUPPORTS_32BIT_KERNEL 939 select SYS_SUPPORTS_LITTLE_ENDIAN 940 select SWAP_IO_SPACE 941 select BOOT_RAW 942 select GPIOLIB 943 select MIPS_L1_CACHE_SHIFT_4 944 help 945 Support the Mikrotik(tm) RouterBoard 532 series, 946 based on the IDT RC32434 SoC. 947 948config CAVIUM_OCTEON_SOC 949 bool "Cavium Networks Octeon SoC based boards" 950 select CEVT_R4K 951 select ARCH_HAS_PHYS_TO_DMA 952 select HAVE_RAPIDIO 953 select PHYS_ADDR_T_64BIT 954 select SYS_SUPPORTS_64BIT_KERNEL 955 select SYS_SUPPORTS_BIG_ENDIAN 956 select EDAC_SUPPORT 957 select EDAC_ATOMIC_SCRUB 958 select SYS_SUPPORTS_LITTLE_ENDIAN 959 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN 960 select SYS_HAS_EARLY_PRINTK 961 select SYS_HAS_CPU_CAVIUM_OCTEON 962 select HAVE_PCI 963 select HAVE_PLAT_DELAY 964 select HAVE_PLAT_FW_INIT_CMDLINE 965 select HAVE_PLAT_MEMCPY 966 select ZONE_DMA32 967 select GPIOLIB 968 select USE_OF 969 select ARCH_SPARSEMEM_ENABLE 970 select SYS_SUPPORTS_SMP 971 select NR_CPUS_DEFAULT_64 972 select MIPS_NR_CPU_NR_MAP_1024 973 select BUILTIN_DTB 974 select MTD 975 select MTD_COMPLEX_MAPPINGS 976 select SWIOTLB 977 select SYS_SUPPORTS_RELOCATABLE 978 help 979 This option supports all of the Octeon reference boards from Cavium 980 Networks. It builds a kernel that dynamically determines the Octeon 981 CPU type and supports all known board reference implementations. 982 Some of the supported boards are: 983 EBT3000 984 EBH3000 985 EBH3100 986 Thunder 987 Kodama 988 Hikari 989 Say Y here for most Octeon reference boards. 990 991endchoice 992 993source "arch/mips/alchemy/Kconfig" 994source "arch/mips/ath25/Kconfig" 995source "arch/mips/ath79/Kconfig" 996source "arch/mips/bcm47xx/Kconfig" 997source "arch/mips/bcm63xx/Kconfig" 998source "arch/mips/bmips/Kconfig" 999source "arch/mips/generic/Kconfig" 1000source "arch/mips/ingenic/Kconfig" 1001source "arch/mips/jazz/Kconfig" 1002source "arch/mips/lantiq/Kconfig" 1003source "arch/mips/pic32/Kconfig" 1004source "arch/mips/ralink/Kconfig" 1005source "arch/mips/sgi-ip27/Kconfig" 1006source "arch/mips/sibyte/Kconfig" 1007source "arch/mips/txx9/Kconfig" 1008source "arch/mips/cavium-octeon/Kconfig" 1009source "arch/mips/loongson2ef/Kconfig" 1010source "arch/mips/loongson32/Kconfig" 1011source "arch/mips/loongson64/Kconfig" 1012 1013endmenu 1014 1015config GENERIC_HWEIGHT 1016 bool 1017 default y 1018 1019config GENERIC_CALIBRATE_DELAY 1020 bool 1021 default y 1022 1023config SCHED_OMIT_FRAME_POINTER 1024 bool 1025 default y 1026 1027# 1028# Select some configuration options automatically based on user selections. 1029# 1030config FW_ARC 1031 bool 1032 1033config ARCH_MAY_HAVE_PC_FDC 1034 bool 1035 1036config BOOT_RAW 1037 bool 1038 1039config CEVT_BCM1480 1040 bool 1041 1042config CEVT_DS1287 1043 bool 1044 1045config CEVT_GT641XX 1046 bool 1047 1048config CEVT_R4K 1049 bool 1050 1051config CEVT_SB1250 1052 bool 1053 1054config CEVT_TXX9 1055 bool 1056 1057config CSRC_BCM1480 1058 bool 1059 1060config CSRC_IOASIC 1061 bool 1062 1063config CSRC_R4K 1064 select CLOCKSOURCE_WATCHDOG if CPU_FREQ 1065 bool 1066 1067config CSRC_SB1250 1068 bool 1069 1070config MIPS_CLOCK_VSYSCALL 1071 def_bool CSRC_R4K || CLKSRC_MIPS_GIC 1072 1073config GPIO_TXX9 1074 select GPIOLIB 1075 bool 1076 1077config FW_CFE 1078 bool 1079 1080config ARCH_SUPPORTS_UPROBES 1081 bool 1082 1083config DMA_PERDEV_COHERENT 1084 bool 1085 select ARCH_HAS_SETUP_DMA_OPS 1086 select DMA_NONCOHERENT 1087 1088config DMA_NONCOHERENT 1089 bool 1090 # 1091 # MIPS allows mixing "slightly different" Cacheability and Coherency 1092 # Attribute bits. It is believed that the uncached access through 1093 # KSEG1 and the implementation specific "uncached accelerated" used 1094 # by pgprot_writcombine can be mixed, and the latter sometimes provides 1095 # significant advantages. 1096 # 1097 select ARCH_HAS_DMA_WRITE_COMBINE 1098 select ARCH_HAS_DMA_PREP_COHERENT 1099 select ARCH_HAS_SYNC_DMA_FOR_DEVICE 1100 select ARCH_HAS_DMA_SET_UNCACHED 1101 select DMA_NONCOHERENT_MMAP 1102 select NEED_DMA_MAP_STATE 1103 1104config SYS_HAS_EARLY_PRINTK 1105 bool 1106 1107config SYS_SUPPORTS_HOTPLUG_CPU 1108 bool 1109 1110config MIPS_BONITO64 1111 bool 1112 1113config MIPS_MSC 1114 bool 1115 1116config SYNC_R4K 1117 bool 1118 1119config NO_IOPORT_MAP 1120 def_bool n 1121 1122config GENERIC_CSUM 1123 def_bool CPU_NO_LOAD_STORE_LR 1124 1125config GENERIC_ISA_DMA 1126 bool 1127 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n 1128 select ISA_DMA_API 1129 1130config GENERIC_ISA_DMA_SUPPORT_BROKEN 1131 bool 1132 select GENERIC_ISA_DMA 1133 1134config HAVE_PLAT_DELAY 1135 bool 1136 1137config HAVE_PLAT_FW_INIT_CMDLINE 1138 bool 1139 1140config HAVE_PLAT_MEMCPY 1141 bool 1142 1143config ISA_DMA_API 1144 bool 1145 1146config SYS_SUPPORTS_RELOCATABLE 1147 bool 1148 help 1149 Selected if the platform supports relocating the kernel. 1150 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF 1151 to allow access to command line and entropy sources. 1152 1153# 1154# Endianness selection. Sufficiently obscure so many users don't know what to 1155# answer,so we try hard to limit the available choices. Also the use of a 1156# choice statement should be more obvious to the user. 1157# 1158choice 1159 prompt "Endianness selection" 1160 help 1161 Some MIPS machines can be configured for either little or big endian 1162 byte order. These modes require different kernels and a different 1163 Linux distribution. In general there is one preferred byteorder for a 1164 particular system but some systems are just as commonly used in the 1165 one or the other endianness. 1166 1167config CPU_BIG_ENDIAN 1168 bool "Big endian" 1169 depends on SYS_SUPPORTS_BIG_ENDIAN 1170 1171config CPU_LITTLE_ENDIAN 1172 bool "Little endian" 1173 depends on SYS_SUPPORTS_LITTLE_ENDIAN 1174 1175endchoice 1176 1177config EXPORT_UASM 1178 bool 1179 1180config SYS_SUPPORTS_APM_EMULATION 1181 bool 1182 1183config SYS_SUPPORTS_BIG_ENDIAN 1184 bool 1185 1186config SYS_SUPPORTS_LITTLE_ENDIAN 1187 bool 1188 1189config MIPS_HUGE_TLB_SUPPORT 1190 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE 1191 1192config IRQ_MSP_SLP 1193 bool 1194 1195config IRQ_MSP_CIC 1196 bool 1197 1198config IRQ_TXX9 1199 bool 1200 1201config IRQ_GT641XX 1202 bool 1203 1204config PCI_GT64XXX_PCI0 1205 bool 1206 1207config PCI_XTALK_BRIDGE 1208 bool 1209 1210config NO_EXCEPT_FILL 1211 bool 1212 1213config MIPS_SPRAM 1214 bool 1215 1216config SWAP_IO_SPACE 1217 bool 1218 1219config SGI_HAS_INDYDOG 1220 bool 1221 1222config SGI_HAS_HAL2 1223 bool 1224 1225config SGI_HAS_SEEQ 1226 bool 1227 1228config SGI_HAS_WD93 1229 bool 1230 1231config SGI_HAS_ZILOG 1232 bool 1233 1234config SGI_HAS_I8042 1235 bool 1236 1237config DEFAULT_SGI_PARTITION 1238 bool 1239 1240config FW_ARC32 1241 bool 1242 1243config FW_SNIPROM 1244 bool 1245 1246config BOOT_ELF32 1247 bool 1248 1249config MIPS_L1_CACHE_SHIFT_4 1250 bool 1251 1252config MIPS_L1_CACHE_SHIFT_5 1253 bool 1254 1255config MIPS_L1_CACHE_SHIFT_6 1256 bool 1257 1258config MIPS_L1_CACHE_SHIFT_7 1259 bool 1260 1261config MIPS_L1_CACHE_SHIFT 1262 int 1263 default "7" if MIPS_L1_CACHE_SHIFT_7 1264 default "6" if MIPS_L1_CACHE_SHIFT_6 1265 default "5" if MIPS_L1_CACHE_SHIFT_5 1266 default "4" if MIPS_L1_CACHE_SHIFT_4 1267 default "5" 1268 1269config ARC_CMDLINE_ONLY 1270 bool 1271 1272config ARC_CONSOLE 1273 bool "ARC console support" 1274 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN) 1275 1276config ARC_MEMORY 1277 bool 1278 1279config ARC_PROMLIB 1280 bool 1281 1282config FW_ARC64 1283 bool 1284 1285config BOOT_ELF64 1286 bool 1287 1288menu "CPU selection" 1289 1290choice 1291 prompt "CPU type" 1292 default CPU_R4X00 1293 1294config CPU_LOONGSON64 1295 bool "Loongson 64-bit CPU" 1296 depends on SYS_HAS_CPU_LOONGSON64 1297 select ARCH_HAS_PHYS_TO_DMA 1298 select CPU_MIPSR2 1299 select CPU_HAS_PREFETCH 1300 select CPU_SUPPORTS_64BIT_KERNEL 1301 select CPU_SUPPORTS_HIGHMEM 1302 select CPU_SUPPORTS_HUGEPAGES 1303 select CPU_SUPPORTS_MSA 1304 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT 1305 select CPU_MIPSR2_IRQ_VI 1306 select WEAK_ORDERING 1307 select WEAK_REORDERING_BEYOND_LLSC 1308 select MIPS_ASID_BITS_VARIABLE 1309 select MIPS_PGD_C0_CONTEXT 1310 select MIPS_L1_CACHE_SHIFT_6 1311 select MIPS_FP_SUPPORT 1312 select GPIOLIB 1313 select SWIOTLB 1314 select HAVE_KVM 1315 help 1316 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor 1317 cores implements the MIPS64R2 instruction set with many extensions, 1318 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000, 1319 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old 1320 Loongson-2E/2F is not covered here and will be removed in future. 1321 1322config LOONGSON3_ENHANCEMENT 1323 bool "New Loongson-3 CPU Enhancements" 1324 default n 1325 depends on CPU_LOONGSON64 1326 help 1327 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A 1328 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as 1329 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User 1330 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer), 1331 Fast TLB refill support, etc. 1332 1333 This option enable those enhancements which are not probed at run 1334 time. If you want a generic kernel to run on all Loongson 3 machines, 1335 please say 'N' here. If you want a high-performance kernel to run on 1336 new Loongson-3 machines only, please say 'Y' here. 1337 1338config CPU_LOONGSON3_WORKAROUNDS 1339 bool "Loongson-3 LLSC Workarounds" 1340 default y if SMP 1341 depends on CPU_LOONGSON64 1342 help 1343 Loongson-3 processors have the llsc issues which require workarounds. 1344 Without workarounds the system may hang unexpectedly. 1345 1346 Say Y, unless you know what you are doing. 1347 1348config CPU_LOONGSON3_CPUCFG_EMULATION 1349 bool "Emulate the CPUCFG instruction on older Loongson cores" 1350 default y 1351 depends on CPU_LOONGSON64 1352 help 1353 Loongson-3A R4 and newer have the CPUCFG instruction available for 1354 userland to query CPU capabilities, much like CPUID on x86. This 1355 option provides emulation of the instruction on older Loongson 1356 cores, back to Loongson-3A1000. 1357 1358 If unsure, please say Y. 1359 1360config CPU_LOONGSON2E 1361 bool "Loongson 2E" 1362 depends on SYS_HAS_CPU_LOONGSON2E 1363 select CPU_LOONGSON2EF 1364 help 1365 The Loongson 2E processor implements the MIPS III instruction set 1366 with many extensions. 1367 1368 It has an internal FPGA northbridge, which is compatible to 1369 bonito64. 1370 1371config CPU_LOONGSON2F 1372 bool "Loongson 2F" 1373 depends on SYS_HAS_CPU_LOONGSON2F 1374 select CPU_LOONGSON2EF 1375 select GPIOLIB 1376 help 1377 The Loongson 2F processor implements the MIPS III instruction set 1378 with many extensions. 1379 1380 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller 1381 have a similar programming interface with FPGA northbridge used in 1382 Loongson2E. 1383 1384config CPU_LOONGSON1B 1385 bool "Loongson 1B" 1386 depends on SYS_HAS_CPU_LOONGSON1B 1387 select CPU_LOONGSON32 1388 select LEDS_GPIO_REGISTER 1389 help 1390 The Loongson 1B is a 32-bit SoC, which implements the MIPS32 1391 Release 1 instruction set and part of the MIPS32 Release 2 1392 instruction set. 1393 1394config CPU_LOONGSON1C 1395 bool "Loongson 1C" 1396 depends on SYS_HAS_CPU_LOONGSON1C 1397 select CPU_LOONGSON32 1398 select LEDS_GPIO_REGISTER 1399 help 1400 The Loongson 1C is a 32-bit SoC, which implements the MIPS32 1401 Release 1 instruction set and part of the MIPS32 Release 2 1402 instruction set. 1403 1404config CPU_MIPS32_R1 1405 bool "MIPS32 Release 1" 1406 depends on SYS_HAS_CPU_MIPS32_R1 1407 select CPU_HAS_PREFETCH 1408 select CPU_SUPPORTS_32BIT_KERNEL 1409 select CPU_SUPPORTS_HIGHMEM 1410 help 1411 Choose this option to build a kernel for release 1 or later of the 1412 MIPS32 architecture. Most modern embedded systems with a 32-bit 1413 MIPS processor are based on a MIPS32 processor. If you know the 1414 specific type of processor in your system, choose those that one 1415 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 1416 Release 2 of the MIPS32 architecture is available since several 1417 years so chances are you even have a MIPS32 Release 2 processor 1418 in which case you should choose CPU_MIPS32_R2 instead for better 1419 performance. 1420 1421config CPU_MIPS32_R2 1422 bool "MIPS32 Release 2" 1423 depends on SYS_HAS_CPU_MIPS32_R2 1424 select CPU_HAS_PREFETCH 1425 select CPU_SUPPORTS_32BIT_KERNEL 1426 select CPU_SUPPORTS_HIGHMEM 1427 select CPU_SUPPORTS_MSA 1428 select HAVE_KVM 1429 help 1430 Choose this option to build a kernel for release 2 or later of the 1431 MIPS32 architecture. Most modern embedded systems with a 32-bit 1432 MIPS processor are based on a MIPS32 processor. If you know the 1433 specific type of processor in your system, choose those that one 1434 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system. 1435 1436config CPU_MIPS32_R5 1437 bool "MIPS32 Release 5" 1438 depends on SYS_HAS_CPU_MIPS32_R5 1439 select CPU_HAS_PREFETCH 1440 select CPU_SUPPORTS_32BIT_KERNEL 1441 select CPU_SUPPORTS_HIGHMEM 1442 select CPU_SUPPORTS_MSA 1443 select HAVE_KVM 1444 select MIPS_O32_FP64_SUPPORT 1445 help 1446 Choose this option to build a kernel for release 5 or later of the 1447 MIPS32 architecture. New MIPS processors, starting with the Warrior 1448 family, are based on a MIPS32r5 processor. If you own an older 1449 processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1450 1451config CPU_MIPS32_R6 1452 bool "MIPS32 Release 6" 1453 depends on SYS_HAS_CPU_MIPS32_R6 1454 select CPU_HAS_PREFETCH 1455 select CPU_NO_LOAD_STORE_LR 1456 select CPU_SUPPORTS_32BIT_KERNEL 1457 select CPU_SUPPORTS_HIGHMEM 1458 select CPU_SUPPORTS_MSA 1459 select HAVE_KVM 1460 select MIPS_O32_FP64_SUPPORT 1461 help 1462 Choose this option to build a kernel for release 6 or later of the 1463 MIPS32 architecture. New MIPS processors, starting with the Warrior 1464 family, are based on a MIPS32r6 processor. If you own an older 1465 processor, you probably need to select MIPS32r1 or MIPS32r2 instead. 1466 1467config CPU_MIPS64_R1 1468 bool "MIPS64 Release 1" 1469 depends on SYS_HAS_CPU_MIPS64_R1 1470 select CPU_HAS_PREFETCH 1471 select CPU_SUPPORTS_32BIT_KERNEL 1472 select CPU_SUPPORTS_64BIT_KERNEL 1473 select CPU_SUPPORTS_HIGHMEM 1474 select CPU_SUPPORTS_HUGEPAGES 1475 help 1476 Choose this option to build a kernel for release 1 or later of the 1477 MIPS64 architecture. Many modern embedded systems with a 64-bit 1478 MIPS processor are based on a MIPS64 processor. If you know the 1479 specific type of processor in your system, choose those that one 1480 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 1481 Release 2 of the MIPS64 architecture is available since several 1482 years so chances are you even have a MIPS64 Release 2 processor 1483 in which case you should choose CPU_MIPS64_R2 instead for better 1484 performance. 1485 1486config CPU_MIPS64_R2 1487 bool "MIPS64 Release 2" 1488 depends on SYS_HAS_CPU_MIPS64_R2 1489 select CPU_HAS_PREFETCH 1490 select CPU_SUPPORTS_32BIT_KERNEL 1491 select CPU_SUPPORTS_64BIT_KERNEL 1492 select CPU_SUPPORTS_HIGHMEM 1493 select CPU_SUPPORTS_HUGEPAGES 1494 select CPU_SUPPORTS_MSA 1495 select HAVE_KVM 1496 help 1497 Choose this option to build a kernel for release 2 or later of the 1498 MIPS64 architecture. Many modern embedded systems with a 64-bit 1499 MIPS processor are based on a MIPS64 processor. If you know the 1500 specific type of processor in your system, choose those that one 1501 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system. 1502 1503config CPU_MIPS64_R5 1504 bool "MIPS64 Release 5" 1505 depends on SYS_HAS_CPU_MIPS64_R5 1506 select CPU_HAS_PREFETCH 1507 select CPU_SUPPORTS_32BIT_KERNEL 1508 select CPU_SUPPORTS_64BIT_KERNEL 1509 select CPU_SUPPORTS_HIGHMEM 1510 select CPU_SUPPORTS_HUGEPAGES 1511 select CPU_SUPPORTS_MSA 1512 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1513 select HAVE_KVM 1514 help 1515 Choose this option to build a kernel for release 5 or later of the 1516 MIPS64 architecture. This is a intermediate MIPS architecture 1517 release partly implementing release 6 features. Though there is no 1518 any hardware known to be based on this release. 1519 1520config CPU_MIPS64_R6 1521 bool "MIPS64 Release 6" 1522 depends on SYS_HAS_CPU_MIPS64_R6 1523 select CPU_HAS_PREFETCH 1524 select CPU_NO_LOAD_STORE_LR 1525 select CPU_SUPPORTS_32BIT_KERNEL 1526 select CPU_SUPPORTS_64BIT_KERNEL 1527 select CPU_SUPPORTS_HIGHMEM 1528 select CPU_SUPPORTS_HUGEPAGES 1529 select CPU_SUPPORTS_MSA 1530 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32 1531 select HAVE_KVM 1532 help 1533 Choose this option to build a kernel for release 6 or later of the 1534 MIPS64 architecture. New MIPS processors, starting with the Warrior 1535 family, are based on a MIPS64r6 processor. If you own an older 1536 processor, you probably need to select MIPS64r1 or MIPS64r2 instead. 1537 1538config CPU_P5600 1539 bool "MIPS Warrior P5600" 1540 depends on SYS_HAS_CPU_P5600 1541 select CPU_HAS_PREFETCH 1542 select CPU_SUPPORTS_32BIT_KERNEL 1543 select CPU_SUPPORTS_HIGHMEM 1544 select CPU_SUPPORTS_MSA 1545 select CPU_SUPPORTS_CPUFREQ 1546 select CPU_MIPSR2_IRQ_VI 1547 select CPU_MIPSR2_IRQ_EI 1548 select HAVE_KVM 1549 select MIPS_O32_FP64_SUPPORT 1550 help 1551 Choose this option to build a kernel for MIPS Warrior P5600 CPU. 1552 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes, 1553 MMU with two-levels TLB, UCA, MSA, MDU core level features and system 1554 level features like up to six P5600 calculation cores, CM2 with L2 1555 cache, IOCU/IOMMU (though might be unused depending on the system- 1556 specific IP core configuration), GIC, CPC, virtualisation module, 1557 eJTAG and PDtrace. 1558 1559config CPU_R3000 1560 bool "R3000" 1561 depends on SYS_HAS_CPU_R3000 1562 select CPU_HAS_WB 1563 select CPU_R3K_TLB 1564 select CPU_SUPPORTS_32BIT_KERNEL 1565 select CPU_SUPPORTS_HIGHMEM 1566 help 1567 Please make sure to pick the right CPU type. Linux/MIPS is not 1568 designed to be generic, i.e. Kernels compiled for R3000 CPUs will 1569 *not* work on R4000 machines and vice versa. However, since most 1570 of the supported machines have an R4000 (or similar) CPU, R4x00 1571 might be a safe bet. If the resulting kernel does not work, 1572 try to recompile with R3000. 1573 1574config CPU_R4300 1575 bool "R4300" 1576 depends on SYS_HAS_CPU_R4300 1577 select CPU_SUPPORTS_32BIT_KERNEL 1578 select CPU_SUPPORTS_64BIT_KERNEL 1579 help 1580 MIPS Technologies R4300-series processors. 1581 1582config CPU_R4X00 1583 bool "R4x00" 1584 depends on SYS_HAS_CPU_R4X00 1585 select CPU_SUPPORTS_32BIT_KERNEL 1586 select CPU_SUPPORTS_64BIT_KERNEL 1587 select CPU_SUPPORTS_HUGEPAGES 1588 help 1589 MIPS Technologies R4000-series processors other than 4300, including 1590 the R4000, R4400, R4600, and 4700. 1591 1592config CPU_TX49XX 1593 bool "R49XX" 1594 depends on SYS_HAS_CPU_TX49XX 1595 select CPU_HAS_PREFETCH 1596 select CPU_SUPPORTS_32BIT_KERNEL 1597 select CPU_SUPPORTS_64BIT_KERNEL 1598 select CPU_SUPPORTS_HUGEPAGES 1599 1600config CPU_R5000 1601 bool "R5000" 1602 depends on SYS_HAS_CPU_R5000 1603 select CPU_SUPPORTS_32BIT_KERNEL 1604 select CPU_SUPPORTS_64BIT_KERNEL 1605 select CPU_SUPPORTS_HUGEPAGES 1606 help 1607 MIPS Technologies R5000-series processors other than the Nevada. 1608 1609config CPU_R5500 1610 bool "R5500" 1611 depends on SYS_HAS_CPU_R5500 1612 select CPU_SUPPORTS_32BIT_KERNEL 1613 select CPU_SUPPORTS_64BIT_KERNEL 1614 select CPU_SUPPORTS_HUGEPAGES 1615 help 1616 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV 1617 instruction set. 1618 1619config CPU_NEVADA 1620 bool "RM52xx" 1621 depends on SYS_HAS_CPU_NEVADA 1622 select CPU_SUPPORTS_32BIT_KERNEL 1623 select CPU_SUPPORTS_64BIT_KERNEL 1624 select CPU_SUPPORTS_HUGEPAGES 1625 help 1626 QED / PMC-Sierra RM52xx-series ("Nevada") processors. 1627 1628config CPU_R10000 1629 bool "R10000" 1630 depends on SYS_HAS_CPU_R10000 1631 select CPU_HAS_PREFETCH 1632 select CPU_SUPPORTS_32BIT_KERNEL 1633 select CPU_SUPPORTS_64BIT_KERNEL 1634 select CPU_SUPPORTS_HIGHMEM 1635 select CPU_SUPPORTS_HUGEPAGES 1636 help 1637 MIPS Technologies R10000-series processors. 1638 1639config CPU_RM7000 1640 bool "RM7000" 1641 depends on SYS_HAS_CPU_RM7000 1642 select CPU_HAS_PREFETCH 1643 select CPU_SUPPORTS_32BIT_KERNEL 1644 select CPU_SUPPORTS_64BIT_KERNEL 1645 select CPU_SUPPORTS_HIGHMEM 1646 select CPU_SUPPORTS_HUGEPAGES 1647 1648config CPU_SB1 1649 bool "SB1" 1650 depends on SYS_HAS_CPU_SB1 1651 select CPU_SUPPORTS_32BIT_KERNEL 1652 select CPU_SUPPORTS_64BIT_KERNEL 1653 select CPU_SUPPORTS_HIGHMEM 1654 select CPU_SUPPORTS_HUGEPAGES 1655 select WEAK_ORDERING 1656 1657config CPU_CAVIUM_OCTEON 1658 bool "Cavium Octeon processor" 1659 depends on SYS_HAS_CPU_CAVIUM_OCTEON 1660 select CPU_HAS_PREFETCH 1661 select CPU_SUPPORTS_64BIT_KERNEL 1662 select WEAK_ORDERING 1663 select CPU_SUPPORTS_HIGHMEM 1664 select CPU_SUPPORTS_HUGEPAGES 1665 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1666 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN 1667 select MIPS_L1_CACHE_SHIFT_7 1668 select HAVE_KVM 1669 help 1670 The Cavium Octeon processor is a highly integrated chip containing 1671 many ethernet hardware widgets for networking tasks. The processor 1672 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets. 1673 Full details can be found at http://www.caviumnetworks.com. 1674 1675config CPU_BMIPS 1676 bool "Broadcom BMIPS" 1677 depends on SYS_HAS_CPU_BMIPS 1678 select CPU_MIPS32 1679 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300 1680 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350 1681 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380 1682 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000 1683 select CPU_SUPPORTS_32BIT_KERNEL 1684 select DMA_NONCOHERENT 1685 select IRQ_MIPS_CPU 1686 select SWAP_IO_SPACE 1687 select WEAK_ORDERING 1688 select CPU_SUPPORTS_HIGHMEM 1689 select CPU_HAS_PREFETCH 1690 select CPU_SUPPORTS_CPUFREQ 1691 select MIPS_EXTERNAL_TIMER 1692 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 1693 help 1694 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors. 1695 1696endchoice 1697 1698config CPU_MIPS32_3_5_FEATURES 1699 bool "MIPS32 Release 3.5 Features" 1700 depends on SYS_HAS_CPU_MIPS32_R3_5 1701 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \ 1702 CPU_P5600 1703 help 1704 Choose this option to build a kernel for release 2 or later of the 1705 MIPS32 architecture including features from the 3.5 release such as 1706 support for Enhanced Virtual Addressing (EVA). 1707 1708config CPU_MIPS32_3_5_EVA 1709 bool "Enhanced Virtual Addressing (EVA)" 1710 depends on CPU_MIPS32_3_5_FEATURES 1711 select EVA 1712 default y 1713 help 1714 Choose this option if you want to enable the Enhanced Virtual 1715 Addressing (EVA) on your MIPS32 core (such as proAptiv). 1716 One of its primary benefits is an increase in the maximum size 1717 of lowmem (up to 3GB). If unsure, say 'N' here. 1718 1719config CPU_MIPS32_R5_FEATURES 1720 bool "MIPS32 Release 5 Features" 1721 depends on SYS_HAS_CPU_MIPS32_R5 1722 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600 1723 help 1724 Choose this option to build a kernel for release 2 or later of the 1725 MIPS32 architecture including features from release 5 such as 1726 support for Extended Physical Addressing (XPA). 1727 1728config CPU_MIPS32_R5_XPA 1729 bool "Extended Physical Addressing (XPA)" 1730 depends on CPU_MIPS32_R5_FEATURES 1731 depends on !EVA 1732 depends on !PAGE_SIZE_4KB 1733 depends on SYS_SUPPORTS_HIGHMEM 1734 select XPA 1735 select HIGHMEM 1736 select PHYS_ADDR_T_64BIT 1737 default n 1738 help 1739 Choose this option if you want to enable the Extended Physical 1740 Addressing (XPA) on your MIPS32 core (such as P5600 series). The 1741 benefit is to increase physical addressing equal to or greater 1742 than 40 bits. Note that this has the side effect of turning on 1743 64-bit addressing which in turn makes the PTEs 64-bit in size. 1744 If unsure, say 'N' here. 1745 1746if CPU_LOONGSON2F 1747config CPU_NOP_WORKAROUNDS 1748 bool 1749 1750config CPU_JUMP_WORKAROUNDS 1751 bool 1752 1753config CPU_LOONGSON2F_WORKAROUNDS 1754 bool "Loongson 2F Workarounds" 1755 default y 1756 select CPU_NOP_WORKAROUNDS 1757 select CPU_JUMP_WORKAROUNDS 1758 help 1759 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which 1760 require workarounds. Without workarounds the system may hang 1761 unexpectedly. For more information please refer to the gas 1762 -mfix-loongson2f-nop and -mfix-loongson2f-jump options. 1763 1764 Loongson 2F03 and later have fixed these issues and no workarounds 1765 are needed. The workarounds have no significant side effect on them 1766 but may decrease the performance of the system so this option should 1767 be disabled unless the kernel is intended to be run on 2F01 or 2F02 1768 systems. 1769 1770 If unsure, please say Y. 1771endif # CPU_LOONGSON2F 1772 1773config SYS_SUPPORTS_ZBOOT 1774 bool 1775 select HAVE_KERNEL_GZIP 1776 select HAVE_KERNEL_BZIP2 1777 select HAVE_KERNEL_LZ4 1778 select HAVE_KERNEL_LZMA 1779 select HAVE_KERNEL_LZO 1780 select HAVE_KERNEL_XZ 1781 select HAVE_KERNEL_ZSTD 1782 1783config SYS_SUPPORTS_ZBOOT_UART16550 1784 bool 1785 select SYS_SUPPORTS_ZBOOT 1786 1787config SYS_SUPPORTS_ZBOOT_UART_PROM 1788 bool 1789 select SYS_SUPPORTS_ZBOOT 1790 1791config CPU_LOONGSON2EF 1792 bool 1793 select CPU_SUPPORTS_32BIT_KERNEL 1794 select CPU_SUPPORTS_64BIT_KERNEL 1795 select CPU_SUPPORTS_HIGHMEM 1796 select CPU_SUPPORTS_HUGEPAGES 1797 select ARCH_HAS_PHYS_TO_DMA 1798 1799config CPU_LOONGSON32 1800 bool 1801 select CPU_MIPS32 1802 select CPU_MIPSR2 1803 select CPU_HAS_PREFETCH 1804 select CPU_SUPPORTS_32BIT_KERNEL 1805 select CPU_SUPPORTS_HIGHMEM 1806 select CPU_SUPPORTS_CPUFREQ 1807 1808config CPU_BMIPS32_3300 1809 select SMP_UP if SMP 1810 bool 1811 1812config CPU_BMIPS4350 1813 bool 1814 select SYS_SUPPORTS_SMP 1815 select SYS_SUPPORTS_HOTPLUG_CPU 1816 1817config CPU_BMIPS4380 1818 bool 1819 select MIPS_L1_CACHE_SHIFT_6 1820 select SYS_SUPPORTS_SMP 1821 select SYS_SUPPORTS_HOTPLUG_CPU 1822 select CPU_HAS_RIXI 1823 1824config CPU_BMIPS5000 1825 bool 1826 select MIPS_CPU_SCACHE 1827 select MIPS_L1_CACHE_SHIFT_7 1828 select SYS_SUPPORTS_SMP 1829 select SYS_SUPPORTS_HOTPLUG_CPU 1830 select CPU_HAS_RIXI 1831 1832config SYS_HAS_CPU_LOONGSON64 1833 bool 1834 select CPU_SUPPORTS_CPUFREQ 1835 select CPU_HAS_RIXI 1836 1837config SYS_HAS_CPU_LOONGSON2E 1838 bool 1839 1840config SYS_HAS_CPU_LOONGSON2F 1841 bool 1842 select CPU_SUPPORTS_CPUFREQ 1843 select CPU_SUPPORTS_ADDRWINCFG if 64BIT 1844 1845config SYS_HAS_CPU_LOONGSON1B 1846 bool 1847 1848config SYS_HAS_CPU_LOONGSON1C 1849 bool 1850 1851config SYS_HAS_CPU_MIPS32_R1 1852 bool 1853 1854config SYS_HAS_CPU_MIPS32_R2 1855 bool 1856 1857config SYS_HAS_CPU_MIPS32_R3_5 1858 bool 1859 1860config SYS_HAS_CPU_MIPS32_R5 1861 bool 1862 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1863 1864config SYS_HAS_CPU_MIPS32_R6 1865 bool 1866 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1867 1868config SYS_HAS_CPU_MIPS64_R1 1869 bool 1870 1871config SYS_HAS_CPU_MIPS64_R2 1872 bool 1873 1874config SYS_HAS_CPU_MIPS64_R5 1875 bool 1876 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1877 1878config SYS_HAS_CPU_MIPS64_R6 1879 bool 1880 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1881 1882config SYS_HAS_CPU_P5600 1883 bool 1884 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1885 1886config SYS_HAS_CPU_R3000 1887 bool 1888 1889config SYS_HAS_CPU_R4300 1890 bool 1891 1892config SYS_HAS_CPU_R4X00 1893 bool 1894 1895config SYS_HAS_CPU_TX49XX 1896 bool 1897 1898config SYS_HAS_CPU_R5000 1899 bool 1900 1901config SYS_HAS_CPU_R5500 1902 bool 1903 1904config SYS_HAS_CPU_NEVADA 1905 bool 1906 1907config SYS_HAS_CPU_R10000 1908 bool 1909 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT 1910 1911config SYS_HAS_CPU_RM7000 1912 bool 1913 1914config SYS_HAS_CPU_SB1 1915 bool 1916 1917config SYS_HAS_CPU_CAVIUM_OCTEON 1918 bool 1919 1920config SYS_HAS_CPU_BMIPS 1921 bool 1922 1923config SYS_HAS_CPU_BMIPS32_3300 1924 bool 1925 select SYS_HAS_CPU_BMIPS 1926 1927config SYS_HAS_CPU_BMIPS4350 1928 bool 1929 select SYS_HAS_CPU_BMIPS 1930 1931config SYS_HAS_CPU_BMIPS4380 1932 bool 1933 select SYS_HAS_CPU_BMIPS 1934 1935config SYS_HAS_CPU_BMIPS5000 1936 bool 1937 select SYS_HAS_CPU_BMIPS 1938 select ARCH_HAS_SYNC_DMA_FOR_CPU 1939 1940# 1941# CPU may reorder R->R, R->W, W->R, W->W 1942# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC 1943# 1944config WEAK_ORDERING 1945 bool 1946 1947# 1948# CPU may reorder reads and writes beyond LL/SC 1949# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC 1950# 1951config WEAK_REORDERING_BEYOND_LLSC 1952 bool 1953endmenu 1954 1955# 1956# These two indicate any level of the MIPS32 and MIPS64 architecture 1957# 1958config CPU_MIPS32 1959 bool 1960 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \ 1961 CPU_MIPS32_R6 || CPU_P5600 1962 1963config CPU_MIPS64 1964 bool 1965 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \ 1966 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON 1967 1968# 1969# These indicate the revision of the architecture 1970# 1971config CPU_MIPSR1 1972 bool 1973 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1 1974 1975config CPU_MIPSR2 1976 bool 1977 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON 1978 select CPU_HAS_RIXI 1979 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 1980 select MIPS_SPRAM 1981 1982config CPU_MIPSR5 1983 bool 1984 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600 1985 select CPU_HAS_RIXI 1986 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 1987 select MIPS_SPRAM 1988 1989config CPU_MIPSR6 1990 bool 1991 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6 1992 select CPU_HAS_RIXI 1993 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN 1994 select HAVE_ARCH_BITREVERSE 1995 select MIPS_ASID_BITS_VARIABLE 1996 select MIPS_CRC_SUPPORT 1997 select MIPS_SPRAM 1998 1999config TARGET_ISA_REV 2000 int 2001 default 1 if CPU_MIPSR1 2002 default 2 if CPU_MIPSR2 2003 default 5 if CPU_MIPSR5 2004 default 6 if CPU_MIPSR6 2005 default 0 2006 help 2007 Reflects the ISA revision being targeted by the kernel build. This 2008 is effectively the Kconfig equivalent of MIPS_ISA_REV. 2009 2010config EVA 2011 bool 2012 2013config XPA 2014 bool 2015 2016config SYS_SUPPORTS_32BIT_KERNEL 2017 bool 2018config SYS_SUPPORTS_64BIT_KERNEL 2019 bool 2020config CPU_SUPPORTS_32BIT_KERNEL 2021 bool 2022config CPU_SUPPORTS_64BIT_KERNEL 2023 bool 2024config CPU_SUPPORTS_CPUFREQ 2025 bool 2026config CPU_SUPPORTS_ADDRWINCFG 2027 bool 2028config CPU_SUPPORTS_HUGEPAGES 2029 bool 2030 depends on !(32BIT && (PHYS_ADDR_T_64BIT || EVA)) 2031config MIPS_PGD_C0_CONTEXT 2032 bool 2033 depends on 64BIT 2034 default y if (CPU_MIPSR2 || CPU_MIPSR6) 2035 2036# 2037# Set to y for ptrace access to watch registers. 2038# 2039config HARDWARE_WATCHPOINTS 2040 bool 2041 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6 2042 2043menu "Kernel type" 2044 2045choice 2046 prompt "Kernel code model" 2047 help 2048 You should only select this option if you have a workload that 2049 actually benefits from 64-bit processing or if your machine has 2050 large memory. You will only be presented a single option in this 2051 menu if your system does not support both 32-bit and 64-bit kernels. 2052 2053config 32BIT 2054 bool "32-bit kernel" 2055 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL 2056 select TRAD_SIGNALS 2057 help 2058 Select this option if you want to build a 32-bit kernel. 2059 2060config 64BIT 2061 bool "64-bit kernel" 2062 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL 2063 help 2064 Select this option if you want to build a 64-bit kernel. 2065 2066endchoice 2067 2068config MIPS_VA_BITS_48 2069 bool "48 bits virtual memory" 2070 depends on 64BIT 2071 help 2072 Support a maximum at least 48 bits of application virtual 2073 memory. Default is 40 bits or less, depending on the CPU. 2074 For page sizes 16k and above, this option results in a small 2075 memory overhead for page tables. For 4k page size, a fourth 2076 level of page tables is added which imposes both a memory 2077 overhead as well as slower TLB fault handling. 2078 2079 If unsure, say N. 2080 2081config ZBOOT_LOAD_ADDRESS 2082 hex "Compressed kernel load address" 2083 default 0xffffffff80400000 if BCM47XX 2084 default 0x0 2085 depends on SYS_SUPPORTS_ZBOOT 2086 help 2087 The address to load compressed kernel, aka vmlinuz. 2088 2089 This is only used if non-zero. 2090 2091choice 2092 prompt "Kernel page size" 2093 default PAGE_SIZE_4KB 2094 2095config PAGE_SIZE_4KB 2096 bool "4kB" 2097 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64 2098 help 2099 This option select the standard 4kB Linux page size. On some 2100 R3000-family processors this is the only available page size. Using 2101 4kB page size will minimize memory consumption and is therefore 2102 recommended for low memory systems. 2103 2104config PAGE_SIZE_8KB 2105 bool "8kB" 2106 depends on CPU_CAVIUM_OCTEON 2107 depends on !MIPS_VA_BITS_48 2108 help 2109 Using 8kB page size will result in higher performance kernel at 2110 the price of higher memory consumption. This option is available 2111 only on cnMIPS processors. Note that you will need a suitable Linux 2112 distribution to support this. 2113 2114config PAGE_SIZE_16KB 2115 bool "16kB" 2116 depends on !CPU_R3000 2117 help 2118 Using 16kB page size will result in higher performance kernel at 2119 the price of higher memory consumption. This option is available on 2120 all non-R3000 family processors. Note that you will need a suitable 2121 Linux distribution to support this. 2122 2123config PAGE_SIZE_32KB 2124 bool "32kB" 2125 depends on CPU_CAVIUM_OCTEON 2126 depends on !MIPS_VA_BITS_48 2127 help 2128 Using 32kB page size will result in higher performance kernel at 2129 the price of higher memory consumption. This option is available 2130 only on cnMIPS cores. Note that you will need a suitable Linux 2131 distribution to support this. 2132 2133config PAGE_SIZE_64KB 2134 bool "64kB" 2135 depends on !CPU_R3000 2136 help 2137 Using 64kB page size will result in higher performance kernel at 2138 the price of higher memory consumption. This option is available on 2139 all non-R3000 family processor. Not that at the time of this 2140 writing this option is still high experimental. 2141 2142endchoice 2143 2144config ARCH_FORCE_MAX_ORDER 2145 int "Maximum zone order" 2146 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2147 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB 2148 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2149 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB 2150 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2151 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB 2152 range 0 64 2153 default "11" 2154 help 2155 The kernel memory allocator divides physically contiguous memory 2156 blocks into "zones", where each zone is a power of two number of 2157 pages. This option selects the largest power of two that the kernel 2158 keeps in the memory allocator. If you need to allocate very large 2159 blocks of physically contiguous memory, then you may need to 2160 increase this value. 2161 2162 This config option is actually maximum order plus one. For example, 2163 a value of 11 means that the largest free memory block is 2^10 pages. 2164 2165 The page size is not necessarily 4KB. Keep this in mind 2166 when choosing a value for this option. 2167 2168config BOARD_SCACHE 2169 bool 2170 2171config IP22_CPU_SCACHE 2172 bool 2173 select BOARD_SCACHE 2174 2175# 2176# Support for a MIPS32 / MIPS64 style S-caches 2177# 2178config MIPS_CPU_SCACHE 2179 bool 2180 select BOARD_SCACHE 2181 2182config R5000_CPU_SCACHE 2183 bool 2184 select BOARD_SCACHE 2185 2186config RM7000_CPU_SCACHE 2187 bool 2188 select BOARD_SCACHE 2189 2190config SIBYTE_DMA_PAGEOPS 2191 bool "Use DMA to clear/copy pages" 2192 depends on CPU_SB1 2193 help 2194 Instead of using the CPU to zero and copy pages, use a Data Mover 2195 channel. These DMA channels are otherwise unused by the standard 2196 SiByte Linux port. Seems to give a small performance benefit. 2197 2198config CPU_HAS_PREFETCH 2199 bool 2200 2201config CPU_GENERIC_DUMP_TLB 2202 bool 2203 default y if !CPU_R3000 2204 2205config MIPS_FP_SUPPORT 2206 bool "Floating Point support" if EXPERT 2207 default y 2208 help 2209 Select y to include support for floating point in the kernel 2210 including initialization of FPU hardware, FP context save & restore 2211 and emulation of an FPU where necessary. Without this support any 2212 userland program attempting to use floating point instructions will 2213 receive a SIGILL. 2214 2215 If you know that your userland will not attempt to use floating point 2216 instructions then you can say n here to shrink the kernel a little. 2217 2218 If unsure, say y. 2219 2220config CPU_R2300_FPU 2221 bool 2222 depends on MIPS_FP_SUPPORT 2223 default y if CPU_R3000 2224 2225config CPU_R3K_TLB 2226 bool 2227 2228config CPU_R4K_FPU 2229 bool 2230 depends on MIPS_FP_SUPPORT 2231 default y if !CPU_R2300_FPU 2232 2233config CPU_R4K_CACHE_TLB 2234 bool 2235 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON) 2236 2237config MIPS_MT_SMP 2238 bool "MIPS MT SMP support (1 TC on each available VPE)" 2239 default y 2240 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS 2241 select CPU_MIPSR2_IRQ_VI 2242 select CPU_MIPSR2_IRQ_EI 2243 select SYNC_R4K 2244 select MIPS_MT 2245 select SMP 2246 select SMP_UP 2247 select SYS_SUPPORTS_SMP 2248 select SYS_SUPPORTS_SCHED_SMT 2249 select MIPS_PERF_SHARED_TC_COUNTERS 2250 help 2251 This is a kernel model which is known as SMVP. This is supported 2252 on cores with the MT ASE and uses the available VPEs to implement 2253 virtual processors which supports SMP. This is equivalent to the 2254 Intel Hyperthreading feature. For further information go to 2255 <http://www.imgtec.com/mips/mips-multithreading.asp>. 2256 2257config MIPS_MT 2258 bool 2259 2260config SCHED_SMT 2261 bool "SMT (multithreading) scheduler support" 2262 depends on SYS_SUPPORTS_SCHED_SMT 2263 default n 2264 help 2265 SMT scheduler support improves the CPU scheduler's decision making 2266 when dealing with MIPS MT enabled cores at a cost of slightly 2267 increased overhead in some places. If unsure say N here. 2268 2269config SYS_SUPPORTS_SCHED_SMT 2270 bool 2271 2272config SYS_SUPPORTS_MULTITHREADING 2273 bool 2274 2275config MIPS_MT_FPAFF 2276 bool "Dynamic FPU affinity for FP-intensive threads" 2277 default y 2278 depends on MIPS_MT_SMP 2279 2280config MIPSR2_TO_R6_EMULATOR 2281 bool "MIPS R2-to-R6 emulator" 2282 depends on CPU_MIPSR6 2283 depends on MIPS_FP_SUPPORT 2284 default y 2285 help 2286 Choose this option if you want to run non-R6 MIPS userland code. 2287 Even if you say 'Y' here, the emulator will still be disabled by 2288 default. You can enable it using the 'mipsr2emu' kernel option. 2289 The only reason this is a build-time option is to save ~14K from the 2290 final kernel image. 2291 2292config SYS_SUPPORTS_VPE_LOADER 2293 bool 2294 depends on SYS_SUPPORTS_MULTITHREADING 2295 help 2296 Indicates that the platform supports the VPE loader, and provides 2297 physical_memsize. 2298 2299config MIPS_VPE_LOADER 2300 bool "VPE loader support." 2301 depends on SYS_SUPPORTS_VPE_LOADER && MODULES 2302 select CPU_MIPSR2_IRQ_VI 2303 select CPU_MIPSR2_IRQ_EI 2304 select MIPS_MT 2305 help 2306 Includes a loader for loading an elf relocatable object 2307 onto another VPE and running it. 2308 2309config MIPS_VPE_LOADER_CMP 2310 bool 2311 default "y" 2312 depends on MIPS_VPE_LOADER && MIPS_CMP 2313 2314config MIPS_VPE_LOADER_MT 2315 bool 2316 default "y" 2317 depends on MIPS_VPE_LOADER && !MIPS_CMP 2318 2319config MIPS_VPE_LOADER_TOM 2320 bool "Load VPE program into memory hidden from linux" 2321 depends on MIPS_VPE_LOADER 2322 default y 2323 help 2324 The loader can use memory that is present but has been hidden from 2325 Linux using the kernel command line option "mem=xxMB". It's up to 2326 you to ensure the amount you put in the option and the space your 2327 program requires is less or equal to the amount physically present. 2328 2329config MIPS_VPE_APSP_API 2330 bool "Enable support for AP/SP API (RTLX)" 2331 depends on MIPS_VPE_LOADER 2332 2333config MIPS_VPE_APSP_API_CMP 2334 bool 2335 default "y" 2336 depends on MIPS_VPE_APSP_API && MIPS_CMP 2337 2338config MIPS_VPE_APSP_API_MT 2339 bool 2340 default "y" 2341 depends on MIPS_VPE_APSP_API && !MIPS_CMP 2342 2343config MIPS_CMP 2344 bool "MIPS CMP framework support (DEPRECATED)" 2345 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6 2346 select SMP 2347 select SYNC_R4K 2348 select SYS_SUPPORTS_SMP 2349 select WEAK_ORDERING 2350 default n 2351 help 2352 Select this if you are using a bootloader which implements the "CMP 2353 framework" protocol (ie. YAMON) and want your kernel to make use of 2354 its ability to start secondary CPUs. 2355 2356 Unless you have a specific need, you should use CONFIG_MIPS_CPS 2357 instead of this. 2358 2359config MIPS_CPS 2360 bool "MIPS Coherent Processing System support" 2361 depends on SYS_SUPPORTS_MIPS_CPS 2362 select MIPS_CM 2363 select MIPS_CPS_PM if HOTPLUG_CPU 2364 select SMP 2365 select SYNC_R4K if (CEVT_R4K || CSRC_R4K) 2366 select SYS_SUPPORTS_HOTPLUG_CPU 2367 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6 2368 select SYS_SUPPORTS_SMP 2369 select WEAK_ORDERING 2370 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU 2371 help 2372 Select this if you wish to run an SMP kernel across multiple cores 2373 within a MIPS Coherent Processing System. When this option is 2374 enabled the kernel will probe for other cores and boot them with 2375 no external assistance. It is safe to enable this when hardware 2376 support is unavailable. 2377 2378config MIPS_CPS_PM 2379 depends on MIPS_CPS 2380 bool 2381 2382config MIPS_CM 2383 bool 2384 select MIPS_CPC 2385 2386config MIPS_CPC 2387 bool 2388 2389config SB1_PASS_2_WORKAROUNDS 2390 bool 2391 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2) 2392 default y 2393 2394config SB1_PASS_2_1_WORKAROUNDS 2395 bool 2396 depends on CPU_SB1 && CPU_SB1_PASS_2 2397 default y 2398 2399choice 2400 prompt "SmartMIPS or microMIPS ASE support" 2401 2402config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS 2403 bool "None" 2404 help 2405 Select this if you want neither microMIPS nor SmartMIPS support 2406 2407config CPU_HAS_SMARTMIPS 2408 depends on SYS_SUPPORTS_SMARTMIPS 2409 bool "SmartMIPS" 2410 help 2411 SmartMIPS is a extension of the MIPS32 architecture aimed at 2412 increased security at both hardware and software level for 2413 smartcards. Enabling this option will allow proper use of the 2414 SmartMIPS instructions by Linux applications. However a kernel with 2415 this option will not work on a MIPS core without SmartMIPS core. If 2416 you don't know you probably don't have SmartMIPS and should say N 2417 here. 2418 2419config CPU_MICROMIPS 2420 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6 2421 bool "microMIPS" 2422 help 2423 When this option is enabled the kernel will be built using the 2424 microMIPS ISA 2425 2426endchoice 2427 2428config CPU_HAS_MSA 2429 bool "Support for the MIPS SIMD Architecture" 2430 depends on CPU_SUPPORTS_MSA 2431 depends on MIPS_FP_SUPPORT 2432 depends on 64BIT || MIPS_O32_FP64_SUPPORT 2433 help 2434 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers 2435 and a set of SIMD instructions to operate on them. When this option 2436 is enabled the kernel will support allocating & switching MSA 2437 vector register contexts. If you know that your kernel will only be 2438 running on CPUs which do not support MSA or that your userland will 2439 not be making use of it then you may wish to say N here to reduce 2440 the size & complexity of your kernel. 2441 2442 If unsure, say Y. 2443 2444config CPU_HAS_WB 2445 bool 2446 2447config XKS01 2448 bool 2449 2450config CPU_HAS_DIEI 2451 depends on !CPU_DIEI_BROKEN 2452 bool 2453 2454config CPU_DIEI_BROKEN 2455 bool 2456 2457config CPU_HAS_RIXI 2458 bool 2459 2460config CPU_NO_LOAD_STORE_LR 2461 bool 2462 help 2463 CPU lacks support for unaligned load and store instructions: 2464 LWL, LWR, SWL, SWR (Load/store word left/right). 2465 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit 2466 systems). 2467 2468# 2469# Vectored interrupt mode is an R2 feature 2470# 2471config CPU_MIPSR2_IRQ_VI 2472 bool 2473 2474# 2475# Extended interrupt mode is an R2 feature 2476# 2477config CPU_MIPSR2_IRQ_EI 2478 bool 2479 2480config CPU_HAS_SYNC 2481 bool 2482 depends on !CPU_R3000 2483 default y 2484 2485# 2486# CPU non-features 2487# 2488 2489# Work around the "daddi" and "daddiu" CPU errata: 2490# 2491# - The `daddi' instruction fails to trap on overflow. 2492# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2493# erratum #23 2494# 2495# - The `daddiu' instruction can produce an incorrect result. 2496# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2497# erratum #41 2498# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum 2499# #15 2500# "MIPS R4400PC/SC Errata, Processor Revision 1.0", erratum #7 2501# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #5 2502config CPU_DADDI_WORKAROUNDS 2503 bool 2504 2505# Work around certain R4000 CPU errata (as implemented by GCC): 2506# 2507# - A double-word or a variable shift may give an incorrect result 2508# if executed immediately after starting an integer division: 2509# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2510# erratum #28 2511# "MIPS R4000MC Errata, Processor Revision 2.2 and 3.0", erratum 2512# #19 2513# 2514# - A double-word or a variable shift may give an incorrect result 2515# if executed while an integer multiplication is in progress: 2516# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2517# errata #16 & #28 2518# 2519# - An integer division may give an incorrect result if started in 2520# a delay slot of a taken branch or a jump: 2521# "MIPS R4000PC/SC Errata, Processor Revision 2.2 and 3.0", 2522# erratum #52 2523config CPU_R4000_WORKAROUNDS 2524 bool 2525 select CPU_R4400_WORKAROUNDS 2526 2527# Work around certain R4400 CPU errata (as implemented by GCC): 2528# 2529# - A double-word or a variable shift may give an incorrect result 2530# if executed immediately after starting an integer division: 2531# "MIPS R4400MC Errata, Processor Revision 1.0", erratum #10 2532# "MIPS R4400MC Errata, Processor Revision 2.0 & 3.0", erratum #4 2533config CPU_R4400_WORKAROUNDS 2534 bool 2535 2536config CPU_R4X00_BUGS64 2537 bool 2538 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1) 2539 2540config MIPS_ASID_SHIFT 2541 int 2542 default 6 if CPU_R3000 2543 default 0 2544 2545config MIPS_ASID_BITS 2546 int 2547 default 0 if MIPS_ASID_BITS_VARIABLE 2548 default 6 if CPU_R3000 2549 default 8 2550 2551config MIPS_ASID_BITS_VARIABLE 2552 bool 2553 2554config MIPS_CRC_SUPPORT 2555 bool 2556 2557# R4600 erratum. Due to the lack of errata information the exact 2558# technical details aren't known. I've experimentally found that disabling 2559# interrupts during indexed I-cache flushes seems to be sufficient to deal 2560# with the issue. 2561config WAR_R4600_V1_INDEX_ICACHEOP 2562 bool 2563 2564# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata: 2565# 2566# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, 2567# Hit_Invalidate_D and Create_Dirty_Excl_D should only be 2568# executed if there is no other dcache activity. If the dcache is 2569# accessed for another instruction immediately preceding when these 2570# cache instructions are executing, it is possible that the dcache 2571# tag match outputs used by these cache instructions will be 2572# incorrect. These cache instructions should be preceded by at least 2573# four instructions that are not any kind of load or store 2574# instruction. 2575# 2576# This is not allowed: lw 2577# nop 2578# nop 2579# nop 2580# cache Hit_Writeback_Invalidate_D 2581# 2582# This is allowed: lw 2583# nop 2584# nop 2585# nop 2586# nop 2587# cache Hit_Writeback_Invalidate_D 2588config WAR_R4600_V1_HIT_CACHEOP 2589 bool 2590 2591# Writeback and invalidate the primary cache dcache before DMA. 2592# 2593# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D, 2594# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only 2595# operate correctly if the internal data cache refill buffer is empty. These 2596# CACHE instructions should be separated from any potential data cache miss 2597# by a load instruction to an uncached address to empty the response buffer." 2598# (Revision 2.0 device errata from IDT available on https://www.idt.com/ 2599# in .pdf format.) 2600config WAR_R4600_V2_HIT_CACHEOP 2601 bool 2602 2603# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for 2604# the line which this instruction itself exists, the following 2605# operation is not guaranteed." 2606# 2607# Workaround: do two phase flushing for Index_Invalidate_I 2608config WAR_TX49XX_ICACHE_INDEX_INV 2609 bool 2610 2611# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra 2612# opposes it being called that) where invalid instructions in the same 2613# I-cache line worth of instructions being fetched may case spurious 2614# exceptions. 2615config WAR_ICACHE_REFILLS 2616 bool 2617 2618# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that 2619# may cause ll / sc and lld / scd sequences to execute non-atomically. 2620config WAR_R10000_LLSC 2621 bool 2622 2623# 34K core erratum: "Problems Executing the TLBR Instruction" 2624config WAR_MIPS34K_MISSED_ITLB 2625 bool 2626 2627# 2628# - Highmem only makes sense for the 32-bit kernel. 2629# - The current highmem code will only work properly on physically indexed 2630# caches such as R3000, SB1, R7000 or those that look like they're virtually 2631# indexed such as R4000/R4400 SC and MC versions or R10000. So for the 2632# moment we protect the user and offer the highmem option only on machines 2633# where it's known to be safe. This will not offer highmem on a few systems 2634# such as MIPS32 and MIPS64 CPUs which may have virtual and physically 2635# indexed CPUs but we're playing safe. 2636# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we 2637# know they might have memory configurations that could make use of highmem 2638# support. 2639# 2640config HIGHMEM 2641 bool "High Memory Support" 2642 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA 2643 select KMAP_LOCAL 2644 2645config CPU_SUPPORTS_HIGHMEM 2646 bool 2647 2648config SYS_SUPPORTS_HIGHMEM 2649 bool 2650 2651config SYS_SUPPORTS_SMARTMIPS 2652 bool 2653 2654config SYS_SUPPORTS_MICROMIPS 2655 bool 2656 2657config SYS_SUPPORTS_MIPS16 2658 bool 2659 help 2660 This option must be set if a kernel might be executed on a MIPS16- 2661 enabled CPU even if MIPS16 is not actually being used. In other 2662 words, it makes the kernel MIPS16-tolerant. 2663 2664config CPU_SUPPORTS_MSA 2665 bool 2666 2667config ARCH_FLATMEM_ENABLE 2668 def_bool y 2669 depends on !NUMA && !CPU_LOONGSON2EF 2670 2671config ARCH_SPARSEMEM_ENABLE 2672 bool 2673 2674config NUMA 2675 bool "NUMA Support" 2676 depends on SYS_SUPPORTS_NUMA 2677 select SMP 2678 select HAVE_SETUP_PER_CPU_AREA 2679 select NEED_PER_CPU_EMBED_FIRST_CHUNK 2680 help 2681 Say Y to compile the kernel to support NUMA (Non-Uniform Memory 2682 Access). This option improves performance on systems with more 2683 than two nodes; on two node systems it is generally better to 2684 leave it disabled; on single node systems leave this option 2685 disabled. 2686 2687config SYS_SUPPORTS_NUMA 2688 bool 2689 2690config HAVE_ARCH_NODEDATA_EXTENSION 2691 bool 2692 2693config RELOCATABLE 2694 bool "Relocatable kernel" 2695 depends on SYS_SUPPORTS_RELOCATABLE 2696 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \ 2697 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \ 2698 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \ 2699 CPU_P5600 || CAVIUM_OCTEON_SOC || \ 2700 CPU_LOONGSON64 2701 help 2702 This builds a kernel image that retains relocation information 2703 so it can be loaded someplace besides the default 1MB. 2704 The relocations make the kernel binary about 15% larger, 2705 but are discarded at runtime 2706 2707config RELOCATION_TABLE_SIZE 2708 hex "Relocation table size" 2709 depends on RELOCATABLE 2710 range 0x0 0x01000000 2711 default "0x00200000" if CPU_LOONGSON64 2712 default "0x00100000" 2713 help 2714 A table of relocation data will be appended to the kernel binary 2715 and parsed at boot to fix up the relocated kernel. 2716 2717 This option allows the amount of space reserved for the table to be 2718 adjusted, although the default of 1Mb should be ok in most cases. 2719 2720 The build will fail and a valid size suggested if this is too small. 2721 2722 If unsure, leave at the default value. 2723 2724config RANDOMIZE_BASE 2725 bool "Randomize the address of the kernel image" 2726 depends on RELOCATABLE 2727 help 2728 Randomizes the physical and virtual address at which the 2729 kernel image is loaded, as a security feature that 2730 deters exploit attempts relying on knowledge of the location 2731 of kernel internals. 2732 2733 Entropy is generated using any coprocessor 0 registers available. 2734 2735 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET. 2736 2737 If unsure, say N. 2738 2739config RANDOMIZE_BASE_MAX_OFFSET 2740 hex "Maximum kASLR offset" if EXPERT 2741 depends on RANDOMIZE_BASE 2742 range 0x0 0x40000000 if EVA || 64BIT 2743 range 0x0 0x08000000 2744 default "0x01000000" 2745 help 2746 When kASLR is active, this provides the maximum offset that will 2747 be applied to the kernel image. It should be set according to the 2748 amount of physical RAM available in the target system minus 2749 PHYSICAL_START and must be a power of 2. 2750 2751 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with 2752 EVA or 64-bit. The default is 16Mb. 2753 2754config NODES_SHIFT 2755 int 2756 default "6" 2757 depends on NUMA 2758 2759config HW_PERF_EVENTS 2760 bool "Enable hardware performance counter support for perf events" 2761 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_LOONGSON64) 2762 default y 2763 help 2764 Enable hardware performance counter support for perf events. If 2765 disabled, perf events will use software events only. 2766 2767config DMI 2768 bool "Enable DMI scanning" 2769 depends on MACH_LOONGSON64 2770 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK 2771 default y 2772 help 2773 Enabled scanning of DMI to identify machine quirks. Say Y 2774 here unless you have verified that your setup is not 2775 affected by entries in the DMI blacklist. Required by PNP 2776 BIOS code. 2777 2778config SMP 2779 bool "Multi-Processing support" 2780 depends on SYS_SUPPORTS_SMP 2781 help 2782 This enables support for systems with more than one CPU. If you have 2783 a system with only one CPU, say N. If you have a system with more 2784 than one CPU, say Y. 2785 2786 If you say N here, the kernel will run on uni- and multiprocessor 2787 machines, but will use only one CPU of a multiprocessor machine. If 2788 you say Y here, the kernel will run on many, but not all, 2789 uniprocessor machines. On a uniprocessor machine, the kernel 2790 will run faster if you say N here. 2791 2792 People using multiprocessor machines who say Y here should also say 2793 Y to "Enhanced Real Time Clock Support", below. 2794 2795 See also the SMP-HOWTO available at 2796 <https://www.tldp.org/docs.html#howto>. 2797 2798 If you don't know what to do here, say N. 2799 2800config HOTPLUG_CPU 2801 bool "Support for hot-pluggable CPUs" 2802 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU 2803 help 2804 Say Y here to allow turning CPUs off and on. CPUs can be 2805 controlled through /sys/devices/system/cpu. 2806 (Note: power management support will enable this option 2807 automatically on SMP systems. ) 2808 Say N if you want to disable CPU hotplug. 2809 2810config SMP_UP 2811 bool 2812 2813config SYS_SUPPORTS_MIPS_CMP 2814 bool 2815 2816config SYS_SUPPORTS_MIPS_CPS 2817 bool 2818 2819config SYS_SUPPORTS_SMP 2820 bool 2821 2822config NR_CPUS_DEFAULT_4 2823 bool 2824 2825config NR_CPUS_DEFAULT_8 2826 bool 2827 2828config NR_CPUS_DEFAULT_16 2829 bool 2830 2831config NR_CPUS_DEFAULT_32 2832 bool 2833 2834config NR_CPUS_DEFAULT_64 2835 bool 2836 2837config NR_CPUS 2838 int "Maximum number of CPUs (2-256)" 2839 range 2 256 2840 depends on SMP 2841 default "4" if NR_CPUS_DEFAULT_4 2842 default "8" if NR_CPUS_DEFAULT_8 2843 default "16" if NR_CPUS_DEFAULT_16 2844 default "32" if NR_CPUS_DEFAULT_32 2845 default "64" if NR_CPUS_DEFAULT_64 2846 help 2847 This allows you to specify the maximum number of CPUs which this 2848 kernel will support. The maximum supported value is 32 for 32-bit 2849 kernel and 64 for 64-bit kernels; the minimum value which makes 2850 sense is 1 for Qemu (useful only for kernel debugging purposes) 2851 and 2 for all others. 2852 2853 This is purely to save memory - each supported CPU adds 2854 approximately eight kilobytes to the kernel image. For best 2855 performance should round up your number of processors to the next 2856 power of two. 2857 2858config MIPS_PERF_SHARED_TC_COUNTERS 2859 bool 2860 2861config MIPS_NR_CPU_NR_MAP_1024 2862 bool 2863 2864config MIPS_NR_CPU_NR_MAP 2865 int 2866 depends on SMP 2867 default 1024 if MIPS_NR_CPU_NR_MAP_1024 2868 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024 2869 2870# 2871# Timer Interrupt Frequency Configuration 2872# 2873 2874choice 2875 prompt "Timer frequency" 2876 default HZ_250 2877 help 2878 Allows the configuration of the timer frequency. 2879 2880 config HZ_24 2881 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ 2882 2883 config HZ_48 2884 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ 2885 2886 config HZ_100 2887 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ 2888 2889 config HZ_128 2890 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ 2891 2892 config HZ_250 2893 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ 2894 2895 config HZ_256 2896 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ 2897 2898 config HZ_1000 2899 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ 2900 2901 config HZ_1024 2902 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ 2903 2904endchoice 2905 2906config SYS_SUPPORTS_24HZ 2907 bool 2908 2909config SYS_SUPPORTS_48HZ 2910 bool 2911 2912config SYS_SUPPORTS_100HZ 2913 bool 2914 2915config SYS_SUPPORTS_128HZ 2916 bool 2917 2918config SYS_SUPPORTS_250HZ 2919 bool 2920 2921config SYS_SUPPORTS_256HZ 2922 bool 2923 2924config SYS_SUPPORTS_1000HZ 2925 bool 2926 2927config SYS_SUPPORTS_1024HZ 2928 bool 2929 2930config SYS_SUPPORTS_ARBIT_HZ 2931 bool 2932 default y if !SYS_SUPPORTS_24HZ && \ 2933 !SYS_SUPPORTS_48HZ && \ 2934 !SYS_SUPPORTS_100HZ && \ 2935 !SYS_SUPPORTS_128HZ && \ 2936 !SYS_SUPPORTS_250HZ && \ 2937 !SYS_SUPPORTS_256HZ && \ 2938 !SYS_SUPPORTS_1000HZ && \ 2939 !SYS_SUPPORTS_1024HZ 2940 2941config HZ 2942 int 2943 default 24 if HZ_24 2944 default 48 if HZ_48 2945 default 100 if HZ_100 2946 default 128 if HZ_128 2947 default 250 if HZ_250 2948 default 256 if HZ_256 2949 default 1000 if HZ_1000 2950 default 1024 if HZ_1024 2951 2952config SCHED_HRTICK 2953 def_bool HIGH_RES_TIMERS 2954 2955config KEXEC 2956 bool "Kexec system call" 2957 select KEXEC_CORE 2958 help 2959 kexec is a system call that implements the ability to shutdown your 2960 current kernel, and to start another kernel. It is like a reboot 2961 but it is independent of the system firmware. And like a reboot 2962 you can start any kernel with it, not just Linux. 2963 2964 The name comes from the similarity to the exec system call. 2965 2966 It is an ongoing process to be certain the hardware in a machine 2967 is properly shutdown, so do not be surprised if this code does not 2968 initially work for you. As of this writing the exact hardware 2969 interface is strongly in flux, so no good recommendation can be 2970 made. 2971 2972config CRASH_DUMP 2973 bool "Kernel crash dumps" 2974 help 2975 Generate crash dump after being started by kexec. 2976 This should be normally only set in special crash dump kernels 2977 which are loaded in the main kernel with kexec-tools into 2978 a specially reserved region and then later executed after 2979 a crash by kdump/kexec. The crash dump kernel must be compiled 2980 to a memory address not used by the main kernel or firmware using 2981 PHYSICAL_START. 2982 2983config PHYSICAL_START 2984 hex "Physical address where the kernel is loaded" 2985 default "0xffffffff84000000" 2986 depends on CRASH_DUMP 2987 help 2988 This gives the CKSEG0 or KSEG0 address where the kernel is loaded. 2989 If you plan to use kernel for capturing the crash dump change 2990 this value to start of the reserved region (the "X" value as 2991 specified in the "crashkernel=YM@XM" command line boot parameter 2992 passed to the panic-ed kernel). 2993 2994config MIPS_O32_FP64_SUPPORT 2995 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6 2996 depends on 32BIT || MIPS32_O32 2997 help 2998 When this is enabled, the kernel will support use of 64-bit floating 2999 point registers with binaries using the O32 ABI along with the 3000 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On 3001 32-bit MIPS systems this support is at the cost of increasing the 3002 size and complexity of the compiled FPU emulator. Thus if you are 3003 running a MIPS32 system and know that none of your userland binaries 3004 will require 64-bit floating point, you may wish to reduce the size 3005 of your kernel & potentially improve FP emulation performance by 3006 saying N here. 3007 3008 Although binutils currently supports use of this flag the details 3009 concerning its effect upon the O32 ABI in userland are still being 3010 worked on. In order to avoid userland becoming dependent upon current 3011 behaviour before the details have been finalised, this option should 3012 be considered experimental and only enabled by those working upon 3013 said details. 3014 3015 If unsure, say N. 3016 3017config USE_OF 3018 bool 3019 select OF 3020 select OF_EARLY_FLATTREE 3021 select IRQ_DOMAIN 3022 3023config UHI_BOOT 3024 bool 3025 3026config BUILTIN_DTB 3027 bool 3028 3029choice 3030 prompt "Kernel appended dtb support" if USE_OF 3031 default MIPS_NO_APPENDED_DTB 3032 3033 config MIPS_NO_APPENDED_DTB 3034 bool "None" 3035 help 3036 Do not enable appended dtb support. 3037 3038 config MIPS_ELF_APPENDED_DTB 3039 bool "vmlinux" 3040 help 3041 With this option, the boot code will look for a device tree binary 3042 DTB) included in the vmlinux ELF section .appended_dtb. By default 3043 it is empty and the DTB can be appended using binutils command 3044 objcopy: 3045 3046 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux 3047 3048 This is meant as a backward compatibility convenience for those 3049 systems with a bootloader that can't be upgraded to accommodate 3050 the documented boot protocol using a device tree. 3051 3052 config MIPS_RAW_APPENDED_DTB 3053 bool "vmlinux.bin or vmlinuz.bin" 3054 help 3055 With this option, the boot code will look for a device tree binary 3056 DTB) appended to raw vmlinux.bin or vmlinuz.bin. 3057 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb). 3058 3059 This is meant as a backward compatibility convenience for those 3060 systems with a bootloader that can't be upgraded to accommodate 3061 the documented boot protocol using a device tree. 3062 3063 Beware that there is very little in terms of protection against 3064 this option being confused by leftover garbage in memory that might 3065 look like a DTB header after a reboot if no actual DTB is appended 3066 to vmlinux.bin. Do not leave this option active in a production kernel 3067 if you don't intend to always append a DTB. 3068endchoice 3069 3070choice 3071 prompt "Kernel command line type" if !CMDLINE_OVERRIDE 3072 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \ 3073 !MACH_LOONGSON64 && !MIPS_MALTA && \ 3074 !CAVIUM_OCTEON_SOC 3075 default MIPS_CMDLINE_FROM_BOOTLOADER 3076 3077 config MIPS_CMDLINE_FROM_DTB 3078 depends on USE_OF 3079 bool "Dtb kernel arguments if available" 3080 3081 config MIPS_CMDLINE_DTB_EXTEND 3082 depends on USE_OF 3083 bool "Extend dtb kernel arguments with bootloader arguments" 3084 3085 config MIPS_CMDLINE_FROM_BOOTLOADER 3086 bool "Bootloader kernel arguments if available" 3087 3088 config MIPS_CMDLINE_BUILTIN_EXTEND 3089 depends on CMDLINE_BOOL 3090 bool "Extend builtin kernel arguments with bootloader arguments" 3091endchoice 3092 3093endmenu 3094 3095config LOCKDEP_SUPPORT 3096 bool 3097 default y 3098 3099config STACKTRACE_SUPPORT 3100 bool 3101 default y 3102 3103config PGTABLE_LEVELS 3104 int 3105 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48 3106 default 3 if 64BIT && (!PAGE_SIZE_64KB || MIPS_VA_BITS_48) 3107 default 2 3108 3109config MIPS_AUTO_PFN_OFFSET 3110 bool 3111 3112menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)" 3113 3114config PCI_DRIVERS_GENERIC 3115 select PCI_DOMAINS_GENERIC if PCI 3116 bool 3117 3118config PCI_DRIVERS_LEGACY 3119 def_bool !PCI_DRIVERS_GENERIC 3120 select NO_GENERIC_PCI_IOPORT_MAP 3121 select PCI_DOMAINS if PCI 3122 3123# 3124# ISA support is now enabled via select. Too many systems still have the one 3125# or other ISA chip on the board that users don't know about so don't expect 3126# users to choose the right thing ... 3127# 3128config ISA 3129 bool 3130 3131config TC 3132 bool "TURBOchannel support" 3133 depends on MACH_DECSTATION 3134 help 3135 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS 3136 processors. TURBOchannel programming specifications are available 3137 at: 3138 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/> 3139 and: 3140 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/> 3141 Linux driver support status is documented at: 3142 <http://www.linux-mips.org/wiki/DECstation> 3143 3144config MMU 3145 bool 3146 default y 3147 3148config ARCH_MMAP_RND_BITS_MIN 3149 default 12 if 64BIT 3150 default 8 3151 3152config ARCH_MMAP_RND_BITS_MAX 3153 default 18 if 64BIT 3154 default 15 3155 3156config ARCH_MMAP_RND_COMPAT_BITS_MIN 3157 default 8 3158 3159config ARCH_MMAP_RND_COMPAT_BITS_MAX 3160 default 15 3161 3162config I8253 3163 bool 3164 select CLKSRC_I8253 3165 select CLKEVT_I8253 3166 select MIPS_EXTERNAL_TIMER 3167endmenu 3168 3169config TRAD_SIGNALS 3170 bool 3171 3172config MIPS32_COMPAT 3173 bool 3174 3175config COMPAT 3176 bool 3177 3178config MIPS32_O32 3179 bool "Kernel support for o32 binaries" 3180 depends on 64BIT 3181 select ARCH_WANT_OLD_COMPAT_IPC 3182 select COMPAT 3183 select MIPS32_COMPAT 3184 help 3185 Select this option if you want to run o32 binaries. These are pure 3186 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of 3187 existing binaries are in this format. 3188 3189 If unsure, say Y. 3190 3191config MIPS32_N32 3192 bool "Kernel support for n32 binaries" 3193 depends on 64BIT 3194 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION 3195 select COMPAT 3196 select MIPS32_COMPAT 3197 help 3198 Select this option if you want to run n32 binaries. These are 3199 64-bit binaries using 32-bit quantities for addressing and certain 3200 data that would normally be 64-bit. They are used in special 3201 cases. 3202 3203 If unsure, say N. 3204 3205config CC_HAS_MNO_BRANCH_LIKELY 3206 def_bool y 3207 depends on $(cc-option,-mno-branch-likely) 3208 3209menu "Power management options" 3210 3211config ARCH_HIBERNATION_POSSIBLE 3212 def_bool y 3213 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3214 3215config ARCH_SUSPEND_POSSIBLE 3216 def_bool y 3217 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP 3218 3219source "kernel/power/Kconfig" 3220 3221endmenu 3222 3223config MIPS_EXTERNAL_TIMER 3224 bool 3225 3226menu "CPU Power Management" 3227 3228if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 3229source "drivers/cpufreq/Kconfig" 3230endif # CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER 3231 3232source "drivers/cpuidle/Kconfig" 3233 3234endmenu 3235 3236source "arch/mips/kvm/Kconfig" 3237 3238source "arch/mips/vdso/Kconfig" 3239