xref: /openbmc/linux/arch/m68k/include/asm/mcftimer.h (revision 49148020)
149148020SSam Ravnborg /****************************************************************************/
249148020SSam Ravnborg 
349148020SSam Ravnborg /*
449148020SSam Ravnborg  *	mcftimer.h -- ColdFire internal TIMER support defines.
549148020SSam Ravnborg  *
649148020SSam Ravnborg  *	(C) Copyright 1999-2006, Greg Ungerer <gerg@snapgear.com>
749148020SSam Ravnborg  * 	(C) Copyright 2000, Lineo Inc. (www.lineo.com)
849148020SSam Ravnborg  */
949148020SSam Ravnborg 
1049148020SSam Ravnborg /****************************************************************************/
1149148020SSam Ravnborg #ifndef	mcftimer_h
1249148020SSam Ravnborg #define	mcftimer_h
1349148020SSam Ravnborg /****************************************************************************/
1449148020SSam Ravnborg 
1549148020SSam Ravnborg 
1649148020SSam Ravnborg /*
1749148020SSam Ravnborg  *	Get address specific defines for this ColdFire member.
1849148020SSam Ravnborg  */
1949148020SSam Ravnborg #if defined(CONFIG_M5206) || defined(CONFIG_M5206e)
2049148020SSam Ravnborg #define	MCFTIMER_BASE1		0x100		/* Base address of TIMER1 */
2149148020SSam Ravnborg #define	MCFTIMER_BASE2		0x120		/* Base address of TIMER2 */
2249148020SSam Ravnborg #elif defined(CONFIG_M5272)
2349148020SSam Ravnborg #define MCFTIMER_BASE1		0x200           /* Base address of TIMER1 */
2449148020SSam Ravnborg #define MCFTIMER_BASE2		0x220           /* Base address of TIMER2 */
2549148020SSam Ravnborg #define MCFTIMER_BASE3		0x240           /* Base address of TIMER4 */
2649148020SSam Ravnborg #define MCFTIMER_BASE4		0x260           /* Base address of TIMER3 */
2749148020SSam Ravnborg #elif defined(CONFIG_M5249) || defined(CONFIG_M5307) || defined(CONFIG_M5407)
2849148020SSam Ravnborg #define MCFTIMER_BASE1		0x140           /* Base address of TIMER1 */
2949148020SSam Ravnborg #define MCFTIMER_BASE2		0x180           /* Base address of TIMER2 */
3049148020SSam Ravnborg #elif defined(CONFIG_M532x)
3149148020SSam Ravnborg #define MCFTIMER_BASE1		0xfc070000	/* Base address of TIMER1 */
3249148020SSam Ravnborg #define MCFTIMER_BASE2		0xfc074000	/* Base address of TIMER2 */
3349148020SSam Ravnborg #define MCFTIMER_BASE3		0xfc078000	/* Base address of TIMER3 */
3449148020SSam Ravnborg #define MCFTIMER_BASE4		0xfc07c000	/* Base address of TIMER4 */
3549148020SSam Ravnborg #endif
3649148020SSam Ravnborg 
3749148020SSam Ravnborg 
3849148020SSam Ravnborg /*
3949148020SSam Ravnborg  *	Define the TIMER register set addresses.
4049148020SSam Ravnborg  */
4149148020SSam Ravnborg #define	MCFTIMER_TMR		0x00		/* Timer Mode reg (r/w) */
4249148020SSam Ravnborg #define	MCFTIMER_TRR		0x04		/* Timer Reference (r/w) */
4349148020SSam Ravnborg #define	MCFTIMER_TCR		0x08		/* Timer Capture reg (r/w) */
4449148020SSam Ravnborg #define	MCFTIMER_TCN		0x0C		/* Timer Counter reg (r/w) */
4549148020SSam Ravnborg #if defined(CONFIG_M532x)
4649148020SSam Ravnborg #define	MCFTIMER_TER		0x03		/* Timer Event reg (r/w) */
4749148020SSam Ravnborg #else
4849148020SSam Ravnborg #define	MCFTIMER_TER		0x11		/* Timer Event reg (r/w) */
4949148020SSam Ravnborg #endif
5049148020SSam Ravnborg 
5149148020SSam Ravnborg /*
5249148020SSam Ravnborg  *	Bit definitions for the Timer Mode Register (TMR).
5349148020SSam Ravnborg  *	Register bit flags are common accross ColdFires.
5449148020SSam Ravnborg  */
5549148020SSam Ravnborg #define	MCFTIMER_TMR_PREMASK	0xff00		/* Prescalar mask */
5649148020SSam Ravnborg #define	MCFTIMER_TMR_DISCE	0x0000		/* Disable capture */
5749148020SSam Ravnborg #define	MCFTIMER_TMR_ANYCE	0x00c0		/* Capture any edge */
5849148020SSam Ravnborg #define	MCFTIMER_TMR_FALLCE	0x0080		/* Capture fallingedge */
5949148020SSam Ravnborg #define	MCFTIMER_TMR_RISECE	0x0040		/* Capture rising edge */
6049148020SSam Ravnborg #define	MCFTIMER_TMR_ENOM	0x0020		/* Enable output toggle */
6149148020SSam Ravnborg #define	MCFTIMER_TMR_DISOM	0x0000		/* Do single output pulse  */
6249148020SSam Ravnborg #define	MCFTIMER_TMR_ENORI	0x0010		/* Enable ref interrupt */
6349148020SSam Ravnborg #define	MCFTIMER_TMR_DISORI	0x0000		/* Disable ref interrupt */
6449148020SSam Ravnborg #define	MCFTIMER_TMR_RESTART	0x0008		/* Restart counter */
6549148020SSam Ravnborg #define	MCFTIMER_TMR_FREERUN	0x0000		/* Free running counter */
6649148020SSam Ravnborg #define	MCFTIMER_TMR_CLKTIN	0x0006		/* Input clock is TIN */
6749148020SSam Ravnborg #define	MCFTIMER_TMR_CLK16	0x0004		/* Input clock is /16 */
6849148020SSam Ravnborg #define	MCFTIMER_TMR_CLK1	0x0002		/* Input clock is /1 */
6949148020SSam Ravnborg #define	MCFTIMER_TMR_CLKSTOP	0x0000		/* Stop counter */
7049148020SSam Ravnborg #define	MCFTIMER_TMR_ENABLE	0x0001		/* Enable timer */
7149148020SSam Ravnborg #define	MCFTIMER_TMR_DISABLE	0x0000		/* Disable timer */
7249148020SSam Ravnborg 
7349148020SSam Ravnborg /*
7449148020SSam Ravnborg  *	Bit definitions for the Timer Event Registers (TER).
7549148020SSam Ravnborg  */
7649148020SSam Ravnborg #define	MCFTIMER_TER_CAP	0x01		/* Capture event */
7749148020SSam Ravnborg #define	MCFTIMER_TER_REF	0x02		/* Refernece event */
7849148020SSam Ravnborg 
7949148020SSam Ravnborg /****************************************************************************/
8049148020SSam Ravnborg #endif	/* mcftimer_h */
81