149148020SSam Ravnborg /****************************************************************************/ 249148020SSam Ravnborg 349148020SSam Ravnborg /* 449148020SSam Ravnborg * m5407sim.h -- ColdFire 5407 System Integration Module support. 549148020SSam Ravnborg * 649148020SSam Ravnborg * (C) Copyright 2000, Lineo (www.lineo.com) 749148020SSam Ravnborg * (C) Copyright 1999, Moreton Bay Ventures Pty Ltd. 849148020SSam Ravnborg * 949148020SSam Ravnborg * Modified by David W. Miller for the MCF5307 Eval Board. 1049148020SSam Ravnborg */ 1149148020SSam Ravnborg 1249148020SSam Ravnborg /****************************************************************************/ 1349148020SSam Ravnborg #ifndef m5407sim_h 1449148020SSam Ravnborg #define m5407sim_h 1549148020SSam Ravnborg /****************************************************************************/ 1649148020SSam Ravnborg 1749148020SSam Ravnborg /* 1849148020SSam Ravnborg * Define the 5407 SIM register set addresses. 1949148020SSam Ravnborg */ 2049148020SSam Ravnborg #define MCFSIM_RSR 0x00 /* Reset Status reg (r/w) */ 2149148020SSam Ravnborg #define MCFSIM_SYPCR 0x01 /* System Protection reg (r/w)*/ 2249148020SSam Ravnborg #define MCFSIM_SWIVR 0x02 /* SW Watchdog intr reg (r/w) */ 2349148020SSam Ravnborg #define MCFSIM_SWSR 0x03 /* SW Watchdog service (r/w) */ 2449148020SSam Ravnborg #define MCFSIM_PAR 0x04 /* Pin Assignment reg (r/w) */ 2549148020SSam Ravnborg #define MCFSIM_IRQPAR 0x06 /* Interrupt Assignment reg (r/w) */ 2649148020SSam Ravnborg #define MCFSIM_PLLCR 0x08 /* PLL Controll Reg*/ 2749148020SSam Ravnborg #define MCFSIM_MPARK 0x0C /* BUS Master Control Reg*/ 2849148020SSam Ravnborg #define MCFSIM_IPR 0x40 /* Interrupt Pend reg (r/w) */ 2949148020SSam Ravnborg #define MCFSIM_IMR 0x44 /* Interrupt Mask reg (r/w) */ 3049148020SSam Ravnborg #define MCFSIM_AVR 0x4b /* Autovector Ctrl reg (r/w) */ 3149148020SSam Ravnborg #define MCFSIM_ICR0 0x4c /* Intr Ctrl reg 0 (r/w) */ 3249148020SSam Ravnborg #define MCFSIM_ICR1 0x4d /* Intr Ctrl reg 1 (r/w) */ 3349148020SSam Ravnborg #define MCFSIM_ICR2 0x4e /* Intr Ctrl reg 2 (r/w) */ 3449148020SSam Ravnborg #define MCFSIM_ICR3 0x4f /* Intr Ctrl reg 3 (r/w) */ 3549148020SSam Ravnborg #define MCFSIM_ICR4 0x50 /* Intr Ctrl reg 4 (r/w) */ 3649148020SSam Ravnborg #define MCFSIM_ICR5 0x51 /* Intr Ctrl reg 5 (r/w) */ 3749148020SSam Ravnborg #define MCFSIM_ICR6 0x52 /* Intr Ctrl reg 6 (r/w) */ 3849148020SSam Ravnborg #define MCFSIM_ICR7 0x53 /* Intr Ctrl reg 7 (r/w) */ 3949148020SSam Ravnborg #define MCFSIM_ICR8 0x54 /* Intr Ctrl reg 8 (r/w) */ 4049148020SSam Ravnborg #define MCFSIM_ICR9 0x55 /* Intr Ctrl reg 9 (r/w) */ 4149148020SSam Ravnborg #define MCFSIM_ICR10 0x56 /* Intr Ctrl reg 10 (r/w) */ 4249148020SSam Ravnborg #define MCFSIM_ICR11 0x57 /* Intr Ctrl reg 11 (r/w) */ 4349148020SSam Ravnborg 4449148020SSam Ravnborg #define MCFSIM_CSAR0 0x80 /* CS 0 Address 0 reg (r/w) */ 4549148020SSam Ravnborg #define MCFSIM_CSMR0 0x84 /* CS 0 Mask 0 reg (r/w) */ 4649148020SSam Ravnborg #define MCFSIM_CSCR0 0x8a /* CS 0 Control reg (r/w) */ 4749148020SSam Ravnborg #define MCFSIM_CSAR1 0x8c /* CS 1 Address reg (r/w) */ 4849148020SSam Ravnborg #define MCFSIM_CSMR1 0x90 /* CS 1 Mask reg (r/w) */ 4949148020SSam Ravnborg #define MCFSIM_CSCR1 0x96 /* CS 1 Control reg (r/w) */ 5049148020SSam Ravnborg 5149148020SSam Ravnborg #define MCFSIM_CSAR2 0x98 /* CS 2 Address reg (r/w) */ 5249148020SSam Ravnborg #define MCFSIM_CSMR2 0x9c /* CS 2 Mask reg (r/w) */ 5349148020SSam Ravnborg #define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */ 5449148020SSam Ravnborg #define MCFSIM_CSAR3 0xa4 /* CS 3 Address reg (r/w) */ 5549148020SSam Ravnborg #define MCFSIM_CSMR3 0xa8 /* CS 3 Mask reg (r/w) */ 5649148020SSam Ravnborg #define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */ 5749148020SSam Ravnborg #define MCFSIM_CSAR4 0xb0 /* CS 4 Address reg (r/w) */ 5849148020SSam Ravnborg #define MCFSIM_CSMR4 0xb4 /* CS 4 Mask reg (r/w) */ 5949148020SSam Ravnborg #define MCFSIM_CSCR4 0xba /* CS 4 Control reg (r/w) */ 6049148020SSam Ravnborg #define MCFSIM_CSAR5 0xbc /* CS 5 Address reg (r/w) */ 6149148020SSam Ravnborg #define MCFSIM_CSMR5 0xc0 /* CS 5 Mask reg (r/w) */ 6249148020SSam Ravnborg #define MCFSIM_CSCR5 0xc6 /* CS 5 Control reg (r/w) */ 6349148020SSam Ravnborg #define MCFSIM_CSAR6 0xc8 /* CS 6 Address reg (r/w) */ 6449148020SSam Ravnborg #define MCFSIM_CSMR6 0xcc /* CS 6 Mask reg (r/w) */ 6549148020SSam Ravnborg #define MCFSIM_CSCR6 0xd2 /* CS 6 Control reg (r/w) */ 6649148020SSam Ravnborg #define MCFSIM_CSAR7 0xd4 /* CS 7 Address reg (r/w) */ 6749148020SSam Ravnborg #define MCFSIM_CSMR7 0xd8 /* CS 7 Mask reg (r/w) */ 6849148020SSam Ravnborg #define MCFSIM_CSCR7 0xde /* CS 7 Control reg (r/w) */ 6949148020SSam Ravnborg 7049148020SSam Ravnborg #define MCFSIM_DCR 0x100 /* DRAM Control reg (r/w) */ 7149148020SSam Ravnborg #define MCFSIM_DACR0 0x108 /* DRAM 0 Addr and Ctrl (r/w) */ 7249148020SSam Ravnborg #define MCFSIM_DMR0 0x10c /* DRAM 0 Mask reg (r/w) */ 7349148020SSam Ravnborg #define MCFSIM_DACR1 0x110 /* DRAM 1 Addr and Ctrl (r/w) */ 7449148020SSam Ravnborg #define MCFSIM_DMR1 0x114 /* DRAM 1 Mask reg (r/w) */ 7549148020SSam Ravnborg 7649148020SSam Ravnborg #define MCFSIM_PADDR 0x244 /* Parallel Direction (r/w) */ 7749148020SSam Ravnborg #define MCFSIM_PADAT 0x248 /* Parallel Data (r/w) */ 7849148020SSam Ravnborg 7949148020SSam Ravnborg 8049148020SSam Ravnborg /* 8149148020SSam Ravnborg * Some symbol defines for the above... 8249148020SSam Ravnborg */ 8349148020SSam Ravnborg #define MCFSIM_SWDICR MCFSIM_ICR0 /* Watchdog timer ICR */ 8449148020SSam Ravnborg #define MCFSIM_TIMER1ICR MCFSIM_ICR1 /* Timer 1 ICR */ 8549148020SSam Ravnborg #define MCFSIM_TIMER2ICR MCFSIM_ICR2 /* Timer 2 ICR */ 8649148020SSam Ravnborg #define MCFSIM_UART1ICR MCFSIM_ICR4 /* UART 1 ICR */ 8749148020SSam Ravnborg #define MCFSIM_UART2ICR MCFSIM_ICR5 /* UART 2 ICR */ 8849148020SSam Ravnborg #define MCFSIM_DMA0ICR MCFSIM_ICR6 /* DMA 0 ICR */ 8949148020SSam Ravnborg #define MCFSIM_DMA1ICR MCFSIM_ICR7 /* DMA 1 ICR */ 9049148020SSam Ravnborg #define MCFSIM_DMA2ICR MCFSIM_ICR8 /* DMA 2 ICR */ 9149148020SSam Ravnborg #define MCFSIM_DMA3ICR MCFSIM_ICR9 /* DMA 3 ICR */ 9249148020SSam Ravnborg 9349148020SSam Ravnborg /* 9449148020SSam Ravnborg * Macro to set IMR register. It is 32 bits on the 5407. 9549148020SSam Ravnborg */ 9649148020SSam Ravnborg #define mcf_getimr() \ 9749148020SSam Ravnborg *((volatile unsigned long *) (MCF_MBAR + MCFSIM_IMR)) 9849148020SSam Ravnborg 9949148020SSam Ravnborg #define mcf_setimr(imr) \ 10049148020SSam Ravnborg *((volatile unsigned long *) (MCF_MBAR + MCFSIM_IMR)) = (imr); 10149148020SSam Ravnborg 10249148020SSam Ravnborg #define mcf_getipr() \ 10349148020SSam Ravnborg *((volatile unsigned long *) (MCF_MBAR + MCFSIM_IPR)) 10449148020SSam Ravnborg 10549148020SSam Ravnborg 10649148020SSam Ravnborg /* 10749148020SSam Ravnborg * Some symbol defines for the Parallel Port Pin Assignment Register 10849148020SSam Ravnborg */ 10949148020SSam Ravnborg #define MCFSIM_PAR_DREQ0 0x40 /* Set to select DREQ0 input */ 11049148020SSam Ravnborg /* Clear to select par I/O */ 11149148020SSam Ravnborg #define MCFSIM_PAR_DREQ1 0x20 /* Select DREQ1 input */ 11249148020SSam Ravnborg /* Clear to select par I/O */ 11349148020SSam Ravnborg 11449148020SSam Ravnborg /* 11549148020SSam Ravnborg * Defines for the IRQPAR Register 11649148020SSam Ravnborg */ 11749148020SSam Ravnborg #define IRQ5_LEVEL4 0x80 11849148020SSam Ravnborg #define IRQ3_LEVEL6 0x40 11949148020SSam Ravnborg #define IRQ1_LEVEL2 0x20 12049148020SSam Ravnborg 12149148020SSam Ravnborg 12249148020SSam Ravnborg /* 12349148020SSam Ravnborg * Define the Cache register flags. 12449148020SSam Ravnborg */ 12549148020SSam Ravnborg #define CACR_DEC 0x80000000 /* Enable data cache */ 12649148020SSam Ravnborg #define CACR_DWP 0x40000000 /* Data write protection */ 12749148020SSam Ravnborg #define CACR_DESB 0x20000000 /* Enable data store buffer */ 12849148020SSam Ravnborg #define CACR_DDPI 0x10000000 /* Disable CPUSHL */ 12949148020SSam Ravnborg #define CACR_DHCLK 0x08000000 /* Half data cache lock mode */ 13049148020SSam Ravnborg #define CACR_DDCM_WT 0x00000000 /* Write through cache*/ 13149148020SSam Ravnborg #define CACR_DDCM_CP 0x02000000 /* Copyback cache */ 13249148020SSam Ravnborg #define CACR_DDCM_P 0x04000000 /* No cache, precise */ 13349148020SSam Ravnborg #define CACR_DDCM_IMP 0x06000000 /* No cache, imprecise */ 13449148020SSam Ravnborg #define CACR_DCINVA 0x01000000 /* Invalidate data cache */ 13549148020SSam Ravnborg #define CACR_BEC 0x00080000 /* Enable branch cache */ 13649148020SSam Ravnborg #define CACR_BCINVA 0x00040000 /* Invalidate branch cache */ 13749148020SSam Ravnborg #define CACR_IEC 0x00008000 /* Enable instruction cache */ 13849148020SSam Ravnborg #define CACR_DNFB 0x00002000 /* Inhibited fill buffer */ 13949148020SSam Ravnborg #define CACR_IDPI 0x00001000 /* Disable CPUSHL */ 14049148020SSam Ravnborg #define CACR_IHLCK 0x00000800 /* Intruction cache half lock */ 14149148020SSam Ravnborg #define CACR_IDCM 0x00000400 /* Intruction cache inhibit */ 14249148020SSam Ravnborg #define CACR_ICINVA 0x00000100 /* Invalidate instr cache */ 14349148020SSam Ravnborg 14449148020SSam Ravnborg #define ACR_BASE_POS 24 /* Address Base */ 14549148020SSam Ravnborg #define ACR_MASK_POS 16 /* Address Mask */ 14649148020SSam Ravnborg #define ACR_ENABLE 0x00008000 /* Enable address */ 14749148020SSam Ravnborg #define ACR_USER 0x00000000 /* User mode access only */ 14849148020SSam Ravnborg #define ACR_SUPER 0x00002000 /* Supervisor mode only */ 14949148020SSam Ravnborg #define ACR_ANY 0x00004000 /* Match any access mode */ 15049148020SSam Ravnborg #define ACR_CM_WT 0x00000000 /* Write through mode */ 15149148020SSam Ravnborg #define ACR_CM_CP 0x00000020 /* Copyback mode */ 15249148020SSam Ravnborg #define ACR_CM_OFF_PRE 0x00000040 /* No cache, precise */ 15349148020SSam Ravnborg #define ACR_CM_OFF_IMP 0x00000060 /* No cache, imprecise */ 15449148020SSam Ravnborg #define ACR_WPROTECT 0x00000004 /* Write protect */ 15549148020SSam Ravnborg 15649148020SSam Ravnborg /****************************************************************************/ 15749148020SSam Ravnborg #endif /* m5407sim_h */ 158