xref: /openbmc/linux/arch/m68k/include/asm/m527xsim.h (revision a630ec1b)
149148020SSam Ravnborg /****************************************************************************/
249148020SSam Ravnborg 
349148020SSam Ravnborg /*
449148020SSam Ravnborg  *	m527xsim.h -- ColdFire 5270/5271 System Integration Module support.
549148020SSam Ravnborg  *
649148020SSam Ravnborg  *	(C) Copyright 2004, Greg Ungerer (gerg@snapgear.com)
749148020SSam Ravnborg  */
849148020SSam Ravnborg 
949148020SSam Ravnborg /****************************************************************************/
1049148020SSam Ravnborg #ifndef	m527xsim_h
1149148020SSam Ravnborg #define	m527xsim_h
1249148020SSam Ravnborg /****************************************************************************/
1349148020SSam Ravnborg 
147fc82b65SGreg Ungerer #define	CPU_NAME		"COLDFIRE(m527x)"
15733f31b7SGreg Ungerer #define	CPU_INSTR_PER_JIFFY	3
16ce3de78aSGreg Ungerer #define	MCF_BUSCLK		(MCF_CLK / 2)
177fc82b65SGreg Ungerer 
18a12cf0a8SGreg Ungerer #include <asm/m52xxacr.h>
1949148020SSam Ravnborg 
2049148020SSam Ravnborg /*
2149148020SSam Ravnborg  *	Define the 5270/5271 SIM register set addresses.
2249148020SSam Ravnborg  */
23254eef74SGreg Ungerer #define	MCFICM_INTC0		(MCF_IPSBAR + 0x0c00)	/* Base for Interrupt Ctrl 0 */
24254eef74SGreg Ungerer #define	MCFICM_INTC1		(MCF_IPSBAR + 0x0d00)	/* Base for Interrupt Ctrl 1 */
25254eef74SGreg Ungerer 
2649148020SSam Ravnborg #define	MCFINTC_IPRH		0x00		/* Interrupt pending 32-63 */
2749148020SSam Ravnborg #define	MCFINTC_IPRL		0x04		/* Interrupt pending 1-31 */
2849148020SSam Ravnborg #define	MCFINTC_IMRH		0x08		/* Interrupt mask 32-63 */
2949148020SSam Ravnborg #define	MCFINTC_IMRL		0x0c		/* Interrupt mask 1-31 */
3049148020SSam Ravnborg #define	MCFINTC_INTFRCH		0x10		/* Interrupt force 32-63 */
3149148020SSam Ravnborg #define	MCFINTC_INTFRCL		0x14		/* Interrupt force 1-31 */
3249148020SSam Ravnborg #define	MCFINTC_IRLR		0x18		/* */
3349148020SSam Ravnborg #define	MCFINTC_IACKL		0x19		/* */
3449148020SSam Ravnborg #define	MCFINTC_ICR0		0x40		/* Base ICR register */
3549148020SSam Ravnborg 
3649148020SSam Ravnborg #define	MCFINT_VECBASE		64		/* Vector base number */
3749148020SSam Ravnborg #define	MCFINT_UART0		13		/* Interrupt number for UART0 */
3849148020SSam Ravnborg #define	MCFINT_UART1		14		/* Interrupt number for UART1 */
3949148020SSam Ravnborg #define	MCFINT_UART2		15		/* Interrupt number for UART2 */
4091d60417SSteven King #define	MCFINT_QSPI		18		/* Interrupt number for QSPI */
41308bfc12SGreg Ungerer #define	MCFINT_FECRX0		23		/* Interrupt number for FEC0 */
42308bfc12SGreg Ungerer #define	MCFINT_FECTX0		27		/* Interrupt number for FEC0 */
43308bfc12SGreg Ungerer #define	MCFINT_FECENTC0		29		/* Interrupt number for FEC0 */
4449148020SSam Ravnborg #define	MCFINT_PIT1		36		/* Interrupt number for PIT1 */
4549148020SSam Ravnborg 
46308bfc12SGreg Ungerer #define	MCFINT2_VECBASE		128		/* Vector base number 2 */
47308bfc12SGreg Ungerer #define	MCFINT2_FECRX1		23		/* Interrupt number for FEC1 */
48308bfc12SGreg Ungerer #define	MCFINT2_FECTX1		27		/* Interrupt number for FEC1 */
49308bfc12SGreg Ungerer #define	MCFINT2_FECENTC1	29		/* Interrupt number for FEC1 */
50308bfc12SGreg Ungerer 
5120e681fdSGreg Ungerer #define	MCF_IRQ_UART0	        (MCFINT_VECBASE + MCFINT_UART0)
5220e681fdSGreg Ungerer #define	MCF_IRQ_UART1	        (MCFINT_VECBASE + MCFINT_UART1)
5320e681fdSGreg Ungerer #define	MCF_IRQ_UART2	        (MCFINT_VECBASE + MCFINT_UART2)
5420e681fdSGreg Ungerer 
55308bfc12SGreg Ungerer #define	MCF_IRQ_FECRX0		(MCFINT_VECBASE + MCFINT_FECRX0)
56308bfc12SGreg Ungerer #define	MCF_IRQ_FECTX0		(MCFINT_VECBASE + MCFINT_FECTX0)
57308bfc12SGreg Ungerer #define	MCF_IRQ_FECENTC0	(MCFINT_VECBASE + MCFINT_FECENTC0)
58308bfc12SGreg Ungerer #define	MCF_IRQ_FECRX1		(MCFINT2_VECBASE + MCFINT2_FECRX1)
59308bfc12SGreg Ungerer #define	MCF_IRQ_FECTX1		(MCFINT2_VECBASE + MCFINT2_FECTX1)
60308bfc12SGreg Ungerer #define	MCF_IRQ_FECENTC1	(MCFINT2_VECBASE + MCFINT2_FECENTC1)
61308bfc12SGreg Ungerer 
626c84a60eSGreg Ungerer #define	MCF_IRQ_QSPI		(MCFINT_VECBASE + MCFINT_QSPI)
63bdee4e26SSteven King #define MCF_IRQ_PIT1		(MCFINT_VECBASE + MCFINT_PIT1)
646c84a60eSGreg Ungerer 
6549148020SSam Ravnborg /*
6649148020SSam Ravnborg  *	SDRAM configuration registers.
6749148020SSam Ravnborg  */
6849148020SSam Ravnborg #ifdef CONFIG_M5271
696a92e198SGreg Ungerer #define	MCFSIM_DCR		(MCF_IPSBAR + 0x40)	/* Control */
706a92e198SGreg Ungerer #define	MCFSIM_DACR0		(MCF_IPSBAR + 0x48)	/* Base address 0 */
716a92e198SGreg Ungerer #define	MCFSIM_DMR0		(MCF_IPSBAR + 0x4c)	/* Address mask 0 */
726a92e198SGreg Ungerer #define	MCFSIM_DACR1		(MCF_IPSBAR + 0x50)	/* Base address 1 */
736a92e198SGreg Ungerer #define	MCFSIM_DMR1		(MCF_IPSBAR + 0x54)	/* Address mask 1 */
7449148020SSam Ravnborg #endif
7549148020SSam Ravnborg #ifdef CONFIG_M5275
766a92e198SGreg Ungerer #define	MCFSIM_DMR		(MCF_IPSBAR + 0x40)	/* Mode */
776a92e198SGreg Ungerer #define	MCFSIM_DCR		(MCF_IPSBAR + 0x44)	/* Control */
786a92e198SGreg Ungerer #define	MCFSIM_DCFG1		(MCF_IPSBAR + 0x48)	/* Configuration 1 */
796a92e198SGreg Ungerer #define	MCFSIM_DCFG2		(MCF_IPSBAR + 0x4c)	/* Configuration 2 */
806a92e198SGreg Ungerer #define	MCFSIM_DBAR0		(MCF_IPSBAR + 0x50)	/* Base address 0 */
816a92e198SGreg Ungerer #define	MCFSIM_DMR0		(MCF_IPSBAR + 0x54)	/* Address mask 0 */
826a92e198SGreg Ungerer #define	MCFSIM_DBAR1		(MCF_IPSBAR + 0x58)	/* Base address 1 */
836a92e198SGreg Ungerer #define	MCFSIM_DMR1		(MCF_IPSBAR + 0x5c)	/* Address mask 1 */
8449148020SSam Ravnborg #endif
8549148020SSam Ravnborg 
8657015421SGreg Ungerer /*
87babc08b7SGreg Ungerer  *	DMA unit base addresses.
88babc08b7SGreg Ungerer  */
89babc08b7SGreg Ungerer #define	MCFDMA_BASE0		(MCF_IPSBAR + 0x100)
90babc08b7SGreg Ungerer #define	MCFDMA_BASE1		(MCF_IPSBAR + 0x140)
91babc08b7SGreg Ungerer #define	MCFDMA_BASE2		(MCF_IPSBAR + 0x180)
92babc08b7SGreg Ungerer #define	MCFDMA_BASE3		(MCF_IPSBAR + 0x1C0)
93babc08b7SGreg Ungerer 
94babc08b7SGreg Ungerer /*
9557015421SGreg Ungerer  *	UART module.
9657015421SGreg Ungerer  */
9720e681fdSGreg Ungerer #define MCFUART_BASE0		(MCF_IPSBAR + 0x200)
9820e681fdSGreg Ungerer #define MCFUART_BASE1		(MCF_IPSBAR + 0x240)
9920e681fdSGreg Ungerer #define MCFUART_BASE2		(MCF_IPSBAR + 0x280)
1009a6b0c73SGreg Ungerer 
1019a6b0c73SGreg Ungerer /*
1029a6b0c73SGreg Ungerer  *	FEC ethernet module.
1039a6b0c73SGreg Ungerer  */
1049a6b0c73SGreg Ungerer #define	MCFFEC_BASE0		(MCF_IPSBAR + 0x1000)
1059a6b0c73SGreg Ungerer #define	MCFFEC_SIZE0		0x800
106a630ec1bSGreg Ungerer #ifdef CONFIG_M5275
1079a6b0c73SGreg Ungerer #define	MCFFEC_BASE1		(MCF_IPSBAR + 0x1800)
1089a6b0c73SGreg Ungerer #define	MCFFEC_SIZE1		0x800
109a630ec1bSGreg Ungerer #endif
110f1554da3Ssfking@fdwdc.com 
1116c84a60eSGreg Ungerer /*
1126c84a60eSGreg Ungerer  *	QSPI module.
1136c84a60eSGreg Ungerer  */
1146c84a60eSGreg Ungerer #define	MCFQSPI_BASE		(MCF_IPSBAR + 0x340)
1156c84a60eSGreg Ungerer #define	MCFQSPI_SIZE		0x40
1166c84a60eSGreg Ungerer 
1176c84a60eSGreg Ungerer #ifdef CONFIG_M5271
1186c84a60eSGreg Ungerer #define	MCFQSPI_CS0		91
1196c84a60eSGreg Ungerer #define	MCFQSPI_CS1		92
1206c84a60eSGreg Ungerer #define	MCFQSPI_CS2		99
1216c84a60eSGreg Ungerer #define	MCFQSPI_CS3		103
1226c84a60eSGreg Ungerer #endif
1236c84a60eSGreg Ungerer #ifdef CONFIG_M5275
1246c84a60eSGreg Ungerer #define	MCFQSPI_CS0		59
1256c84a60eSGreg Ungerer #define	MCFQSPI_CS1		60
1266c84a60eSGreg Ungerer #define	MCFQSPI_CS2		61
1276c84a60eSGreg Ungerer #define	MCFQSPI_CS3		62
1286c84a60eSGreg Ungerer #endif
1296c84a60eSGreg Ungerer 
1306c84a60eSGreg Ungerer /*
1316c84a60eSGreg Ungerer  *	GPIO module.
1326c84a60eSGreg Ungerer  */
133f1554da3Ssfking@fdwdc.com #ifdef CONFIG_M5271
134f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_ADDR	(MCF_IPSBAR + 0x100000)
135f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_DATAH	(MCF_IPSBAR + 0x100001)
136f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_DATAL	(MCF_IPSBAR + 0x100002)
137f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_BUSCTL	(MCF_IPSBAR + 0x100003)
138f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_BS		(MCF_IPSBAR + 0x100004)
139f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_CS		(MCF_IPSBAR + 0x100005)
140f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_SDRAM	(MCF_IPSBAR + 0x100006)
141f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_FECI2C	(MCF_IPSBAR + 0x100007)
142f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_UARTH	(MCF_IPSBAR + 0x100008)
143f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_UARTL	(MCF_IPSBAR + 0x100009)
144f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_QSPI	(MCF_IPSBAR + 0x10000A)
145f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_TIMER	(MCF_IPSBAR + 0x10000B)
146f1554da3Ssfking@fdwdc.com 
147f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_ADDR	(MCF_IPSBAR + 0x100010)
148f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_DATAH	(MCF_IPSBAR + 0x100011)
149f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_DATAL	(MCF_IPSBAR + 0x100012)
150f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_BUSCTL	(MCF_IPSBAR + 0x100013)
151f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_BS		(MCF_IPSBAR + 0x100014)
152f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_CS		(MCF_IPSBAR + 0x100015)
153f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_SDRAM	(MCF_IPSBAR + 0x100016)
154f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_FECI2C	(MCF_IPSBAR + 0x100017)
155f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_UARTH	(MCF_IPSBAR + 0x100018)
156f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_UARTL	(MCF_IPSBAR + 0x100019)
157f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_QSPI	(MCF_IPSBAR + 0x10001A)
158f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_TIMER	(MCF_IPSBAR + 0x10001B)
159f1554da3Ssfking@fdwdc.com 
160f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_ADDR	(MCF_IPSBAR + 0x100020)
161f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_DATAH	(MCF_IPSBAR + 0x100021)
162f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_DATAL	(MCF_IPSBAR + 0x100022)
163f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_BUSCTL	(MCF_IPSBAR + 0x100023)
164f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_BS	(MCF_IPSBAR + 0x100024)
165f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_CS	(MCF_IPSBAR + 0x100025)
166f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_SDRAM	(MCF_IPSBAR + 0x100026)
167f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FECI2C	(MCF_IPSBAR + 0x100027)
168f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_UARTH	(MCF_IPSBAR + 0x100028)
169f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_UARTL	(MCF_IPSBAR + 0x100029)
170f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_QSPI	(MCF_IPSBAR + 0x10002A)
171f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_TIMER	(MCF_IPSBAR + 0x10002B)
172f1554da3Ssfking@fdwdc.com 
173f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_ADDR	(MCF_IPSBAR + 0x100030)
174f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_DATAH	(MCF_IPSBAR + 0x100031)
175f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_DATAL	(MCF_IPSBAR + 0x100032)
176f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_BUSCTL	(MCF_IPSBAR + 0x100033)
177f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_BS	(MCF_IPSBAR + 0x100034)
178f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_CS	(MCF_IPSBAR + 0x100035)
179f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_SDRAM	(MCF_IPSBAR + 0x100036)
180f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FECI2C	(MCF_IPSBAR + 0x100037)
181f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_UARTH	(MCF_IPSBAR + 0x100038)
182f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_UARTL	(MCF_IPSBAR + 0x100039)
183f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_QSPI	(MCF_IPSBAR + 0x10003A)
184f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_TIMER	(MCF_IPSBAR + 0x10003B)
185f1554da3Ssfking@fdwdc.com 
186f1554da3Ssfking@fdwdc.com /*
187f1554da3Ssfking@fdwdc.com  * Generic GPIO support
188f1554da3Ssfking@fdwdc.com  */
189f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR		MCFGPIO_PODR_ADDR
190f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR		MCFGPIO_PDDR_ADDR
191f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDR		MCFGPIO_PPDSDR_ADDR
192f1554da3Ssfking@fdwdc.com #define MCFGPIO_SETR		MCFGPIO_PPDSDR_ADDR
193f1554da3Ssfking@fdwdc.com #define MCFGPIO_CLRR		MCFGPIO_PCLRR_ADDR
194f1554da3Ssfking@fdwdc.com 
195f1554da3Ssfking@fdwdc.com #define MCFGPIO_PIN_MAX		100
196f1554da3Ssfking@fdwdc.com #define MCFGPIO_IRQ_MAX		8
197f1554da3Ssfking@fdwdc.com #define MCFGPIO_IRQ_VECBASE	MCFINT_VECBASE
19891d60417SSteven King 
199f821e349SGreg Ungerer /*
200f821e349SGreg Ungerer  * Port Pin Assignment registers.
201f821e349SGreg Ungerer  */
202f821e349SGreg Ungerer #define MCFGPIO_PAR_AD		(MCF_IPSBAR + 0x100040)
203f821e349SGreg Ungerer #define MCFGPIO_PAR_BUSCTL	(MCF_IPSBAR + 0x100042)
204f821e349SGreg Ungerer #define MCFGPIO_PAR_BS		(MCF_IPSBAR + 0x100044)
205f821e349SGreg Ungerer #define MCFGPIO_PAR_CS		(MCF_IPSBAR + 0x100045)
206f821e349SGreg Ungerer #define MCFGPIO_PAR_SDRAM	(MCF_IPSBAR + 0x100046)
207f821e349SGreg Ungerer #define MCFGPIO_PAR_FECI2C	(MCF_IPSBAR + 0x100047)
208f821e349SGreg Ungerer #define MCFGPIO_PAR_UART	(MCF_IPSBAR + 0x100048)
20991d60417SSteven King #define MCFGPIO_PAR_QSPI	(MCF_IPSBAR + 0x10004A)
21091d60417SSteven King #define MCFGPIO_PAR_TIMER	(MCF_IPSBAR + 0x10004C)
211f821e349SGreg Ungerer 
212f821e349SGreg Ungerer #define UART0_ENABLE_MASK	0x000f
213f821e349SGreg Ungerer #define UART1_ENABLE_MASK	0x0ff0
214f821e349SGreg Ungerer #define UART2_ENABLE_MASK	0x3000
215f821e349SGreg Ungerer #endif /* CONFIG_M5271 */
216f1554da3Ssfking@fdwdc.com 
217f1554da3Ssfking@fdwdc.com #ifdef CONFIG_M5275
218f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_BUSCTL	(MCF_IPSBAR + 0x100004)
219f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_ADDR	(MCF_IPSBAR + 0x100005)
220f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_CS		(MCF_IPSBAR + 0x100008)
221f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_FEC0H	(MCF_IPSBAR + 0x10000A)
222f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_FEC0L	(MCF_IPSBAR + 0x10000B)
223f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_FECI2C	(MCF_IPSBAR + 0x10000C)
224f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_QSPI	(MCF_IPSBAR + 0x10000D)
225f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_SDRAM	(MCF_IPSBAR + 0x10000E)
226f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_TIMERH	(MCF_IPSBAR + 0x10000F)
227f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_TIMERL	(MCF_IPSBAR + 0x100010)
228f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_UARTL	(MCF_IPSBAR + 0x100011)
229f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_FEC1H	(MCF_IPSBAR + 0x100012)
230f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_FEC1L	(MCF_IPSBAR + 0x100013)
231f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_BS		(MCF_IPSBAR + 0x100014)
232f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_IRQ	(MCF_IPSBAR + 0x100015)
233f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_USBH	(MCF_IPSBAR + 0x100016)
234f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_USBL	(MCF_IPSBAR + 0x100017)
235f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR_UARTH	(MCF_IPSBAR + 0x100018)
236f1554da3Ssfking@fdwdc.com 
237f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_BUSCTL	(MCF_IPSBAR + 0x100020)
238f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_ADDR	(MCF_IPSBAR + 0x100021)
239f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_CS		(MCF_IPSBAR + 0x100024)
240f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_FEC0H	(MCF_IPSBAR + 0x100026)
241f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_FEC0L	(MCF_IPSBAR + 0x100027)
242f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_FECI2C	(MCF_IPSBAR + 0x100028)
243f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_QSPI	(MCF_IPSBAR + 0x100029)
244f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_SDRAM	(MCF_IPSBAR + 0x10002A)
245f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_TIMERH	(MCF_IPSBAR + 0x10002B)
246f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_TIMERL	(MCF_IPSBAR + 0x10002C)
247f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_UARTL	(MCF_IPSBAR + 0x10002D)
248f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_FEC1H	(MCF_IPSBAR + 0x10002E)
249f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_FEC1L	(MCF_IPSBAR + 0x10002F)
250f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_BS		(MCF_IPSBAR + 0x100030)
251f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_IRQ	(MCF_IPSBAR + 0x100031)
252f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_USBH	(MCF_IPSBAR + 0x100032)
253f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_USBL	(MCF_IPSBAR + 0x100033)
254f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR_UARTH	(MCF_IPSBAR + 0x100034)
255f1554da3Ssfking@fdwdc.com 
256f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_BUSCTL	(MCF_IPSBAR + 0x10003C)
257f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_ADDR	(MCF_IPSBAR + 0x10003D)
258f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_CS	(MCF_IPSBAR + 0x100040)
259f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FEC0H	(MCF_IPSBAR + 0x100042)
260f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FEC0L	(MCF_IPSBAR + 0x100043)
261f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FECI2C	(MCF_IPSBAR + 0x100044)
262f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_QSPI	(MCF_IPSBAR + 0x100045)
263f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_SDRAM	(MCF_IPSBAR + 0x100046)
264f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_TIMERH	(MCF_IPSBAR + 0x100047)
265f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_TIMERL	(MCF_IPSBAR + 0x100048)
266f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_UARTL	(MCF_IPSBAR + 0x100049)
267f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FEC1H	(MCF_IPSBAR + 0x10004A)
268f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FEC1L	(MCF_IPSBAR + 0x10004B)
269f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_BS	(MCF_IPSBAR + 0x10004C)
270f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_IRQ	(MCF_IPSBAR + 0x10004D)
271f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_USBH	(MCF_IPSBAR + 0x10004E)
272f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_USBL	(MCF_IPSBAR + 0x10004F)
273f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_UARTH	(MCF_IPSBAR + 0x100050)
274f1554da3Ssfking@fdwdc.com 
275f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_BUSCTL	(MCF_IPSBAR + 0x100058)
276f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_ADDR	(MCF_IPSBAR + 0x100059)
277f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_CS	(MCF_IPSBAR + 0x10005C)
278f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FEC0H	(MCF_IPSBAR + 0x10005E)
279f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FEC0L	(MCF_IPSBAR + 0x10005F)
280f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FECI2C	(MCF_IPSBAR + 0x100060)
281f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_QSPI	(MCF_IPSBAR + 0x100061)
282f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_SDRAM	(MCF_IPSBAR + 0x100062)
283f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_TIMERH	(MCF_IPSBAR + 0x100063)
284f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_TIMERL	(MCF_IPSBAR + 0x100064)
285f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_UARTL	(MCF_IPSBAR + 0x100065)
286f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FEC1H	(MCF_IPSBAR + 0x100066)
287f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FEC1L	(MCF_IPSBAR + 0x100067)
288f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_BS	(MCF_IPSBAR + 0x100068)
289f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_IRQ	(MCF_IPSBAR + 0x100069)
290f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_USBH	(MCF_IPSBAR + 0x10006A)
291f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_USBL	(MCF_IPSBAR + 0x10006B)
292f1554da3Ssfking@fdwdc.com #define MCFGPIO_PCLRR_UARTH	(MCF_IPSBAR + 0x10006C)
293f1554da3Ssfking@fdwdc.com 
294f1554da3Ssfking@fdwdc.com 
295f1554da3Ssfking@fdwdc.com /*
296f1554da3Ssfking@fdwdc.com  * Generic GPIO support
297f1554da3Ssfking@fdwdc.com  */
298f1554da3Ssfking@fdwdc.com #define MCFGPIO_PODR		MCFGPIO_PODR_BUSCTL
299f1554da3Ssfking@fdwdc.com #define MCFGPIO_PDDR		MCFGPIO_PDDR_BUSCTL
300f1554da3Ssfking@fdwdc.com #define MCFGPIO_PPDR		MCFGPIO_PPDSDR_BUSCTL
301f1554da3Ssfking@fdwdc.com #define MCFGPIO_SETR		MCFGPIO_PPDSDR_BUSCTL
302f1554da3Ssfking@fdwdc.com #define MCFGPIO_CLRR		MCFGPIO_PCLRR_BUSCTL
303f1554da3Ssfking@fdwdc.com 
304f1554da3Ssfking@fdwdc.com #define MCFGPIO_PIN_MAX		148
305f1554da3Ssfking@fdwdc.com #define MCFGPIO_IRQ_MAX		8
306f1554da3Ssfking@fdwdc.com #define MCFGPIO_IRQ_VECBASE	MCFINT_VECBASE
30791d60417SSteven King 
308f821e349SGreg Ungerer /*
309f821e349SGreg Ungerer  * Port Pin Assignment registers.
310f821e349SGreg Ungerer  */
311f821e349SGreg Ungerer #define MCFGPIO_PAR_AD		(MCF_IPSBAR + 0x100070)
312f821e349SGreg Ungerer #define MCFGPIO_PAR_CS		(MCF_IPSBAR + 0x100071)
313f821e349SGreg Ungerer #define MCFGPIO_PAR_BUSCTL	(MCF_IPSBAR + 0x100072)
314f821e349SGreg Ungerer #define MCFGPIO_PAR_USB		(MCF_IPSBAR + 0x100076)
315f821e349SGreg Ungerer #define MCFGPIO_PAR_FEC0HL	(MCF_IPSBAR + 0x100078)
316f821e349SGreg Ungerer #define MCFGPIO_PAR_FEC1HL	(MCF_IPSBAR + 0x100079)
317f821e349SGreg Ungerer #define MCFGPIO_PAR_TIMER	(MCF_IPSBAR + 0x10007A)
318f821e349SGreg Ungerer #define MCFGPIO_PAR_UART	(MCF_IPSBAR + 0x10007C)
31991d60417SSteven King #define MCFGPIO_PAR_QSPI	(MCF_IPSBAR + 0x10007E)
320f821e349SGreg Ungerer #define MCFGPIO_PAR_SDRAM	(MCF_IPSBAR + 0x100080)
321f821e349SGreg Ungerer #define MCFGPIO_PAR_FECI2C	(MCF_IPSBAR + 0x100082)
322f821e349SGreg Ungerer #define MCFGPIO_PAR_BS		(MCF_IPSBAR + 0x100084)
323f821e349SGreg Ungerer 
324f821e349SGreg Ungerer #define UART0_ENABLE_MASK	0x000f
325f821e349SGreg Ungerer #define UART1_ENABLE_MASK	0x00f0
326f821e349SGreg Ungerer #define UART2_ENABLE_MASK	0x3f00
327f821e349SGreg Ungerer #endif /* CONFIG_M5275 */
328f1554da3Ssfking@fdwdc.com 
329f1554da3Ssfking@fdwdc.com /*
330f317c71aSGreg Ungerer  * PIT timer base addresses.
331f317c71aSGreg Ungerer  */
332f317c71aSGreg Ungerer #define	MCFPIT_BASE1		(MCF_IPSBAR + 0x150000)
333f317c71aSGreg Ungerer #define	MCFPIT_BASE2		(MCF_IPSBAR + 0x160000)
334f317c71aSGreg Ungerer #define	MCFPIT_BASE3		(MCF_IPSBAR + 0x170000)
335f317c71aSGreg Ungerer #define	MCFPIT_BASE4		(MCF_IPSBAR + 0x180000)
336f317c71aSGreg Ungerer 
337f317c71aSGreg Ungerer /*
338f1554da3Ssfking@fdwdc.com  * EPort
339f1554da3Ssfking@fdwdc.com  */
34057b48143SGreg Ungerer #define MCFEPORT_EPPAR		(MCF_IPSBAR + 0x130000)
341f1554da3Ssfking@fdwdc.com #define MCFEPORT_EPDDR		(MCF_IPSBAR + 0x130002)
34257b48143SGreg Ungerer #define MCFEPORT_EPIER		(MCF_IPSBAR + 0x130003)
343f1554da3Ssfking@fdwdc.com #define MCFEPORT_EPDR		(MCF_IPSBAR + 0x130004)
344f1554da3Ssfking@fdwdc.com #define MCFEPORT_EPPDR		(MCF_IPSBAR + 0x130005)
34557b48143SGreg Ungerer #define MCFEPORT_EPFR		(MCF_IPSBAR + 0x130006)
346f1554da3Ssfking@fdwdc.com 
34749148020SSam Ravnborg /*
34825985edcSLucas De Marchi  *  Reset Control Unit (relative to IPSBAR).
3494c0b008dSGreg Ungerer  */
3500b2a2139SGreg Ungerer #define	MCF_RCR			(MCF_IPSBAR + 0x110000)
3510b2a2139SGreg Ungerer #define	MCF_RSR			(MCF_IPSBAR + 0x110001)
3524c0b008dSGreg Ungerer 
3534c0b008dSGreg Ungerer #define	MCF_RCR_SWRESET		0x80		/* Software reset bit */
3544c0b008dSGreg Ungerer #define	MCF_RCR_FRCSTOUT	0x40		/* Force external reset */
3554c0b008dSGreg Ungerer 
35649148020SSam Ravnborg /****************************************************************************/
35749148020SSam Ravnborg #endif	/* m527xsim_h */
358