149148020SSam Ravnborg /****************************************************************************/ 249148020SSam Ravnborg 349148020SSam Ravnborg /* 449148020SSam Ravnborg * m5206sim.h -- ColdFire 5206 System Integration Module support. 549148020SSam Ravnborg * 649148020SSam Ravnborg * (C) Copyright 1999, Greg Ungerer (gerg@snapgear.com) 749148020SSam Ravnborg * (C) Copyright 2000, Lineo Inc. (www.lineo.com) 849148020SSam Ravnborg */ 949148020SSam Ravnborg 1049148020SSam Ravnborg /****************************************************************************/ 1149148020SSam Ravnborg #ifndef m5206sim_h 1249148020SSam Ravnborg #define m5206sim_h 1349148020SSam Ravnborg /****************************************************************************/ 1449148020SSam Ravnborg 157fc82b65SGreg Ungerer #define CPU_NAME "COLDFIRE(m5206)" 16733f31b7SGreg Ungerer #define CPU_INSTR_PER_JIFFY 3 17ce3de78aSGreg Ungerer #define MCF_BUSCLK MCF_CLK 1849148020SSam Ravnborg 19a12cf0a8SGreg Ungerer #include <asm/m52xxacr.h> 20a12cf0a8SGreg Ungerer 2149148020SSam Ravnborg /* 2249148020SSam Ravnborg * Define the 5206 SIM register set addresses. 2349148020SSam Ravnborg */ 2449148020SSam Ravnborg #define MCFSIM_SIMR 0x03 /* SIM Config reg (r/w) */ 2549148020SSam Ravnborg #define MCFSIM_ICR1 0x14 /* Intr Ctrl reg 1 (r/w) */ 2649148020SSam Ravnborg #define MCFSIM_ICR2 0x15 /* Intr Ctrl reg 2 (r/w) */ 2749148020SSam Ravnborg #define MCFSIM_ICR3 0x16 /* Intr Ctrl reg 3 (r/w) */ 2849148020SSam Ravnborg #define MCFSIM_ICR4 0x17 /* Intr Ctrl reg 4 (r/w) */ 2949148020SSam Ravnborg #define MCFSIM_ICR5 0x18 /* Intr Ctrl reg 5 (r/w) */ 3049148020SSam Ravnborg #define MCFSIM_ICR6 0x19 /* Intr Ctrl reg 6 (r/w) */ 3149148020SSam Ravnborg #define MCFSIM_ICR7 0x1a /* Intr Ctrl reg 7 (r/w) */ 3249148020SSam Ravnborg #define MCFSIM_ICR8 0x1b /* Intr Ctrl reg 8 (r/w) */ 3349148020SSam Ravnborg #define MCFSIM_ICR9 0x1c /* Intr Ctrl reg 9 (r/w) */ 3449148020SSam Ravnborg #define MCFSIM_ICR10 0x1d /* Intr Ctrl reg 10 (r/w) */ 3549148020SSam Ravnborg #define MCFSIM_ICR11 0x1e /* Intr Ctrl reg 11 (r/w) */ 3649148020SSam Ravnborg #define MCFSIM_ICR12 0x1f /* Intr Ctrl reg 12 (r/w) */ 3749148020SSam Ravnborg #define MCFSIM_ICR13 0x20 /* Intr Ctrl reg 13 (r/w) */ 3849148020SSam Ravnborg #ifdef CONFIG_M5206e 3949148020SSam Ravnborg #define MCFSIM_ICR14 0x21 /* Intr Ctrl reg 14 (r/w) */ 4049148020SSam Ravnborg #define MCFSIM_ICR15 0x22 /* Intr Ctrl reg 15 (r/w) */ 4149148020SSam Ravnborg #endif 4249148020SSam Ravnborg 436a3a786dSGreg Ungerer #define MCFSIM_IMR (MCF_MBAR + 0x36) /* Interrupt Mask */ 446a3a786dSGreg Ungerer #define MCFSIM_IPR (MCF_MBAR + 0x3a) /* Interrupt Pending */ 4549148020SSam Ravnborg 4649148020SSam Ravnborg #define MCFSIM_RSR 0x40 /* Reset Status reg (r/w) */ 4749148020SSam Ravnborg #define MCFSIM_SYPCR 0x41 /* System Protection reg (r/w)*/ 4849148020SSam Ravnborg 4949148020SSam Ravnborg #define MCFSIM_SWIVR 0x42 /* SW Watchdog intr reg (r/w) */ 5049148020SSam Ravnborg #define MCFSIM_SWSR 0x43 /* SW Watchdog service (r/w) */ 5149148020SSam Ravnborg 526a92e198SGreg Ungerer #define MCFSIM_DCRR (MCF_MBAR + 0x46) /* DRAM Refresh reg (r/w) */ 536a92e198SGreg Ungerer #define MCFSIM_DCTR (MCF_MBAR + 0x4a) /* DRAM Timing reg (r/w) */ 546a92e198SGreg Ungerer #define MCFSIM_DAR0 (MCF_MBAR + 0x4c) /* DRAM 0 Address reg(r/w) */ 556a92e198SGreg Ungerer #define MCFSIM_DMR0 (MCF_MBAR + 0x50) /* DRAM 0 Mask reg (r/w) */ 566a92e198SGreg Ungerer #define MCFSIM_DCR0 (MCF_MBAR + 0x57) /* DRAM 0 Control reg (r/w) */ 576a92e198SGreg Ungerer #define MCFSIM_DAR1 (MCF_MBAR + 0x58) /* DRAM 1 Address reg (r/w) */ 586a92e198SGreg Ungerer #define MCFSIM_DMR1 (MCF_MBAR + 0x5c) /* DRAM 1 Mask reg (r/w) */ 596a92e198SGreg Ungerer #define MCFSIM_DCR1 (MCF_MBAR + 0x63) /* DRAM 1 Control reg (r/w) */ 6049148020SSam Ravnborg 6149148020SSam Ravnborg #define MCFSIM_CSAR0 0x64 /* CS 0 Address 0 reg (r/w) */ 6249148020SSam Ravnborg #define MCFSIM_CSMR0 0x68 /* CS 0 Mask 0 reg (r/w) */ 6349148020SSam Ravnborg #define MCFSIM_CSCR0 0x6e /* CS 0 Control reg (r/w) */ 6449148020SSam Ravnborg #define MCFSIM_CSAR1 0x70 /* CS 1 Address reg (r/w) */ 6549148020SSam Ravnborg #define MCFSIM_CSMR1 0x74 /* CS 1 Mask reg (r/w) */ 6649148020SSam Ravnborg #define MCFSIM_CSCR1 0x7a /* CS 1 Control reg (r/w) */ 6749148020SSam Ravnborg #define MCFSIM_CSAR2 0x7c /* CS 2 Address reg (r/w) */ 6849148020SSam Ravnborg #define MCFSIM_CSMR2 0x80 /* CS 2 Mask reg (r/w) */ 6949148020SSam Ravnborg #define MCFSIM_CSCR2 0x86 /* CS 2 Control reg (r/w) */ 7049148020SSam Ravnborg #define MCFSIM_CSAR3 0x88 /* CS 3 Address reg (r/w) */ 7149148020SSam Ravnborg #define MCFSIM_CSMR3 0x8c /* CS 3 Mask reg (r/w) */ 7249148020SSam Ravnborg #define MCFSIM_CSCR3 0x92 /* CS 3 Control reg (r/w) */ 7349148020SSam Ravnborg #define MCFSIM_CSAR4 0x94 /* CS 4 Address reg (r/w) */ 7449148020SSam Ravnborg #define MCFSIM_CSMR4 0x98 /* CS 4 Mask reg (r/w) */ 7549148020SSam Ravnborg #define MCFSIM_CSCR4 0x9e /* CS 4 Control reg (r/w) */ 7649148020SSam Ravnborg #define MCFSIM_CSAR5 0xa0 /* CS 5 Address reg (r/w) */ 7749148020SSam Ravnborg #define MCFSIM_CSMR5 0xa4 /* CS 5 Mask reg (r/w) */ 7849148020SSam Ravnborg #define MCFSIM_CSCR5 0xaa /* CS 5 Control reg (r/w) */ 7949148020SSam Ravnborg #define MCFSIM_CSAR6 0xac /* CS 6 Address reg (r/w) */ 8049148020SSam Ravnborg #define MCFSIM_CSMR6 0xb0 /* CS 6 Mask reg (r/w) */ 8149148020SSam Ravnborg #define MCFSIM_CSCR6 0xb6 /* CS 6 Control reg (r/w) */ 8249148020SSam Ravnborg #define MCFSIM_CSAR7 0xb8 /* CS 7 Address reg (r/w) */ 8349148020SSam Ravnborg #define MCFSIM_CSMR7 0xbc /* CS 7 Mask reg (r/w) */ 8449148020SSam Ravnborg #define MCFSIM_CSCR7 0xc2 /* CS 7 Control reg (r/w) */ 8549148020SSam Ravnborg #define MCFSIM_DMCR 0xc6 /* Default control */ 8649148020SSam Ravnborg 8749148020SSam Ravnborg #ifdef CONFIG_M5206e 8849148020SSam Ravnborg #define MCFSIM_PAR 0xca /* Pin Assignment reg (r/w) */ 8949148020SSam Ravnborg #else 9049148020SSam Ravnborg #define MCFSIM_PAR 0xcb /* Pin Assignment reg (r/w) */ 9149148020SSam Ravnborg #endif 9249148020SSam Ravnborg 9358f0ac98SGreg Ungerer #define MCFTIMER_BASE1 (MCF_MBAR + 0x100) /* Base of TIMER1 */ 9458f0ac98SGreg Ungerer #define MCFTIMER_BASE2 (MCF_MBAR + 0x120) /* Base of TIMER2 */ 9558f0ac98SGreg Ungerer 96bc25b057Ssfking@fdwdc.com #define MCFSIM_PADDR (MCF_MBAR + 0x1c5) /* Parallel Direction (r/w) */ 97bc25b057Ssfking@fdwdc.com #define MCFSIM_PADAT (MCF_MBAR + 0x1c9) /* Parallel Port Value (r/w) */ 9849148020SSam Ravnborg 99babc08b7SGreg Ungerer #define MCFDMA_BASE0 (MCF_MBAR + 0x200) /* Base address DMA 0 */ 100babc08b7SGreg Ungerer #define MCFDMA_BASE1 (MCF_MBAR + 0x240) /* Base address DMA 1 */ 101babc08b7SGreg Ungerer 10257015421SGreg Ungerer #if defined(CONFIG_NETtel) 1038400ca32SGreg Ungerer #define MCFUART_BASE0 (MCF_MBAR + 0x180) /* Base address UART0 */ 1048400ca32SGreg Ungerer #define MCFUART_BASE1 (MCF_MBAR + 0x140) /* Base address UART1 */ 10557015421SGreg Ungerer #else 1068400ca32SGreg Ungerer #define MCFUART_BASE0 (MCF_MBAR + 0x140) /* Base address UART0 */ 1078400ca32SGreg Ungerer #define MCFUART_BASE1 (MCF_MBAR + 0x180) /* Base address UART1 */ 10857015421SGreg Ungerer #endif 10957015421SGreg Ungerer 11049148020SSam Ravnborg /* 11104b75b10SGreg Ungerer * Define system peripheral IRQ usage. 11204b75b10SGreg Ungerer */ 11304b75b10SGreg Ungerer #define MCF_IRQ_TIMER 30 /* Timer0, Level 6 */ 11404b75b10SGreg Ungerer #define MCF_IRQ_PROFILER 31 /* Timer1, Level 7 */ 1158400ca32SGreg Ungerer #define MCF_IRQ_UART0 73 /* UART0 */ 1168400ca32SGreg Ungerer #define MCF_IRQ_UART1 74 /* UART1 */ 11704b75b10SGreg Ungerer 11804b75b10SGreg Ungerer /* 119bc25b057Ssfking@fdwdc.com * Generic GPIO 120bc25b057Ssfking@fdwdc.com */ 121bc25b057Ssfking@fdwdc.com #define MCFGPIO_PIN_MAX 8 122bc25b057Ssfking@fdwdc.com #define MCFGPIO_IRQ_VECBASE -1 123bc25b057Ssfking@fdwdc.com #define MCFGPIO_IRQ_MAX -1 12404b75b10SGreg Ungerer 125bc25b057Ssfking@fdwdc.com /* 12649148020SSam Ravnborg * Some symbol defines for the Parallel Port Pin Assignment Register 12749148020SSam Ravnborg */ 12849148020SSam Ravnborg #ifdef CONFIG_M5206e 12949148020SSam Ravnborg #define MCFSIM_PAR_DREQ0 0x100 /* Set to select DREQ0 input */ 13049148020SSam Ravnborg /* Clear to select T0 input */ 13149148020SSam Ravnborg #define MCFSIM_PAR_DREQ1 0x200 /* Select DREQ1 input */ 13249148020SSam Ravnborg /* Clear to select T0 output */ 13349148020SSam Ravnborg #endif 13449148020SSam Ravnborg 13549148020SSam Ravnborg /* 13649148020SSam Ravnborg * Some symbol defines for the Interrupt Control Register 13749148020SSam Ravnborg */ 13849148020SSam Ravnborg #define MCFSIM_SWDICR MCFSIM_ICR8 /* Watchdog timer ICR */ 13949148020SSam Ravnborg #define MCFSIM_TIMER1ICR MCFSIM_ICR9 /* Timer 1 ICR */ 14049148020SSam Ravnborg #define MCFSIM_TIMER2ICR MCFSIM_ICR10 /* Timer 2 ICR */ 14149148020SSam Ravnborg #define MCFSIM_UART1ICR MCFSIM_ICR12 /* UART 1 ICR */ 14249148020SSam Ravnborg #define MCFSIM_UART2ICR MCFSIM_ICR13 /* UART 2 ICR */ 14349148020SSam Ravnborg #ifdef CONFIG_M5206e 14449148020SSam Ravnborg #define MCFSIM_DMA1ICR MCFSIM_ICR14 /* DMA 1 ICR */ 14549148020SSam Ravnborg #define MCFSIM_DMA2ICR MCFSIM_ICR15 /* DMA 2 ICR */ 14649148020SSam Ravnborg #endif 14749148020SSam Ravnborg 14849148020SSam Ravnborg /****************************************************************************/ 14949148020SSam Ravnborg #endif /* m5206sim_h */ 150