xref: /openbmc/linux/arch/m68k/include/asm/atarihw.h (revision 053b5142)
149148020SSam Ravnborg /*
249148020SSam Ravnborg ** linux/atarihw.h -- This header defines some macros and pointers for
349148020SSam Ravnborg **                    the various Atari custom hardware registers.
449148020SSam Ravnborg **
549148020SSam Ravnborg ** Copyright 1994 by Björn Brauel
649148020SSam Ravnborg **
749148020SSam Ravnborg ** 5/1/94 Roman Hodek:
849148020SSam Ravnborg **   Added definitions for TT specific chips.
949148020SSam Ravnborg **
1049148020SSam Ravnborg ** 1996-09-13 lars brinkhoff <f93labr@dd.chalmers.se>:
1149148020SSam Ravnborg **   Finally added definitions for the matrix/codec and the DSP56001 host
1249148020SSam Ravnborg **   interface.
1349148020SSam Ravnborg **
1449148020SSam Ravnborg ** This file is subject to the terms and conditions of the GNU General Public
1549148020SSam Ravnborg ** License.  See the file COPYING in the main directory of this archive
1649148020SSam Ravnborg ** for more details.
1749148020SSam Ravnborg **
1849148020SSam Ravnborg */
1949148020SSam Ravnborg 
2049148020SSam Ravnborg #ifndef _LINUX_ATARIHW_H_
2149148020SSam Ravnborg #define _LINUX_ATARIHW_H_
2249148020SSam Ravnborg 
2349148020SSam Ravnborg #include <linux/types.h>
244c3c522bSGeert Uytterhoeven #include <asm/bootinfo-atari.h>
259746882fSGreg Ungerer #include <asm/kmap.h>
2649148020SSam Ravnborg 
2749148020SSam Ravnborg extern u_long atari_mch_cookie;
2849148020SSam Ravnborg extern u_long atari_mch_type;
2949148020SSam Ravnborg extern u_long atari_switches;
3049148020SSam Ravnborg extern int atari_rtc_year_offset;
3149148020SSam Ravnborg extern int atari_dont_touch_floppy_select;
3249148020SSam Ravnborg 
33125298d2SGeert Uytterhoeven extern int atari_SCC_reset_done;
34125298d2SGeert Uytterhoeven 
35d3b41b6bSFinn Thain extern ssize_t atari_nvram_read(char *, size_t, loff_t *);
36d3b41b6bSFinn Thain extern ssize_t atari_nvram_write(char *, size_t, loff_t *);
37d3b41b6bSFinn Thain extern ssize_t atari_nvram_get_size(void);
38d3b41b6bSFinn Thain extern long atari_nvram_set_checksum(void);
39d3b41b6bSFinn Thain extern long atari_nvram_initialize(void);
40d3b41b6bSFinn Thain 
4149148020SSam Ravnborg /* convenience macros for testing machine type */
4249148020SSam Ravnborg #define MACH_IS_ST	((atari_mch_cookie >> 16) == ATARI_MCH_ST)
4349148020SSam Ravnborg #define MACH_IS_STE	((atari_mch_cookie >> 16) == ATARI_MCH_STE && \
4449148020SSam Ravnborg 			 (atari_mch_cookie & 0xffff) == 0)
4549148020SSam Ravnborg #define MACH_IS_MSTE	((atari_mch_cookie >> 16) == ATARI_MCH_STE && \
4649148020SSam Ravnborg 			 (atari_mch_cookie & 0xffff) == 0x10)
4749148020SSam Ravnborg #define MACH_IS_TT	((atari_mch_cookie >> 16) == ATARI_MCH_TT)
4849148020SSam Ravnborg #define MACH_IS_FALCON	((atari_mch_cookie >> 16) == ATARI_MCH_FALCON)
4949148020SSam Ravnborg #define MACH_IS_MEDUSA	(atari_mch_type == ATARI_MACH_MEDUSA)
5049148020SSam Ravnborg #define MACH_IS_AB40	(atari_mch_type == ATARI_MACH_AB40)
5149148020SSam Ravnborg 
5249148020SSam Ravnborg /* values for atari_switches */
5349148020SSam Ravnborg #define ATARI_SWITCH_IKBD	0x01
5449148020SSam Ravnborg #define ATARI_SWITCH_MIDI	0x02
5549148020SSam Ravnborg #define ATARI_SWITCH_SND6	0x04
5649148020SSam Ravnborg #define ATARI_SWITCH_SND7	0x08
5749148020SSam Ravnborg #define ATARI_SWITCH_OVSC_SHIFT	16
5849148020SSam Ravnborg #define ATARI_SWITCH_OVSC_IKBD	(ATARI_SWITCH_IKBD << ATARI_SWITCH_OVSC_SHIFT)
5949148020SSam Ravnborg #define ATARI_SWITCH_OVSC_MIDI	(ATARI_SWITCH_MIDI << ATARI_SWITCH_OVSC_SHIFT)
6049148020SSam Ravnborg #define ATARI_SWITCH_OVSC_SND6	(ATARI_SWITCH_SND6 << ATARI_SWITCH_OVSC_SHIFT)
6149148020SSam Ravnborg #define ATARI_SWITCH_OVSC_SND7	(ATARI_SWITCH_SND7 << ATARI_SWITCH_OVSC_SHIFT)
6249148020SSam Ravnborg #define ATARI_SWITCH_OVSC_MASK	0xffff0000
6349148020SSam Ravnborg 
6449148020SSam Ravnborg /*
6549148020SSam Ravnborg  * Define several Hardware-Chips for indication so that for the ATARI we do
6649148020SSam Ravnborg  * no longer decide whether it is a Falcon or other machine . It's just
6749148020SSam Ravnborg  * important what hardware the machine uses
6849148020SSam Ravnborg  */
6949148020SSam Ravnborg 
7049148020SSam Ravnborg /* ++roman 08/08/95: rewritten from ORing constants to a C bitfield */
7149148020SSam Ravnborg 
7249148020SSam Ravnborg #define ATARIHW_DECLARE(name)	unsigned name : 1
7349148020SSam Ravnborg #define ATARIHW_SET(name)	(atari_hw_present.name = 1)
7449148020SSam Ravnborg #define ATARIHW_PRESENT(name)	(atari_hw_present.name)
7549148020SSam Ravnborg 
7649148020SSam Ravnborg struct atari_hw_present {
7749148020SSam Ravnborg     /* video hardware */
7849148020SSam Ravnborg     ATARIHW_DECLARE(STND_SHIFTER);	/* ST-Shifter - no base low ! */
7949148020SSam Ravnborg     ATARIHW_DECLARE(EXTD_SHIFTER);	/* STe-Shifter - 24 bit address */
8049148020SSam Ravnborg     ATARIHW_DECLARE(TT_SHIFTER);	/* TT-Shifter */
8149148020SSam Ravnborg     ATARIHW_DECLARE(VIDEL_SHIFTER);	/* Falcon-Shifter */
8249148020SSam Ravnborg     /* sound hardware */
8349148020SSam Ravnborg     ATARIHW_DECLARE(YM_2149);		/* Yamaha YM 2149 */
8449148020SSam Ravnborg     ATARIHW_DECLARE(PCM_8BIT);		/* PCM-Sound in STe-ATARI */
8549148020SSam Ravnborg     ATARIHW_DECLARE(CODEC);		/* CODEC Sound (Falcon) */
8649148020SSam Ravnborg     /* disk storage interfaces */
8749148020SSam Ravnborg     ATARIHW_DECLARE(TT_SCSI);		/* Directly mapped NCR5380 */
8849148020SSam Ravnborg     ATARIHW_DECLARE(ST_SCSI);		/* NCR5380 via ST-DMA (Falcon) */
8949148020SSam Ravnborg     ATARIHW_DECLARE(ACSI);		/* Standard ACSI like in STs */
9049148020SSam Ravnborg     ATARIHW_DECLARE(IDE);		/* IDE Interface */
9149148020SSam Ravnborg     ATARIHW_DECLARE(FDCSPEED);		/* 8/16 MHz switch for FDC */
9249148020SSam Ravnborg     /* other I/O hardware */
9349148020SSam Ravnborg     ATARIHW_DECLARE(ST_MFP);		/* The ST-MFP (there should be no Atari
9449148020SSam Ravnborg 					   without it... but who knows?) */
9549148020SSam Ravnborg     ATARIHW_DECLARE(TT_MFP);		/* 2nd MFP */
9649148020SSam Ravnborg     ATARIHW_DECLARE(SCC);		/* Serial Communications Contr. */
9749148020SSam Ravnborg     ATARIHW_DECLARE(ST_ESCC);		/* SCC Z83230 in an ST */
9849148020SSam Ravnborg     ATARIHW_DECLARE(ANALOG_JOY);	/* Paddle Interface for STe
9949148020SSam Ravnborg 					   and Falcon */
10049148020SSam Ravnborg     ATARIHW_DECLARE(MICROWIRE);		/* Microwire Interface */
10149148020SSam Ravnborg     /* DMA */
10249148020SSam Ravnborg     ATARIHW_DECLARE(STND_DMA);		/* 24 Bit limited ST-DMA */
10349148020SSam Ravnborg     ATARIHW_DECLARE(EXTD_DMA);		/* 32 Bit ST-DMA */
10449148020SSam Ravnborg     ATARIHW_DECLARE(SCSI_DMA);		/* DMA for the NCR5380 */
10549148020SSam Ravnborg     ATARIHW_DECLARE(SCC_DMA);		/* DMA for the SCC */
10649148020SSam Ravnborg     /* real time clocks */
10749148020SSam Ravnborg     ATARIHW_DECLARE(TT_CLK);		/* TT compatible clock chip */
10849148020SSam Ravnborg     ATARIHW_DECLARE(MSTE_CLK);		/* Mega ST(E) clock chip */
10949148020SSam Ravnborg     /* supporting hardware */
11049148020SSam Ravnborg     ATARIHW_DECLARE(SCU);		/* System Control Unit */
11149148020SSam Ravnborg     ATARIHW_DECLARE(BLITTER);		/* Blitter */
11249148020SSam Ravnborg     ATARIHW_DECLARE(VME);		/* VME Bus */
11349148020SSam Ravnborg     ATARIHW_DECLARE(DSP56K);		/* DSP56k processor in Falcon */
11449148020SSam Ravnborg };
11549148020SSam Ravnborg 
11649148020SSam Ravnborg extern struct atari_hw_present atari_hw_present;
11749148020SSam Ravnborg 
11849148020SSam Ravnborg 
11949148020SSam Ravnborg /* Reading the MFP port register gives a machine independent delay, since the
12049148020SSam Ravnborg  * MFP always has a 8 MHz clock. This avoids problems with the varying length
12149148020SSam Ravnborg  * of nops on various machines. Somebody claimed that the tstb takes 600 ns.
12249148020SSam Ravnborg  */
12349148020SSam Ravnborg #define	MFPDELAY() \
1243d92e8f3SGeert Uytterhoeven 	__asm__ __volatile__ ( "tstb %0" : : "m" (st_mfp.par_dt_reg) : "cc" );
12549148020SSam Ravnborg 
12649148020SSam Ravnborg /* Do cache push/invalidate for DMA read/write. This function obeys the
12749148020SSam Ravnborg  * snooping on some machines (Medusa) and processors: The Medusa itself can
12849148020SSam Ravnborg  * snoop, but only the '040 can source data from its cache to DMA writes i.e.,
12949148020SSam Ravnborg  * reads from memory). Both '040 and '060 invalidate cache entries on snooped
13049148020SSam Ravnborg  * DMA reads (i.e., writes to memory).
13149148020SSam Ravnborg  */
13249148020SSam Ravnborg 
13349148020SSam Ravnborg 
13449148020SSam Ravnborg #include <linux/mm.h>
13549148020SSam Ravnborg #include <asm/cacheflush.h>
13649148020SSam Ravnborg 
dma_cache_maintenance(unsigned long paddr,unsigned long len,int writeflag)13749148020SSam Ravnborg static inline void dma_cache_maintenance( unsigned long paddr,
13849148020SSam Ravnborg 					  unsigned long len,
13949148020SSam Ravnborg 					  int writeflag )
14049148020SSam Ravnborg 
14149148020SSam Ravnborg {
14249148020SSam Ravnborg 	if (writeflag) {
14349148020SSam Ravnborg 		if (!MACH_IS_MEDUSA || CPU_IS_060)
14449148020SSam Ravnborg 			cache_push( paddr, len );
14549148020SSam Ravnborg 	}
14649148020SSam Ravnborg 	else {
14749148020SSam Ravnborg 		if (!MACH_IS_MEDUSA)
14849148020SSam Ravnborg 			cache_clear( paddr, len );
14949148020SSam Ravnborg 	}
15049148020SSam Ravnborg }
15149148020SSam Ravnborg 
15249148020SSam Ravnborg 
15349148020SSam Ravnborg /*
15449148020SSam Ravnborg ** Shifter
15549148020SSam Ravnborg  */
15649148020SSam Ravnborg #define ST_LOW  0
15749148020SSam Ravnborg #define ST_MID  1
15849148020SSam Ravnborg #define ST_HIGH 2
15949148020SSam Ravnborg #define TT_LOW  7
16049148020SSam Ravnborg #define TT_MID  4
16149148020SSam Ravnborg #define TT_HIGH 6
16249148020SSam Ravnborg 
16349148020SSam Ravnborg #define SHF_BAS (0xffff8200)
164053b5142SGeert Uytterhoeven struct SHIFTER_ST
16549148020SSam Ravnborg  {
16649148020SSam Ravnborg 	u_char pad1;
16749148020SSam Ravnborg 	u_char bas_hi;
16849148020SSam Ravnborg 	u_char pad2;
16949148020SSam Ravnborg 	u_char bas_md;
17049148020SSam Ravnborg 	u_char pad3;
17149148020SSam Ravnborg 	u_char volatile vcounthi;
17249148020SSam Ravnborg 	u_char pad4;
17349148020SSam Ravnborg 	u_char volatile vcountmid;
17449148020SSam Ravnborg 	u_char pad5;
17549148020SSam Ravnborg 	u_char volatile vcountlow;
17649148020SSam Ravnborg 	u_char volatile syncmode;
17749148020SSam Ravnborg 	u_char pad6;
17849148020SSam Ravnborg 	u_char pad7;
17949148020SSam Ravnborg 	u_char bas_lo;
18049148020SSam Ravnborg  };
181053b5142SGeert Uytterhoeven # define shifter_st ((*(volatile struct SHIFTER_ST *)SHF_BAS))
18249148020SSam Ravnborg 
18349148020SSam Ravnborg #define SHF_FBAS (0xffff820e)
18449148020SSam Ravnborg struct SHIFTER_F030
18549148020SSam Ravnborg  {
18649148020SSam Ravnborg   u_short off_next;
18749148020SSam Ravnborg   u_short scn_width;
18849148020SSam Ravnborg  };
18949148020SSam Ravnborg # define shifter_f030 ((*(volatile struct SHIFTER_F030 *)SHF_FBAS))
19049148020SSam Ravnborg 
19149148020SSam Ravnborg 
19249148020SSam Ravnborg #define	SHF_TBAS (0xffff8200)
19349148020SSam Ravnborg struct SHIFTER_TT {
19449148020SSam Ravnborg 	u_char	char_dummy0;
19549148020SSam Ravnborg 	u_char	bas_hi;			/* video mem base addr, high and mid byte */
19649148020SSam Ravnborg 	u_char	char_dummy1;
19749148020SSam Ravnborg 	u_char	bas_md;
19849148020SSam Ravnborg 	u_char	char_dummy2;
19949148020SSam Ravnborg 	u_char	vcount_hi;		/* pointer to currently displayed byte */
20049148020SSam Ravnborg 	u_char	char_dummy3;
20149148020SSam Ravnborg 	u_char	vcount_md;
20249148020SSam Ravnborg 	u_char	char_dummy4;
20349148020SSam Ravnborg 	u_char	vcount_lo;
20449148020SSam Ravnborg 	u_short	st_sync;		/* ST compatible sync mode register, unused */
20549148020SSam Ravnborg 	u_char	char_dummy5;
20649148020SSam Ravnborg 	u_char	bas_lo;			/* video mem addr, low byte */
20749148020SSam Ravnborg 	u_char	char_dummy6[2+3*16];
20849148020SSam Ravnborg 	/* $ffff8240: */
20949148020SSam Ravnborg 	u_short	color_reg[16];	/* 16 color registers */
21049148020SSam Ravnborg 	u_char	st_shiftmode;	/* ST compatible shift mode register, unused */
21149148020SSam Ravnborg 	u_char  char_dummy7;
21249148020SSam Ravnborg 	u_short tt_shiftmode;	/* TT shift mode register */
21349148020SSam Ravnborg 
21449148020SSam Ravnborg 
21549148020SSam Ravnborg };
21649148020SSam Ravnborg #define	shifter_tt	((*(volatile struct SHIFTER_TT *)SHF_TBAS))
21749148020SSam Ravnborg 
21849148020SSam Ravnborg /* values for shifter_tt->tt_shiftmode */
21949148020SSam Ravnborg #define	TT_SHIFTER_STLOW		0x0000
22049148020SSam Ravnborg #define	TT_SHIFTER_STMID		0x0100
22149148020SSam Ravnborg #define	TT_SHIFTER_STHIGH		0x0200
22249148020SSam Ravnborg #define	TT_SHIFTER_TTLOW		0x0700
22349148020SSam Ravnborg #define	TT_SHIFTER_TTMID		0x0400
22449148020SSam Ravnborg #define	TT_SHIFTER_TTHIGH		0x0600
22549148020SSam Ravnborg #define	TT_SHIFTER_MODEMASK	0x0700
22649148020SSam Ravnborg #define TT_SHIFTER_NUMMODE	0x0008
22749148020SSam Ravnborg #define	TT_SHIFTER_PALETTE_MASK	0x000f
22849148020SSam Ravnborg #define	TT_SHIFTER_GRAYMODE		0x1000
22949148020SSam Ravnborg 
23049148020SSam Ravnborg /* 256 TT palette registers */
23149148020SSam Ravnborg #define	TT_PALETTE_BASE	(0xffff8400)
23249148020SSam Ravnborg #define	tt_palette	((volatile u_short *)TT_PALETTE_BASE)
23349148020SSam Ravnborg 
23449148020SSam Ravnborg #define	TT_PALETTE_RED_MASK		0x0f00
23549148020SSam Ravnborg #define	TT_PALETTE_GREEN_MASK	0x00f0
23649148020SSam Ravnborg #define	TT_PALETTE_BLUE_MASK	0x000f
23749148020SSam Ravnborg 
23849148020SSam Ravnborg /*
23949148020SSam Ravnborg ** Falcon030 VIDEL Video Controller
24049148020SSam Ravnborg ** for description see File 'linux\tools\atari\hardware.txt
24149148020SSam Ravnborg  */
24249148020SSam Ravnborg #define f030_col ((u_long *)		0xffff9800)
24349148020SSam Ravnborg #define f030_xreg ((u_short*)		0xffff8282)
24449148020SSam Ravnborg #define f030_yreg ((u_short*)		0xffff82a2)
24549148020SSam Ravnborg #define f030_creg ((u_short*)		0xffff82c0)
24649148020SSam Ravnborg #define f030_sreg ((u_short*)		0xffff8260)
24749148020SSam Ravnborg #define f030_mreg ((u_short*)		0xffff820a)
24849148020SSam Ravnborg #define f030_linewidth ((u_short*)      0xffff820e)
24949148020SSam Ravnborg #define f030_hscroll ((u_char*)		0xffff8265)
25049148020SSam Ravnborg 
25149148020SSam Ravnborg #define VIDEL_BAS (0xffff8260)
25249148020SSam Ravnborg struct VIDEL {
25349148020SSam Ravnborg 	u_short st_shift;
25449148020SSam Ravnborg 	u_short pad1;
25549148020SSam Ravnborg 	u_char  xoffset_s;
25649148020SSam Ravnborg 	u_char  xoffset;
25749148020SSam Ravnborg 	u_short f_shift;
25849148020SSam Ravnborg 	u_char  pad2[0x1a];
25949148020SSam Ravnborg 	u_short hht;
26049148020SSam Ravnborg 	u_short hbb;
26149148020SSam Ravnborg 	u_short hbe;
26249148020SSam Ravnborg 	u_short hdb;
26349148020SSam Ravnborg 	u_short hde;
26449148020SSam Ravnborg 	u_short hss;
26549148020SSam Ravnborg 	u_char  pad3[0x14];
26649148020SSam Ravnborg 	u_short vft;
26749148020SSam Ravnborg 	u_short vbb;
26849148020SSam Ravnborg 	u_short vbe;
26949148020SSam Ravnborg 	u_short vdb;
27049148020SSam Ravnborg 	u_short vde;
27149148020SSam Ravnborg 	u_short vss;
27249148020SSam Ravnborg 	u_char  pad4[0x12];
27349148020SSam Ravnborg 	u_short control;
27449148020SSam Ravnborg 	u_short mode;
27549148020SSam Ravnborg };
27649148020SSam Ravnborg #define	videl	((*(volatile struct VIDEL *)VIDEL_BAS))
27749148020SSam Ravnborg 
27849148020SSam Ravnborg /*
27949148020SSam Ravnborg ** DMA/WD1772 Disk Controller
28049148020SSam Ravnborg  */
28149148020SSam Ravnborg 
28249148020SSam Ravnborg #define FWD_BAS (0xffff8604)
28349148020SSam Ravnborg struct DMA_WD
28449148020SSam Ravnborg  {
28549148020SSam Ravnborg   u_short fdc_acces_seccount;
28649148020SSam Ravnborg   u_short dma_mode_status;
28749148020SSam Ravnborg   u_char dma_vhi;	/* Some extended ST-DMAs can handle 32 bit addresses */
28849148020SSam Ravnborg   u_char dma_hi;
28949148020SSam Ravnborg   u_char char_dummy2;
29049148020SSam Ravnborg   u_char dma_md;
29149148020SSam Ravnborg   u_char char_dummy3;
29249148020SSam Ravnborg   u_char dma_lo;
29349148020SSam Ravnborg   u_short fdc_speed;
29449148020SSam Ravnborg  };
29549148020SSam Ravnborg # define dma_wd ((*(volatile struct DMA_WD *)FWD_BAS))
29649148020SSam Ravnborg /* alias */
29749148020SSam Ravnborg #define	st_dma dma_wd
29849148020SSam Ravnborg /* The two highest bytes of an extended DMA as a short; this is a must
29949148020SSam Ravnborg  * for the Medusa.
30049148020SSam Ravnborg  */
30149148020SSam Ravnborg #define st_dma_ext_dmahi (*((volatile unsigned short *)0xffff8608))
30249148020SSam Ravnborg 
30349148020SSam Ravnborg /*
30449148020SSam Ravnborg ** YM2149 Sound Chip
30549148020SSam Ravnborg ** access in bytes
30649148020SSam Ravnborg  */
30749148020SSam Ravnborg 
30849148020SSam Ravnborg #define YM_BAS (0xffff8800)
30949148020SSam Ravnborg struct SOUND_YM
31049148020SSam Ravnborg  {
31149148020SSam Ravnborg   u_char rd_data_reg_sel;
31249148020SSam Ravnborg   u_char char_dummy1;
31349148020SSam Ravnborg   u_char wd_data;
31449148020SSam Ravnborg  };
31549148020SSam Ravnborg #define sound_ym ((*(volatile struct SOUND_YM *)YM_BAS))
31649148020SSam Ravnborg 
31749148020SSam Ravnborg /* TT SCSI DMA */
31849148020SSam Ravnborg 
31949148020SSam Ravnborg #define	TT_SCSI_DMA_BAS	(0xffff8700)
32049148020SSam Ravnborg struct TT_DMA {
32149148020SSam Ravnborg 	u_char	char_dummy0;
32249148020SSam Ravnborg 	u_char	dma_addr_hi;
32349148020SSam Ravnborg 	u_char	char_dummy1;
32449148020SSam Ravnborg 	u_char	dma_addr_hmd;
32549148020SSam Ravnborg 	u_char	char_dummy2;
32649148020SSam Ravnborg 	u_char	dma_addr_lmd;
32749148020SSam Ravnborg 	u_char	char_dummy3;
32849148020SSam Ravnborg 	u_char	dma_addr_lo;
32949148020SSam Ravnborg 	u_char	char_dummy4;
33049148020SSam Ravnborg 	u_char	dma_cnt_hi;
33149148020SSam Ravnborg 	u_char	char_dummy5;
33249148020SSam Ravnborg 	u_char	dma_cnt_hmd;
33349148020SSam Ravnborg 	u_char	char_dummy6;
33449148020SSam Ravnborg 	u_char	dma_cnt_lmd;
33549148020SSam Ravnborg 	u_char	char_dummy7;
33649148020SSam Ravnborg 	u_char	dma_cnt_lo;
33749148020SSam Ravnborg 	u_long	dma_restdata;
33849148020SSam Ravnborg 	u_short	dma_ctrl;
33949148020SSam Ravnborg };
34049148020SSam Ravnborg #define	tt_scsi_dma	((*(volatile struct TT_DMA *)TT_SCSI_DMA_BAS))
34149148020SSam Ravnborg 
34249148020SSam Ravnborg /* TT SCSI Controller 5380 */
34349148020SSam Ravnborg 
34449148020SSam Ravnborg #define	TT_5380_BAS	(0xffff8781)
34549148020SSam Ravnborg struct TT_5380 {
34649148020SSam Ravnborg 	u_char	scsi_data;
34749148020SSam Ravnborg 	u_char	char_dummy1;
34849148020SSam Ravnborg 	u_char	scsi_icr;
34949148020SSam Ravnborg 	u_char	char_dummy2;
35049148020SSam Ravnborg 	u_char	scsi_mode;
35149148020SSam Ravnborg 	u_char	char_dummy3;
35249148020SSam Ravnborg 	u_char	scsi_tcr;
35349148020SSam Ravnborg 	u_char	char_dummy4;
35449148020SSam Ravnborg 	u_char	scsi_idstat;
35549148020SSam Ravnborg 	u_char	char_dummy5;
35649148020SSam Ravnborg 	u_char	scsi_dmastat;
35749148020SSam Ravnborg 	u_char	char_dummy6;
35849148020SSam Ravnborg 	u_char	scsi_targrcv;
35949148020SSam Ravnborg 	u_char	char_dummy7;
36049148020SSam Ravnborg 	u_char	scsi_inircv;
36149148020SSam Ravnborg };
36249148020SSam Ravnborg #define	tt_scsi			((*(volatile struct TT_5380 *)TT_5380_BAS))
36349148020SSam Ravnborg #define	tt_scsi_regp	((volatile char *)TT_5380_BAS)
36449148020SSam Ravnborg 
36549148020SSam Ravnborg 
36649148020SSam Ravnborg /*
36749148020SSam Ravnborg ** Falcon DMA Sound Subsystem
36849148020SSam Ravnborg  */
36949148020SSam Ravnborg 
37049148020SSam Ravnborg #define MATRIX_BASE (0xffff8930)
37149148020SSam Ravnborg struct MATRIX
37249148020SSam Ravnborg {
37349148020SSam Ravnborg   u_short source;
37449148020SSam Ravnborg   u_short destination;
37549148020SSam Ravnborg   u_char external_frequency_divider;
37649148020SSam Ravnborg   u_char internal_frequency_divider;
37749148020SSam Ravnborg };
37849148020SSam Ravnborg #define falcon_matrix (*(volatile struct MATRIX *)MATRIX_BASE)
37949148020SSam Ravnborg 
38049148020SSam Ravnborg #define CODEC_BASE (0xffff8936)
38149148020SSam Ravnborg struct CODEC
38249148020SSam Ravnborg {
38349148020SSam Ravnborg   u_char tracks;
38449148020SSam Ravnborg   u_char input_source;
38549148020SSam Ravnborg #define CODEC_SOURCE_ADC        1
38649148020SSam Ravnborg #define CODEC_SOURCE_MATRIX     2
38749148020SSam Ravnborg   u_char adc_source;
38849148020SSam Ravnborg #define ADC_SOURCE_RIGHT_PSG    1
38949148020SSam Ravnborg #define ADC_SOURCE_LEFT_PSG     2
39049148020SSam Ravnborg   u_char gain;
39149148020SSam Ravnborg #define CODEC_GAIN_RIGHT        0x0f
39249148020SSam Ravnborg #define CODEC_GAIN_LEFT         0xf0
39349148020SSam Ravnborg   u_char attenuation;
39449148020SSam Ravnborg #define CODEC_ATTENUATION_RIGHT 0x0f
39549148020SSam Ravnborg #define CODEC_ATTENUATION_LEFT  0xf0
39649148020SSam Ravnborg   u_char unused1;
39749148020SSam Ravnborg   u_char status;
39849148020SSam Ravnborg #define CODEC_OVERFLOW_RIGHT    1
39949148020SSam Ravnborg #define CODEC_OVERFLOW_LEFT     2
40049148020SSam Ravnborg   u_char unused2, unused3, unused4, unused5;
40149148020SSam Ravnborg   u_char gpio_directions;
40239847619SGeert Uytterhoeven #define CODEC_GPIO_IN           0
40339847619SGeert Uytterhoeven #define CODEC_GPIO_OUT          1
40449148020SSam Ravnborg   u_char unused6;
40549148020SSam Ravnborg   u_char gpio_data;
40649148020SSam Ravnborg };
40749148020SSam Ravnborg #define falcon_codec (*(volatile struct CODEC *)CODEC_BASE)
40849148020SSam Ravnborg 
40949148020SSam Ravnborg /*
41049148020SSam Ravnborg ** Falcon Blitter
41149148020SSam Ravnborg */
41249148020SSam Ravnborg 
41349148020SSam Ravnborg #define BLT_BAS (0xffff8a00)
41449148020SSam Ravnborg 
41549148020SSam Ravnborg struct BLITTER
41649148020SSam Ravnborg  {
41749148020SSam Ravnborg   u_short halftone[16];
41849148020SSam Ravnborg   u_short src_x_inc;
41949148020SSam Ravnborg   u_short src_y_inc;
42049148020SSam Ravnborg   u_long src_address;
42149148020SSam Ravnborg   u_short endmask1;
42249148020SSam Ravnborg   u_short endmask2;
42349148020SSam Ravnborg   u_short endmask3;
42449148020SSam Ravnborg   u_short dst_x_inc;
42549148020SSam Ravnborg   u_short dst_y_inc;
42649148020SSam Ravnborg   u_long dst_address;
42749148020SSam Ravnborg   u_short wd_per_line;
42849148020SSam Ravnborg   u_short ln_per_bb;
42949148020SSam Ravnborg   u_short hlf_op_reg;
43049148020SSam Ravnborg   u_short log_op_reg;
43149148020SSam Ravnborg   u_short lin_nm_reg;
43249148020SSam Ravnborg   u_short skew_reg;
43349148020SSam Ravnborg  };
43449148020SSam Ravnborg # define blitter ((*(volatile struct BLITTER *)BLT_BAS))
43549148020SSam Ravnborg 
43649148020SSam Ravnborg 
43749148020SSam Ravnborg /*
43849148020SSam Ravnborg ** SCC Z8530
43949148020SSam Ravnborg  */
44049148020SSam Ravnborg 
44149148020SSam Ravnborg #define SCC_BAS (0xffff8c81)
44249148020SSam Ravnborg struct SCC
44349148020SSam Ravnborg  {
44449148020SSam Ravnborg   u_char cha_a_ctrl;
44549148020SSam Ravnborg   u_char char_dummy1;
44649148020SSam Ravnborg   u_char cha_a_data;
44749148020SSam Ravnborg   u_char char_dummy2;
44849148020SSam Ravnborg   u_char cha_b_ctrl;
44949148020SSam Ravnborg   u_char char_dummy3;
45049148020SSam Ravnborg   u_char cha_b_data;
45149148020SSam Ravnborg  };
452de339e4bSGeert Uytterhoeven # define atari_scc ((*(volatile struct SCC*)SCC_BAS))
45349148020SSam Ravnborg 
45449148020SSam Ravnborg /* The ESCC (Z85230) in an Atari ST. The channels are reversed! */
45549148020SSam Ravnborg # define st_escc ((*(volatile struct SCC*)0xfffffa31))
45649148020SSam Ravnborg # define st_escc_dsr ((*(volatile char *)0xfffffa39))
45749148020SSam Ravnborg 
45849148020SSam Ravnborg /* TT SCC DMA Controller (same chip as SCSI DMA) */
45949148020SSam Ravnborg 
46049148020SSam Ravnborg #define	TT_SCC_DMA_BAS	(0xffff8c00)
46149148020SSam Ravnborg #define	tt_scc_dma	((*(volatile struct TT_DMA *)TT_SCC_DMA_BAS))
46249148020SSam Ravnborg 
46349148020SSam Ravnborg /*
46449148020SSam Ravnborg ** VIDEL Palette Register
46549148020SSam Ravnborg  */
46649148020SSam Ravnborg 
46749148020SSam Ravnborg #define FPL_BAS (0xffff9800)
46849148020SSam Ravnborg struct VIDEL_PALETTE
46949148020SSam Ravnborg  {
47049148020SSam Ravnborg   u_long reg[256];
47149148020SSam Ravnborg  };
47249148020SSam Ravnborg # define videl_palette ((*(volatile struct VIDEL_PALETTE*)FPL_BAS))
47349148020SSam Ravnborg 
47449148020SSam Ravnborg 
47549148020SSam Ravnborg /*
47649148020SSam Ravnborg ** Falcon DSP Host Interface
47749148020SSam Ravnborg  */
47849148020SSam Ravnborg 
47949148020SSam Ravnborg #define DSP56K_HOST_INTERFACE_BASE (0xffffa200)
48049148020SSam Ravnborg struct DSP56K_HOST_INTERFACE {
48149148020SSam Ravnborg   u_char icr;
48249148020SSam Ravnborg #define DSP56K_ICR_RREQ	0x01
48349148020SSam Ravnborg #define DSP56K_ICR_TREQ	0x02
48449148020SSam Ravnborg #define DSP56K_ICR_HF0	0x08
48549148020SSam Ravnborg #define DSP56K_ICR_HF1	0x10
48649148020SSam Ravnborg #define DSP56K_ICR_HM0	0x20
48749148020SSam Ravnborg #define DSP56K_ICR_HM1	0x40
48849148020SSam Ravnborg #define DSP56K_ICR_INIT	0x80
48949148020SSam Ravnborg 
49049148020SSam Ravnborg   u_char cvr;
49149148020SSam Ravnborg #define DSP56K_CVR_HV_MASK 0x1f
49249148020SSam Ravnborg #define DSP56K_CVR_HC	0x80
49349148020SSam Ravnborg 
49449148020SSam Ravnborg   u_char isr;
49549148020SSam Ravnborg #define DSP56K_ISR_RXDF	0x01
49649148020SSam Ravnborg #define DSP56K_ISR_TXDE	0x02
49749148020SSam Ravnborg #define DSP56K_ISR_TRDY	0x04
49849148020SSam Ravnborg #define DSP56K_ISR_HF2	0x08
49949148020SSam Ravnborg #define DSP56K_ISR_HF3	0x10
50049148020SSam Ravnborg #define DSP56K_ISR_DMA	0x40
50149148020SSam Ravnborg #define DSP56K_ISR_HREQ	0x80
50249148020SSam Ravnborg 
50349148020SSam Ravnborg   u_char ivr;
50449148020SSam Ravnborg 
50549148020SSam Ravnborg   union {
50649148020SSam Ravnborg     u_char b[4];
50749148020SSam Ravnborg     u_short w[2];
50849148020SSam Ravnborg     u_long l;
50949148020SSam Ravnborg   } data;
51049148020SSam Ravnborg };
51149148020SSam Ravnborg #define dsp56k_host_interface ((*(volatile struct DSP56K_HOST_INTERFACE *)DSP56K_HOST_INTERFACE_BASE))
51249148020SSam Ravnborg 
51349148020SSam Ravnborg /*
51449148020SSam Ravnborg ** MFP 68901
51549148020SSam Ravnborg  */
51649148020SSam Ravnborg 
51749148020SSam Ravnborg #define MFP_BAS (0xfffffa01)
51849148020SSam Ravnborg struct MFP
51949148020SSam Ravnborg  {
52049148020SSam Ravnborg   u_char par_dt_reg;
52149148020SSam Ravnborg   u_char char_dummy1;
52249148020SSam Ravnborg   u_char active_edge;
52349148020SSam Ravnborg   u_char char_dummy2;
52449148020SSam Ravnborg   u_char data_dir;
52549148020SSam Ravnborg   u_char char_dummy3;
52649148020SSam Ravnborg   u_char int_en_a;
52749148020SSam Ravnborg   u_char char_dummy4;
52849148020SSam Ravnborg   u_char int_en_b;
52949148020SSam Ravnborg   u_char char_dummy5;
53049148020SSam Ravnborg   u_char int_pn_a;
53149148020SSam Ravnborg   u_char char_dummy6;
53249148020SSam Ravnborg   u_char int_pn_b;
53349148020SSam Ravnborg   u_char char_dummy7;
53449148020SSam Ravnborg   u_char int_sv_a;
53549148020SSam Ravnborg   u_char char_dummy8;
53649148020SSam Ravnborg   u_char int_sv_b;
53749148020SSam Ravnborg   u_char char_dummy9;
53849148020SSam Ravnborg   u_char int_mk_a;
53949148020SSam Ravnborg   u_char char_dummy10;
54049148020SSam Ravnborg   u_char int_mk_b;
54149148020SSam Ravnborg   u_char char_dummy11;
54249148020SSam Ravnborg   u_char vec_adr;
54349148020SSam Ravnborg   u_char char_dummy12;
54449148020SSam Ravnborg   u_char tim_ct_a;
54549148020SSam Ravnborg   u_char char_dummy13;
54649148020SSam Ravnborg   u_char tim_ct_b;
54749148020SSam Ravnborg   u_char char_dummy14;
54849148020SSam Ravnborg   u_char tim_ct_cd;
54949148020SSam Ravnborg   u_char char_dummy15;
55049148020SSam Ravnborg   u_char tim_dt_a;
55149148020SSam Ravnborg   u_char char_dummy16;
55249148020SSam Ravnborg   u_char tim_dt_b;
55349148020SSam Ravnborg   u_char char_dummy17;
55449148020SSam Ravnborg   u_char tim_dt_c;
55549148020SSam Ravnborg   u_char char_dummy18;
55649148020SSam Ravnborg   u_char tim_dt_d;
55749148020SSam Ravnborg   u_char char_dummy19;
55849148020SSam Ravnborg   u_char sync_char;
55949148020SSam Ravnborg   u_char char_dummy20;
56049148020SSam Ravnborg   u_char usart_ctr;
56149148020SSam Ravnborg   u_char char_dummy21;
56249148020SSam Ravnborg   u_char rcv_stat;
56349148020SSam Ravnborg   u_char char_dummy22;
56449148020SSam Ravnborg   u_char trn_stat;
56549148020SSam Ravnborg   u_char char_dummy23;
56649148020SSam Ravnborg   u_char usart_dta;
56749148020SSam Ravnborg  };
5683d92e8f3SGeert Uytterhoeven # define st_mfp ((*(volatile struct MFP*)MFP_BAS))
56949148020SSam Ravnborg 
57049148020SSam Ravnborg /* TT's second MFP */
57149148020SSam Ravnborg 
57249148020SSam Ravnborg #define	TT_MFP_BAS	(0xfffffa81)
57349148020SSam Ravnborg # define tt_mfp ((*(volatile struct MFP*)TT_MFP_BAS))
57449148020SSam Ravnborg 
57549148020SSam Ravnborg 
57649148020SSam Ravnborg /* TT System Control Unit */
57749148020SSam Ravnborg 
57849148020SSam Ravnborg #define	TT_SCU_BAS	(0xffff8e01)
57949148020SSam Ravnborg struct TT_SCU {
58049148020SSam Ravnborg 	u_char	sys_mask;
58149148020SSam Ravnborg 	u_char	char_dummy1;
58249148020SSam Ravnborg 	u_char	sys_stat;
58349148020SSam Ravnborg 	u_char	char_dummy2;
58449148020SSam Ravnborg 	u_char	softint;
58549148020SSam Ravnborg 	u_char	char_dummy3;
58649148020SSam Ravnborg 	u_char	vmeint;
58749148020SSam Ravnborg 	u_char	char_dummy4;
58849148020SSam Ravnborg 	u_char	gp_reg1;
58949148020SSam Ravnborg 	u_char	char_dummy5;
59049148020SSam Ravnborg 	u_char	gp_reg2;
59149148020SSam Ravnborg 	u_char	char_dummy6;
59249148020SSam Ravnborg 	u_char	vme_mask;
59349148020SSam Ravnborg 	u_char	char_dummy7;
59449148020SSam Ravnborg 	u_char	vme_stat;
59549148020SSam Ravnborg };
59649148020SSam Ravnborg #define	tt_scu	((*(volatile struct TT_SCU *)TT_SCU_BAS))
59749148020SSam Ravnborg 
59849148020SSam Ravnborg /* TT real time clock */
59949148020SSam Ravnborg 
60049148020SSam Ravnborg #define	TT_RTC_BAS	(0xffff8961)
60149148020SSam Ravnborg struct TT_RTC {
60249148020SSam Ravnborg 	u_char	regsel;
60349148020SSam Ravnborg 	u_char	dummy;
60449148020SSam Ravnborg 	u_char	data;
60549148020SSam Ravnborg };
60649148020SSam Ravnborg #define	tt_rtc	((*(volatile struct TT_RTC *)TT_RTC_BAS))
60749148020SSam Ravnborg 
60849148020SSam Ravnborg 
60949148020SSam Ravnborg /*
61049148020SSam Ravnborg ** ACIA 6850
61149148020SSam Ravnborg  */
61249148020SSam Ravnborg /* constants for the ACIA registers */
61349148020SSam Ravnborg 
61449148020SSam Ravnborg /* baudrate selection and reset (Baudrate = clock/factor) */
61549148020SSam Ravnborg #define ACIA_DIV1  0
61649148020SSam Ravnborg #define ACIA_DIV16 1
61749148020SSam Ravnborg #define ACIA_DIV64 2
61849148020SSam Ravnborg #define ACIA_RESET 3
61949148020SSam Ravnborg 
62049148020SSam Ravnborg /* character format */
62149148020SSam Ravnborg #define ACIA_D7E2S (0<<2)	/* 7 data, even parity, 2 stop */
62249148020SSam Ravnborg #define ACIA_D7O2S (1<<2)	/* 7 data, odd parity, 2 stop */
62349148020SSam Ravnborg #define ACIA_D7E1S (2<<2)	/* 7 data, even parity, 1 stop */
62449148020SSam Ravnborg #define ACIA_D7O1S (3<<2)	/* 7 data, odd parity, 1 stop */
62549148020SSam Ravnborg #define ACIA_D8N2S (4<<2)	/* 8 data, no parity, 2 stop */
62649148020SSam Ravnborg #define ACIA_D8N1S (5<<2)	/* 8 data, no parity, 1 stop */
62749148020SSam Ravnborg #define ACIA_D8E1S (6<<2)	/* 8 data, even parity, 1 stop */
62849148020SSam Ravnborg #define ACIA_D8O1S (7<<2)	/* 8 data, odd parity, 1 stop */
62949148020SSam Ravnborg 
63049148020SSam Ravnborg /* transmit control */
63149148020SSam Ravnborg #define ACIA_RLTID (0<<5)	/* RTS low, TxINT disabled */
63249148020SSam Ravnborg #define ACIA_RLTIE (1<<5)	/* RTS low, TxINT enabled */
63349148020SSam Ravnborg #define ACIA_RHTID (2<<5)	/* RTS high, TxINT disabled */
63449148020SSam Ravnborg #define ACIA_RLTIDSB (3<<5)	/* RTS low, TxINT disabled, send break */
63549148020SSam Ravnborg 
63649148020SSam Ravnborg /* receive control */
63749148020SSam Ravnborg #define ACIA_RID (0<<7)		/* RxINT disabled */
63849148020SSam Ravnborg #define ACIA_RIE (1<<7)		/* RxINT enabled */
63949148020SSam Ravnborg 
64049148020SSam Ravnborg /* status fields of the ACIA */
64149148020SSam Ravnborg #define ACIA_RDRF 1		/* Receive Data Register Full */
64249148020SSam Ravnborg #define ACIA_TDRE (1<<1)	/* Transmit Data Register Empty */
64349148020SSam Ravnborg #define ACIA_DCD  (1<<2)	/* Data Carrier Detect */
64449148020SSam Ravnborg #define ACIA_CTS  (1<<3)	/* Clear To Send */
64549148020SSam Ravnborg #define ACIA_FE   (1<<4)	/* Framing Error */
64649148020SSam Ravnborg #define ACIA_OVRN (1<<5)	/* Receiver Overrun */
64749148020SSam Ravnborg #define ACIA_PE   (1<<6)	/* Parity Error */
64849148020SSam Ravnborg #define ACIA_IRQ  (1<<7)	/* Interrupt Request */
64949148020SSam Ravnborg 
65049148020SSam Ravnborg #define ACIA_BAS (0xfffffc00)
65149148020SSam Ravnborg struct ACIA
65249148020SSam Ravnborg  {
65349148020SSam Ravnborg   u_char key_ctrl;
65449148020SSam Ravnborg   u_char char_dummy1;
65549148020SSam Ravnborg   u_char key_data;
65649148020SSam Ravnborg   u_char char_dummy2;
65749148020SSam Ravnborg   u_char mid_ctrl;
65849148020SSam Ravnborg   u_char char_dummy3;
65949148020SSam Ravnborg   u_char mid_data;
66049148020SSam Ravnborg  };
66149148020SSam Ravnborg # define acia ((*(volatile struct ACIA*)ACIA_BAS))
66249148020SSam Ravnborg 
66349148020SSam Ravnborg #define	TT_DMASND_BAS (0xffff8900)
66449148020SSam Ravnborg struct TT_DMASND {
66549148020SSam Ravnborg 	u_char	int_ctrl;	/* Falcon: Interrupt control */
66649148020SSam Ravnborg 	u_char	ctrl;
66749148020SSam Ravnborg 	u_char	pad2;
66849148020SSam Ravnborg 	u_char	bas_hi;
66949148020SSam Ravnborg 	u_char	pad3;
67049148020SSam Ravnborg 	u_char	bas_mid;
67149148020SSam Ravnborg 	u_char	pad4;
67249148020SSam Ravnborg 	u_char	bas_low;
67349148020SSam Ravnborg 	u_char	pad5;
67449148020SSam Ravnborg 	u_char	addr_hi;
67549148020SSam Ravnborg 	u_char	pad6;
67649148020SSam Ravnborg 	u_char	addr_mid;
67749148020SSam Ravnborg 	u_char	pad7;
67849148020SSam Ravnborg 	u_char	addr_low;
67949148020SSam Ravnborg 	u_char	pad8;
68049148020SSam Ravnborg 	u_char	end_hi;
68149148020SSam Ravnborg 	u_char	pad9;
68249148020SSam Ravnborg 	u_char	end_mid;
68349148020SSam Ravnborg 	u_char	pad10;
68449148020SSam Ravnborg 	u_char	end_low;
68549148020SSam Ravnborg 	u_char	pad11[12];
68649148020SSam Ravnborg 	u_char	track_select;	/* Falcon */
68749148020SSam Ravnborg 	u_char	mode;
68849148020SSam Ravnborg 	u_char	pad12[14];
68949148020SSam Ravnborg 	/* Falcon only: */
69049148020SSam Ravnborg 	u_short	cbar_src;
69149148020SSam Ravnborg 	u_short cbar_dst;
69249148020SSam Ravnborg 	u_char	ext_div;
69349148020SSam Ravnborg 	u_char	int_div;
69449148020SSam Ravnborg 	u_char	rec_track_select;
69549148020SSam Ravnborg 	u_char	dac_src;
69649148020SSam Ravnborg 	u_char	adc_src;
69749148020SSam Ravnborg 	u_char	input_gain;
69849148020SSam Ravnborg 	u_short	output_atten;
69949148020SSam Ravnborg };
70049148020SSam Ravnborg # define tt_dmasnd ((*(volatile struct TT_DMASND *)TT_DMASND_BAS))
70149148020SSam Ravnborg 
70249148020SSam Ravnborg #define DMASND_MFP_INT_REPLAY     0x01
70349148020SSam Ravnborg #define DMASND_MFP_INT_RECORD     0x02
70449148020SSam Ravnborg #define DMASND_TIMERA_INT_REPLAY  0x04
70549148020SSam Ravnborg #define DMASND_TIMERA_INT_RECORD  0x08
70649148020SSam Ravnborg 
70749148020SSam Ravnborg #define	DMASND_CTRL_OFF		  0x00
70849148020SSam Ravnborg #define	DMASND_CTRL_ON		  0x01
70949148020SSam Ravnborg #define	DMASND_CTRL_REPEAT	  0x02
71049148020SSam Ravnborg #define DMASND_CTRL_RECORD_ON     0x10
71149148020SSam Ravnborg #define DMASND_CTRL_RECORD_OFF    0x00
71249148020SSam Ravnborg #define DMASND_CTRL_RECORD_REPEAT 0x20
71349148020SSam Ravnborg #define DMASND_CTRL_SELECT_REPLAY 0x00
71449148020SSam Ravnborg #define DMASND_CTRL_SELECT_RECORD 0x80
71549148020SSam Ravnborg #define	DMASND_MODE_MONO	  0x80
71649148020SSam Ravnborg #define	DMASND_MODE_STEREO	  0x00
71749148020SSam Ravnborg #define DMASND_MODE_8BIT	  0x00
71849148020SSam Ravnborg #define DMASND_MODE_16BIT	  0x40	/* Falcon only */
71949148020SSam Ravnborg #define	DMASND_MODE_6KHZ	  0x00	/* Falcon: mute */
72049148020SSam Ravnborg #define	DMASND_MODE_12KHZ	  0x01
72149148020SSam Ravnborg #define	DMASND_MODE_25KHZ	  0x02
72249148020SSam Ravnborg #define	DMASND_MODE_50KHZ	  0x03
72349148020SSam Ravnborg 
72449148020SSam Ravnborg 
72549148020SSam Ravnborg #define DMASNDSetBase(bufstart)						\
72649148020SSam Ravnborg     do {								\
72749148020SSam Ravnborg 	tt_dmasnd.bas_hi  = (unsigned char)(((bufstart) & 0xff0000) >> 16); \
72849148020SSam Ravnborg 	tt_dmasnd.bas_mid = (unsigned char)(((bufstart) & 0x00ff00) >> 8); \
72949148020SSam Ravnborg 	tt_dmasnd.bas_low = (unsigned char) ((bufstart) & 0x0000ff); \
73049148020SSam Ravnborg     } while( 0 )
73149148020SSam Ravnborg 
73249148020SSam Ravnborg #define DMASNDGetAdr() ((tt_dmasnd.addr_hi << 16) +	\
73349148020SSam Ravnborg 			(tt_dmasnd.addr_mid << 8) +	\
73449148020SSam Ravnborg 			(tt_dmasnd.addr_low))
73549148020SSam Ravnborg 
73649148020SSam Ravnborg #define DMASNDSetEnd(bufend)				\
73749148020SSam Ravnborg     do {						\
73849148020SSam Ravnborg 	tt_dmasnd.end_hi  = (unsigned char)(((bufend) & 0xff0000) >> 16); \
73949148020SSam Ravnborg 	tt_dmasnd.end_mid = (unsigned char)(((bufend) & 0x00ff00) >> 8); \
74049148020SSam Ravnborg 	tt_dmasnd.end_low = (unsigned char) ((bufend) & 0x0000ff); \
74149148020SSam Ravnborg     } while( 0 )
74249148020SSam Ravnborg 
74349148020SSam Ravnborg 
74449148020SSam Ravnborg #define	TT_MICROWIRE_BAS	(0xffff8922)
74549148020SSam Ravnborg struct TT_MICROWIRE {
74649148020SSam Ravnborg 	u_short	data;
74749148020SSam Ravnborg 	u_short	mask;
74849148020SSam Ravnborg };
74949148020SSam Ravnborg # define tt_microwire ((*(volatile struct TT_MICROWIRE *)TT_MICROWIRE_BAS))
75049148020SSam Ravnborg 
75149148020SSam Ravnborg #define	MW_LM1992_ADDR		0x0400
75249148020SSam Ravnborg 
75349148020SSam Ravnborg #define	MW_LM1992_VOLUME(dB)	\
75449148020SSam Ravnborg     (0x0c0 | ((dB) < -80 ? 0 : (dB) > 0 ? 40 : (((dB) + 80) / 2)))
75549148020SSam Ravnborg #define	MW_LM1992_BALLEFT(dB)	\
75649148020SSam Ravnborg     (0x140 | ((dB) < -40 ? 0 : (dB) > 0 ? 20 : (((dB) + 40) / 2)))
75749148020SSam Ravnborg #define	MW_LM1992_BALRIGHT(dB)	\
75849148020SSam Ravnborg     (0x100 | ((dB) < -40 ? 0 : (dB) > 0 ? 20 : (((dB) + 40) / 2)))
75949148020SSam Ravnborg #define	MW_LM1992_TREBLE(dB)	\
76049148020SSam Ravnborg     (0x080 | ((dB) < -12 ? 0 : (dB) > 12 ? 12 : (((dB) / 2) + 6)))
76149148020SSam Ravnborg #define	MW_LM1992_BASS(dB)	\
76249148020SSam Ravnborg     (0x040 | ((dB) < -12 ? 0 : (dB) > 12 ? 12 : (((dB) / 2) + 6)))
76349148020SSam Ravnborg 
76449148020SSam Ravnborg #define	MW_LM1992_PSG_LOW	0x000
76549148020SSam Ravnborg #define	MW_LM1992_PSG_HIGH	0x001
76649148020SSam Ravnborg #define	MW_LM1992_PSG_OFF	0x002
76749148020SSam Ravnborg 
76849148020SSam Ravnborg #define MSTE_RTC_BAS	(0xfffffc21)
76949148020SSam Ravnborg 
77049148020SSam Ravnborg struct MSTE_RTC {
77149148020SSam Ravnborg 	u_char sec_ones;
77249148020SSam Ravnborg 	u_char dummy1;
77349148020SSam Ravnborg 	u_char sec_tens;
77449148020SSam Ravnborg 	u_char dummy2;
77549148020SSam Ravnborg 	u_char min_ones;
77649148020SSam Ravnborg 	u_char dummy3;
77749148020SSam Ravnborg 	u_char min_tens;
77849148020SSam Ravnborg 	u_char dummy4;
77949148020SSam Ravnborg 	u_char hr_ones;
78049148020SSam Ravnborg 	u_char dummy5;
78149148020SSam Ravnborg 	u_char hr_tens;
78249148020SSam Ravnborg 	u_char dummy6;
78349148020SSam Ravnborg 	u_char weekday;
78449148020SSam Ravnborg 	u_char dummy7;
78549148020SSam Ravnborg 	u_char day_ones;
78649148020SSam Ravnborg 	u_char dummy8;
78749148020SSam Ravnborg 	u_char day_tens;
78849148020SSam Ravnborg 	u_char dummy9;
78949148020SSam Ravnborg 	u_char mon_ones;
79049148020SSam Ravnborg 	u_char dummy10;
79149148020SSam Ravnborg 	u_char mon_tens;
79249148020SSam Ravnborg 	u_char dummy11;
79349148020SSam Ravnborg 	u_char year_ones;
79449148020SSam Ravnborg 	u_char dummy12;
79549148020SSam Ravnborg 	u_char year_tens;
79649148020SSam Ravnborg 	u_char dummy13;
79749148020SSam Ravnborg 	u_char mode;
79849148020SSam Ravnborg 	u_char dummy14;
79949148020SSam Ravnborg 	u_char test;
80049148020SSam Ravnborg 	u_char dummy15;
80149148020SSam Ravnborg 	u_char reset;
80249148020SSam Ravnborg };
80349148020SSam Ravnborg 
80449148020SSam Ravnborg #define mste_rtc ((*(volatile struct MSTE_RTC *)MSTE_RTC_BAS))
80549148020SSam Ravnborg 
806736b24dbSMichael Schmitz /*
807736b24dbSMichael Schmitz ** EtherNAT add-on card for Falcon - combined ethernet and USB adapter
808736b24dbSMichael Schmitz */
809736b24dbSMichael Schmitz 
810736b24dbSMichael Schmitz #define ATARI_ETHERNAT_PHYS_ADDR	0x80000000
811736b24dbSMichael Schmitz 
81249148020SSam Ravnborg #endif /* linux/atarihw.h */
81349148020SSam Ravnborg 
814