xref: /openbmc/linux/arch/ia64/kernel/brl_emu.c (revision 2e1661d2)
1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  *  Emulation of the "brl" instruction for IA64 processors that
41da177e4SLinus Torvalds  *  don't support it in hardware.
51da177e4SLinus Torvalds  *  Author: Stephan Zeisset, Intel Corp. <Stephan.Zeisset@intel.com>
61da177e4SLinus Torvalds  *
71da177e4SLinus Torvalds  *    02/22/02	D. Mosberger	Clear si_flgs, si_isr, and si_imm to avoid
81da177e4SLinus Torvalds  *				leaking kernel bits.
91da177e4SLinus Torvalds  */
101da177e4SLinus Torvalds 
111da177e4SLinus Torvalds #include <linux/kernel.h>
123f07c014SIngo Molnar #include <linux/sched/signal.h>
137c0f6ba6SLinus Torvalds #include <linux/uaccess.h>
141da177e4SLinus Torvalds #include <asm/processor.h>
151da177e4SLinus Torvalds 
161da177e4SLinus Torvalds extern char ia64_set_b1, ia64_set_b2, ia64_set_b3, ia64_set_b4, ia64_set_b5;
171da177e4SLinus Torvalds 
181da177e4SLinus Torvalds struct illegal_op_return {
191da177e4SLinus Torvalds 	unsigned long fkt, arg1, arg2, arg3;
201da177e4SLinus Torvalds };
211da177e4SLinus Torvalds 
221da177e4SLinus Torvalds /*
231da177e4SLinus Torvalds  *  The unimplemented bits of a virtual address must be set
241da177e4SLinus Torvalds  *  to the value of the most significant implemented bit.
251da177e4SLinus Torvalds  *  unimpl_va_mask includes all unimplemented bits and
261da177e4SLinus Torvalds  *  the most significant implemented bit, so the result
271da177e4SLinus Torvalds  *  of an and operation with the mask must be all 0's
281da177e4SLinus Torvalds  *  or all 1's for the address to be valid.
291da177e4SLinus Torvalds  */
301da177e4SLinus Torvalds #define unimplemented_virtual_address(va) (						\
311da177e4SLinus Torvalds 	((va) & local_cpu_data->unimpl_va_mask) != 0 &&					\
321da177e4SLinus Torvalds 	((va) & local_cpu_data->unimpl_va_mask) != local_cpu_data->unimpl_va_mask	\
331da177e4SLinus Torvalds )
341da177e4SLinus Torvalds 
351da177e4SLinus Torvalds /*
361da177e4SLinus Torvalds  *  The unimplemented bits of a physical address must be 0.
371da177e4SLinus Torvalds  *  unimpl_pa_mask includes all unimplemented bits, so the result
381da177e4SLinus Torvalds  *  of an and operation with the mask must be all 0's for the
391da177e4SLinus Torvalds  *  address to be valid.
401da177e4SLinus Torvalds  */
411da177e4SLinus Torvalds #define unimplemented_physical_address(pa) (		\
421da177e4SLinus Torvalds 	((pa) & local_cpu_data->unimpl_pa_mask) != 0	\
431da177e4SLinus Torvalds )
441da177e4SLinus Torvalds 
451da177e4SLinus Torvalds /*
461da177e4SLinus Torvalds  *  Handle an illegal operation fault that was caused by an
471da177e4SLinus Torvalds  *  unimplemented "brl" instruction.
481da177e4SLinus Torvalds  *  If we are not successful (e.g because the illegal operation
491da177e4SLinus Torvalds  *  wasn't caused by a "brl" after all), we return -1.
501da177e4SLinus Torvalds  *  If we are successful, we return either 0 or the address
511da177e4SLinus Torvalds  *  of a "fixup" function for manipulating preserved register
521da177e4SLinus Torvalds  *  state.
531da177e4SLinus Torvalds  */
541da177e4SLinus Torvalds 
551da177e4SLinus Torvalds struct illegal_op_return
ia64_emulate_brl(struct pt_regs * regs,unsigned long ar_ec)561da177e4SLinus Torvalds ia64_emulate_brl (struct pt_regs *regs, unsigned long ar_ec)
571da177e4SLinus Torvalds {
581da177e4SLinus Torvalds 	unsigned long bundle[2];
591da177e4SLinus Torvalds 	unsigned long opcode, btype, qp, offset, cpl;
601da177e4SLinus Torvalds 	unsigned long next_ip;
611da177e4SLinus Torvalds 	struct illegal_op_return rv;
621da177e4SLinus Torvalds 	long tmp_taken, unimplemented_address;
631da177e4SLinus Torvalds 
641da177e4SLinus Torvalds 	rv.fkt = (unsigned long) -1;
651da177e4SLinus Torvalds 
661da177e4SLinus Torvalds 	/*
671da177e4SLinus Torvalds 	 *  Decode the instruction bundle.
681da177e4SLinus Torvalds 	 */
691da177e4SLinus Torvalds 
701da177e4SLinus Torvalds 	if (copy_from_user(bundle, (void *) (regs->cr_iip), sizeof(bundle)))
711da177e4SLinus Torvalds 		return rv;
721da177e4SLinus Torvalds 
731da177e4SLinus Torvalds 	next_ip = (unsigned long) regs->cr_iip + 16;
741da177e4SLinus Torvalds 
751da177e4SLinus Torvalds 	/* "brl" must be in slot 2. */
761da177e4SLinus Torvalds 	if (ia64_psr(regs)->ri != 1) return rv;
771da177e4SLinus Torvalds 
781da177e4SLinus Torvalds 	/* Must be "mlx" template */
791da177e4SLinus Torvalds 	if ((bundle[0] & 0x1e) != 0x4) return rv;
801da177e4SLinus Torvalds 
811da177e4SLinus Torvalds 	opcode = (bundle[1] >> 60);
821da177e4SLinus Torvalds 	btype = ((bundle[1] >> 29) & 0x7);
831da177e4SLinus Torvalds 	qp = ((bundle[1] >> 23) & 0x3f);
841da177e4SLinus Torvalds 	offset = ((bundle[1] & 0x0800000000000000L) << 4)
851da177e4SLinus Torvalds 		| ((bundle[1] & 0x00fffff000000000L) >> 32)
861da177e4SLinus Torvalds 		| ((bundle[1] & 0x00000000007fffffL) << 40)
871da177e4SLinus Torvalds 		| ((bundle[0] & 0xffff000000000000L) >> 24);
881da177e4SLinus Torvalds 
891da177e4SLinus Torvalds 	tmp_taken = regs->pr & (1L << qp);
901da177e4SLinus Torvalds 
911da177e4SLinus Torvalds 	switch(opcode) {
921da177e4SLinus Torvalds 
931da177e4SLinus Torvalds 		case 0xC:
941da177e4SLinus Torvalds 			/*
951da177e4SLinus Torvalds 			 *  Long Branch.
961da177e4SLinus Torvalds 			 */
971da177e4SLinus Torvalds 			if (btype != 0) return rv;
981da177e4SLinus Torvalds 			rv.fkt = 0;
991da177e4SLinus Torvalds 			if (!(tmp_taken)) {
1001da177e4SLinus Torvalds 				/*
1011da177e4SLinus Torvalds 				 *  Qualifying predicate is 0.
1021da177e4SLinus Torvalds 				 *  Skip instruction.
1031da177e4SLinus Torvalds 				 */
1041da177e4SLinus Torvalds 				regs->cr_iip = next_ip;
1051da177e4SLinus Torvalds 				ia64_psr(regs)->ri = 0;
1061da177e4SLinus Torvalds 				return rv;
1071da177e4SLinus Torvalds 			}
1081da177e4SLinus Torvalds 			break;
1091da177e4SLinus Torvalds 
1101da177e4SLinus Torvalds 		case 0xD:
1111da177e4SLinus Torvalds 			/*
1121da177e4SLinus Torvalds 			 *  Long Call.
1131da177e4SLinus Torvalds 			 */
1141da177e4SLinus Torvalds 			rv.fkt = 0;
1151da177e4SLinus Torvalds 			if (!(tmp_taken)) {
1161da177e4SLinus Torvalds 				/*
1171da177e4SLinus Torvalds 				 *  Qualifying predicate is 0.
1181da177e4SLinus Torvalds 				 *  Skip instruction.
1191da177e4SLinus Torvalds 				 */
1201da177e4SLinus Torvalds 				regs->cr_iip = next_ip;
1211da177e4SLinus Torvalds 				ia64_psr(regs)->ri = 0;
1221da177e4SLinus Torvalds 				return rv;
1231da177e4SLinus Torvalds 			}
1241da177e4SLinus Torvalds 
1251da177e4SLinus Torvalds 			/*
1261da177e4SLinus Torvalds 			 *  BR[btype] = IP+16
1271da177e4SLinus Torvalds 			 */
1281da177e4SLinus Torvalds 			switch(btype) {
1291da177e4SLinus Torvalds 				case 0:
1301da177e4SLinus Torvalds 					regs->b0 = next_ip;
1311da177e4SLinus Torvalds 					break;
1321da177e4SLinus Torvalds 				case 1:
1331da177e4SLinus Torvalds 					rv.fkt = (unsigned long) &ia64_set_b1;
1341da177e4SLinus Torvalds 					break;
1351da177e4SLinus Torvalds 				case 2:
1361da177e4SLinus Torvalds 					rv.fkt = (unsigned long) &ia64_set_b2;
1371da177e4SLinus Torvalds 					break;
1381da177e4SLinus Torvalds 				case 3:
1391da177e4SLinus Torvalds 					rv.fkt = (unsigned long) &ia64_set_b3;
1401da177e4SLinus Torvalds 					break;
1411da177e4SLinus Torvalds 				case 4:
1421da177e4SLinus Torvalds 					rv.fkt = (unsigned long) &ia64_set_b4;
1431da177e4SLinus Torvalds 					break;
1441da177e4SLinus Torvalds 				case 5:
1451da177e4SLinus Torvalds 					rv.fkt = (unsigned long) &ia64_set_b5;
1461da177e4SLinus Torvalds 					break;
1471da177e4SLinus Torvalds 				case 6:
1481da177e4SLinus Torvalds 					regs->b6 = next_ip;
1491da177e4SLinus Torvalds 					break;
1501da177e4SLinus Torvalds 				case 7:
1511da177e4SLinus Torvalds 					regs->b7 = next_ip;
1521da177e4SLinus Torvalds 					break;
1531da177e4SLinus Torvalds 			}
1541da177e4SLinus Torvalds 			rv.arg1 = next_ip;
1551da177e4SLinus Torvalds 
1561da177e4SLinus Torvalds 			/*
1571da177e4SLinus Torvalds 			 *  AR[PFS].pfm = CFM
1581da177e4SLinus Torvalds 			 *  AR[PFS].pec = AR[EC]
1591da177e4SLinus Torvalds 			 *  AR[PFS].ppl = PSR.cpl
1601da177e4SLinus Torvalds 			 */
1611da177e4SLinus Torvalds 			cpl = ia64_psr(regs)->cpl;
1621da177e4SLinus Torvalds 			regs->ar_pfs = ((regs->cr_ifs & 0x3fffffffff)
1631da177e4SLinus Torvalds 					| (ar_ec << 52) | (cpl << 62));
1641da177e4SLinus Torvalds 
1651da177e4SLinus Torvalds 			/*
1661da177e4SLinus Torvalds 			 *  CFM.sof -= CFM.sol
1671da177e4SLinus Torvalds 			 *  CFM.sol = 0
1681da177e4SLinus Torvalds 			 *  CFM.sor = 0
1691da177e4SLinus Torvalds 			 *  CFM.rrb.gr = 0
1701da177e4SLinus Torvalds 			 *  CFM.rrb.fr = 0
1711da177e4SLinus Torvalds 			 *  CFM.rrb.pr = 0
1721da177e4SLinus Torvalds 			 */
1731da177e4SLinus Torvalds 			regs->cr_ifs = ((regs->cr_ifs & 0xffffffc00000007f)
1741da177e4SLinus Torvalds 					- ((regs->cr_ifs >> 7) & 0x7f));
1751da177e4SLinus Torvalds 
1761da177e4SLinus Torvalds 			break;
1771da177e4SLinus Torvalds 
1781da177e4SLinus Torvalds 		default:
1791da177e4SLinus Torvalds 			/*
1801da177e4SLinus Torvalds 			 *  Unknown opcode.
1811da177e4SLinus Torvalds 			 */
1821da177e4SLinus Torvalds 			return rv;
1831da177e4SLinus Torvalds 
1841da177e4SLinus Torvalds 	}
1851da177e4SLinus Torvalds 
1861da177e4SLinus Torvalds 	regs->cr_iip += offset;
1871da177e4SLinus Torvalds 	ia64_psr(regs)->ri = 0;
1881da177e4SLinus Torvalds 
1891da177e4SLinus Torvalds 	if (ia64_psr(regs)->it == 0)
1901da177e4SLinus Torvalds 		unimplemented_address = unimplemented_physical_address(regs->cr_iip);
1911da177e4SLinus Torvalds 	else
1921da177e4SLinus Torvalds 		unimplemented_address = unimplemented_virtual_address(regs->cr_iip);
1931da177e4SLinus Torvalds 
1941da177e4SLinus Torvalds 	if (unimplemented_address) {
1951da177e4SLinus Torvalds 		/*
1961da177e4SLinus Torvalds 		 *  The target address contains unimplemented bits.
1971da177e4SLinus Torvalds 		 */
1981da177e4SLinus Torvalds 		printk(KERN_DEBUG "Woah! Unimplemented Instruction Address Trap!\n");
199a618a275SEric W. Biederman 		force_sig_fault(SIGILL, ILL_BADIADDR, (void __user *)NULL,
2002e1661d2SEric W. Biederman 				0, 0, 0);
2011da177e4SLinus Torvalds 	} else if (ia64_psr(regs)->tb) {
2021da177e4SLinus Torvalds 		/*
2031da177e4SLinus Torvalds 		 *  Branch Tracing is enabled.
2041da177e4SLinus Torvalds 		 *  Force a taken branch signal.
2051da177e4SLinus Torvalds 		 */
206a618a275SEric W. Biederman 		force_sig_fault(SIGTRAP, TRAP_BRANCH, (void __user *)NULL,
2072e1661d2SEric W. Biederman 				0, 0, 0);
2081da177e4SLinus Torvalds 	} else if (ia64_psr(regs)->ss) {
2091da177e4SLinus Torvalds 		/*
2101da177e4SLinus Torvalds 		 *  Single Step is enabled.
2111da177e4SLinus Torvalds 		 *  Force a trace signal.
2121da177e4SLinus Torvalds 		 */
213a618a275SEric W. Biederman 		force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)NULL,
2142e1661d2SEric W. Biederman 				0, 0, 0);
2151da177e4SLinus Torvalds 	}
2161da177e4SLinus Torvalds 	return rv;
2171da177e4SLinus Torvalds }
218