xref: /openbmc/linux/arch/arm64/kvm/vgic-sys-reg-v3.c (revision 71c3c775)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2d017d7b0SVijaya Kumar K /*
3d017d7b0SVijaya Kumar K  * VGIC system registers handling functions for AArch64 mode
4d017d7b0SVijaya Kumar K  */
5d017d7b0SVijaya Kumar K 
6d017d7b0SVijaya Kumar K #include <linux/irqchip/arm-gic-v3.h>
7d017d7b0SVijaya Kumar K #include <linux/kvm.h>
8d017d7b0SVijaya Kumar K #include <linux/kvm_host.h>
9d017d7b0SVijaya Kumar K #include <asm/kvm_emulate.h>
109ed24f4bSMarc Zyngier #include "vgic/vgic.h"
11d017d7b0SVijaya Kumar K #include "sys_regs.h"
12d017d7b0SVijaya Kumar K 
set_gic_ctlr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)13cbcf14ddSMarc Zyngier static int set_gic_ctlr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
14cbcf14ddSMarc Zyngier 			u64 val)
15d017d7b0SVijaya Kumar K {
16d017d7b0SVijaya Kumar K 	u32 host_pri_bits, host_id_bits, host_seis, host_a3v, seis, a3v;
17d017d7b0SVijaya Kumar K 	struct vgic_cpu *vgic_v3_cpu = &vcpu->arch.vgic_cpu;
18d017d7b0SVijaya Kumar K 	struct vgic_vmcr vmcr;
19d017d7b0SVijaya Kumar K 
20d017d7b0SVijaya Kumar K 	vgic_get_vmcr(vcpu, &vmcr);
21d017d7b0SVijaya Kumar K 
22d017d7b0SVijaya Kumar K 	/*
23d017d7b0SVijaya Kumar K 	 * Disallow restoring VM state if not supported by this
24d017d7b0SVijaya Kumar K 	 * hardware.
25d017d7b0SVijaya Kumar K 	 */
26*71c3c775SMarc Zyngier 	host_pri_bits = FIELD_GET(ICC_CTLR_EL1_PRI_BITS_MASK, val) + 1;
27d017d7b0SVijaya Kumar K 	if (host_pri_bits > vgic_v3_cpu->num_pri_bits)
28cbcf14ddSMarc Zyngier 		return -EINVAL;
29d017d7b0SVijaya Kumar K 
30d017d7b0SVijaya Kumar K 	vgic_v3_cpu->num_pri_bits = host_pri_bits;
31d017d7b0SVijaya Kumar K 
32*71c3c775SMarc Zyngier 	host_id_bits = FIELD_GET(ICC_CTLR_EL1_ID_BITS_MASK, val);
33d017d7b0SVijaya Kumar K 	if (host_id_bits > vgic_v3_cpu->num_id_bits)
34cbcf14ddSMarc Zyngier 		return -EINVAL;
35d017d7b0SVijaya Kumar K 
36d017d7b0SVijaya Kumar K 	vgic_v3_cpu->num_id_bits = host_id_bits;
37d017d7b0SVijaya Kumar K 
38*71c3c775SMarc Zyngier 	host_seis = FIELD_GET(ICH_VTR_SEIS_MASK, kvm_vgic_global_state.ich_vtr_el2);
39*71c3c775SMarc Zyngier 	seis = FIELD_GET(ICC_CTLR_EL1_SEIS_MASK, val);
40d017d7b0SVijaya Kumar K 	if (host_seis != seis)
41cbcf14ddSMarc Zyngier 		return -EINVAL;
42d017d7b0SVijaya Kumar K 
43*71c3c775SMarc Zyngier 	host_a3v = FIELD_GET(ICH_VTR_A3V_MASK, kvm_vgic_global_state.ich_vtr_el2);
44*71c3c775SMarc Zyngier 	a3v = FIELD_GET(ICC_CTLR_EL1_A3V_MASK, val);
45d017d7b0SVijaya Kumar K 	if (host_a3v != a3v)
46cbcf14ddSMarc Zyngier 		return -EINVAL;
47d017d7b0SVijaya Kumar K 
48d017d7b0SVijaya Kumar K 	/*
49d017d7b0SVijaya Kumar K 	 * Here set VMCR.CTLR in ICC_CTLR_EL1 layout.
50d017d7b0SVijaya Kumar K 	 * The vgic_set_vmcr() will convert to ICH_VMCR layout.
51d017d7b0SVijaya Kumar K 	 */
52*71c3c775SMarc Zyngier 	vmcr.cbpr = FIELD_GET(ICC_CTLR_EL1_CBPR_MASK, val);
53*71c3c775SMarc Zyngier 	vmcr.eoim = FIELD_GET(ICC_CTLR_EL1_EOImode_MASK, val);
54d017d7b0SVijaya Kumar K 	vgic_set_vmcr(vcpu, &vmcr);
55cbcf14ddSMarc Zyngier 
56cbcf14ddSMarc Zyngier 	return 0;
57cbcf14ddSMarc Zyngier }
58cbcf14ddSMarc Zyngier 
get_gic_ctlr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * valp)59cbcf14ddSMarc Zyngier static int get_gic_ctlr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
60cbcf14ddSMarc Zyngier 			u64 *valp)
61cbcf14ddSMarc Zyngier {
62cbcf14ddSMarc Zyngier 	struct vgic_cpu *vgic_v3_cpu = &vcpu->arch.vgic_cpu;
63cbcf14ddSMarc Zyngier 	struct vgic_vmcr vmcr;
64cbcf14ddSMarc Zyngier 	u64 val;
65cbcf14ddSMarc Zyngier 
66cbcf14ddSMarc Zyngier 	vgic_get_vmcr(vcpu, &vmcr);
67d017d7b0SVijaya Kumar K 	val = 0;
68*71c3c775SMarc Zyngier 	val |= FIELD_PREP(ICC_CTLR_EL1_PRI_BITS_MASK, vgic_v3_cpu->num_pri_bits - 1);
69*71c3c775SMarc Zyngier 	val |= FIELD_PREP(ICC_CTLR_EL1_ID_BITS_MASK, vgic_v3_cpu->num_id_bits);
70*71c3c775SMarc Zyngier 	val |= FIELD_PREP(ICC_CTLR_EL1_SEIS_MASK,
71*71c3c775SMarc Zyngier 			  FIELD_GET(ICH_VTR_SEIS_MASK,
72*71c3c775SMarc Zyngier 				    kvm_vgic_global_state.ich_vtr_el2));
73*71c3c775SMarc Zyngier 	val |= FIELD_PREP(ICC_CTLR_EL1_A3V_MASK,
74*71c3c775SMarc Zyngier 			  FIELD_GET(ICH_VTR_A3V_MASK, kvm_vgic_global_state.ich_vtr_el2));
75d017d7b0SVijaya Kumar K 	/*
76d017d7b0SVijaya Kumar K 	 * The VMCR.CTLR value is in ICC_CTLR_EL1 layout.
77d017d7b0SVijaya Kumar K 	 * Extract it directly using ICC_CTLR_EL1 reg definitions.
78d017d7b0SVijaya Kumar K 	 */
79*71c3c775SMarc Zyngier 	val |= FIELD_PREP(ICC_CTLR_EL1_CBPR_MASK, vmcr.cbpr);
80*71c3c775SMarc Zyngier 	val |= FIELD_PREP(ICC_CTLR_EL1_EOImode_MASK, vmcr.eoim);
81d017d7b0SVijaya Kumar K 
82cbcf14ddSMarc Zyngier 	*valp = val;
83cbcf14ddSMarc Zyngier 
84cbcf14ddSMarc Zyngier 	return 0;
85d017d7b0SVijaya Kumar K }
86d017d7b0SVijaya Kumar K 
set_gic_pmr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)87cbcf14ddSMarc Zyngier static int set_gic_pmr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
88cbcf14ddSMarc Zyngier 		       u64 val)
89d017d7b0SVijaya Kumar K {
90d017d7b0SVijaya Kumar K 	struct vgic_vmcr vmcr;
91d017d7b0SVijaya Kumar K 
92d017d7b0SVijaya Kumar K 	vgic_get_vmcr(vcpu, &vmcr);
93*71c3c775SMarc Zyngier 	vmcr.pmr = FIELD_GET(ICC_PMR_EL1_MASK, val);
94d017d7b0SVijaya Kumar K 	vgic_set_vmcr(vcpu, &vmcr);
95cbcf14ddSMarc Zyngier 
96cbcf14ddSMarc Zyngier 	return 0;
97d017d7b0SVijaya Kumar K }
98d017d7b0SVijaya Kumar K 
get_gic_pmr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * val)99cbcf14ddSMarc Zyngier static int get_gic_pmr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
100cbcf14ddSMarc Zyngier 		       u64 *val)
101d017d7b0SVijaya Kumar K {
102d017d7b0SVijaya Kumar K 	struct vgic_vmcr vmcr;
103d017d7b0SVijaya Kumar K 
104d017d7b0SVijaya Kumar K 	vgic_get_vmcr(vcpu, &vmcr);
105*71c3c775SMarc Zyngier 	*val = FIELD_PREP(ICC_PMR_EL1_MASK, vmcr.pmr);
106cbcf14ddSMarc Zyngier 
107cbcf14ddSMarc Zyngier 	return 0;
108d017d7b0SVijaya Kumar K }
109d017d7b0SVijaya Kumar K 
set_gic_bpr0(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)110cbcf14ddSMarc Zyngier static int set_gic_bpr0(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
111cbcf14ddSMarc Zyngier 			u64 val)
112d017d7b0SVijaya Kumar K {
113d017d7b0SVijaya Kumar K 	struct vgic_vmcr vmcr;
114d017d7b0SVijaya Kumar K 
115cbcf14ddSMarc Zyngier 	vgic_get_vmcr(vcpu, &vmcr);
116*71c3c775SMarc Zyngier 	vmcr.bpr = FIELD_GET(ICC_BPR0_EL1_MASK, val);
117cbcf14ddSMarc Zyngier 	vgic_set_vmcr(vcpu, &vmcr);
118cbcf14ddSMarc Zyngier 
119cbcf14ddSMarc Zyngier 	return 0;
120cbcf14ddSMarc Zyngier }
121cbcf14ddSMarc Zyngier 
get_gic_bpr0(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * val)122cbcf14ddSMarc Zyngier static int get_gic_bpr0(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
123cbcf14ddSMarc Zyngier 			u64 *val)
124cbcf14ddSMarc Zyngier {
125cbcf14ddSMarc Zyngier 	struct vgic_vmcr vmcr;
126cbcf14ddSMarc Zyngier 
127cbcf14ddSMarc Zyngier 	vgic_get_vmcr(vcpu, &vmcr);
128*71c3c775SMarc Zyngier 	*val = FIELD_PREP(ICC_BPR0_EL1_MASK, vmcr.bpr);
129cbcf14ddSMarc Zyngier 
130cbcf14ddSMarc Zyngier 	return 0;
131cbcf14ddSMarc Zyngier }
132cbcf14ddSMarc Zyngier 
set_gic_bpr1(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)133cbcf14ddSMarc Zyngier static int set_gic_bpr1(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
134cbcf14ddSMarc Zyngier 			u64 val)
135cbcf14ddSMarc Zyngier {
136cbcf14ddSMarc Zyngier 	struct vgic_vmcr vmcr;
137d017d7b0SVijaya Kumar K 
138d017d7b0SVijaya Kumar K 	vgic_get_vmcr(vcpu, &vmcr);
13928232a43SChristoffer Dall 	if (!vmcr.cbpr) {
140*71c3c775SMarc Zyngier 		vmcr.abpr = FIELD_GET(ICC_BPR1_EL1_MASK, val);
141d017d7b0SVijaya Kumar K 		vgic_set_vmcr(vcpu, &vmcr);
142d017d7b0SVijaya Kumar K 	}
143d017d7b0SVijaya Kumar K 
144cbcf14ddSMarc Zyngier 	return 0;
145d017d7b0SVijaya Kumar K }
146d017d7b0SVijaya Kumar K 
get_gic_bpr1(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * val)147cbcf14ddSMarc Zyngier static int get_gic_bpr1(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
148cbcf14ddSMarc Zyngier 			u64 *val)
149d017d7b0SVijaya Kumar K {
150d017d7b0SVijaya Kumar K 	struct vgic_vmcr vmcr;
151d017d7b0SVijaya Kumar K 
152d017d7b0SVijaya Kumar K 	vgic_get_vmcr(vcpu, &vmcr);
153cbcf14ddSMarc Zyngier 	if (!vmcr.cbpr)
154*71c3c775SMarc Zyngier 		*val = FIELD_PREP(ICC_BPR1_EL1_MASK, vmcr.abpr);
155cbcf14ddSMarc Zyngier 	else
156cbcf14ddSMarc Zyngier 		*val = min((vmcr.bpr + 1), 7U);
157cbcf14ddSMarc Zyngier 
158cbcf14ddSMarc Zyngier 
159cbcf14ddSMarc Zyngier 	return 0;
160d017d7b0SVijaya Kumar K }
161d017d7b0SVijaya Kumar K 
set_gic_grpen0(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)162cbcf14ddSMarc Zyngier static int set_gic_grpen0(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
163cbcf14ddSMarc Zyngier 			  u64 val)
164d017d7b0SVijaya Kumar K {
165d017d7b0SVijaya Kumar K 	struct vgic_vmcr vmcr;
166d017d7b0SVijaya Kumar K 
167d017d7b0SVijaya Kumar K 	vgic_get_vmcr(vcpu, &vmcr);
168*71c3c775SMarc Zyngier 	vmcr.grpen0 = FIELD_GET(ICC_IGRPEN0_EL1_MASK, val);
169d017d7b0SVijaya Kumar K 	vgic_set_vmcr(vcpu, &vmcr);
170cbcf14ddSMarc Zyngier 
171cbcf14ddSMarc Zyngier 	return 0;
172d017d7b0SVijaya Kumar K }
173d017d7b0SVijaya Kumar K 
get_gic_grpen0(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * val)174cbcf14ddSMarc Zyngier static int get_gic_grpen0(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
175cbcf14ddSMarc Zyngier 			  u64 *val)
176cbcf14ddSMarc Zyngier {
177cbcf14ddSMarc Zyngier 	struct vgic_vmcr vmcr;
178cbcf14ddSMarc Zyngier 
179cbcf14ddSMarc Zyngier 	vgic_get_vmcr(vcpu, &vmcr);
180*71c3c775SMarc Zyngier 	*val = FIELD_PREP(ICC_IGRPEN0_EL1_MASK, vmcr.grpen0);
181cbcf14ddSMarc Zyngier 
182cbcf14ddSMarc Zyngier 	return 0;
183d017d7b0SVijaya Kumar K }
184d017d7b0SVijaya Kumar K 
set_gic_grpen1(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)185cbcf14ddSMarc Zyngier static int set_gic_grpen1(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
186cbcf14ddSMarc Zyngier 			  u64 val)
187cbcf14ddSMarc Zyngier {
188cbcf14ddSMarc Zyngier 	struct vgic_vmcr vmcr;
189cbcf14ddSMarc Zyngier 
190cbcf14ddSMarc Zyngier 	vgic_get_vmcr(vcpu, &vmcr);
191*71c3c775SMarc Zyngier 	vmcr.grpen1 = FIELD_GET(ICC_IGRPEN1_EL1_MASK, val);
192cbcf14ddSMarc Zyngier 	vgic_set_vmcr(vcpu, &vmcr);
193cbcf14ddSMarc Zyngier 
194cbcf14ddSMarc Zyngier 	return 0;
195cbcf14ddSMarc Zyngier }
196cbcf14ddSMarc Zyngier 
get_gic_grpen1(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * val)197cbcf14ddSMarc Zyngier static int get_gic_grpen1(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
198cbcf14ddSMarc Zyngier 			  u64 *val)
199cbcf14ddSMarc Zyngier {
200cbcf14ddSMarc Zyngier 	struct vgic_vmcr vmcr;
201cbcf14ddSMarc Zyngier 
202cbcf14ddSMarc Zyngier 	vgic_get_vmcr(vcpu, &vmcr);
203*71c3c775SMarc Zyngier 	*val = FIELD_GET(ICC_IGRPEN1_EL1_MASK, vmcr.grpen1);
204cbcf14ddSMarc Zyngier 
205cbcf14ddSMarc Zyngier 	return 0;
206cbcf14ddSMarc Zyngier }
207cbcf14ddSMarc Zyngier 
set_apr_reg(struct kvm_vcpu * vcpu,u64 val,u8 apr,u8 idx)208cbcf14ddSMarc Zyngier static void set_apr_reg(struct kvm_vcpu *vcpu, u64 val, u8 apr, u8 idx)
209d017d7b0SVijaya Kumar K {
210d017d7b0SVijaya Kumar K 	struct vgic_v3_cpu_if *vgicv3 = &vcpu->arch.vgic_cpu.vgic_v3;
211d017d7b0SVijaya Kumar K 
212d017d7b0SVijaya Kumar K 	if (apr)
213cbcf14ddSMarc Zyngier 		vgicv3->vgic_ap1r[idx] = val;
214d017d7b0SVijaya Kumar K 	else
215cbcf14ddSMarc Zyngier 		vgicv3->vgic_ap0r[idx] = val;
216d017d7b0SVijaya Kumar K }
217d017d7b0SVijaya Kumar K 
get_apr_reg(struct kvm_vcpu * vcpu,u8 apr,u8 idx)218cbcf14ddSMarc Zyngier static u64 get_apr_reg(struct kvm_vcpu *vcpu, u8 apr, u8 idx)
219cbcf14ddSMarc Zyngier {
220cbcf14ddSMarc Zyngier 	struct vgic_v3_cpu_if *vgicv3 = &vcpu->arch.vgic_cpu.vgic_v3;
221cbcf14ddSMarc Zyngier 
222cbcf14ddSMarc Zyngier 	if (apr)
223cbcf14ddSMarc Zyngier 		return vgicv3->vgic_ap1r[idx];
224cbcf14ddSMarc Zyngier 	else
225cbcf14ddSMarc Zyngier 		return vgicv3->vgic_ap0r[idx];
226cbcf14ddSMarc Zyngier }
227cbcf14ddSMarc Zyngier 
set_gic_ap0r(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)228cbcf14ddSMarc Zyngier static int set_gic_ap0r(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
229cbcf14ddSMarc Zyngier 			u64 val)
230cbcf14ddSMarc Zyngier 
231d017d7b0SVijaya Kumar K {
232d017d7b0SVijaya Kumar K 	u8 idx = r->Op2 & 3;
233d017d7b0SVijaya Kumar K 
23450f5bd57SChristoffer Dall 	if (idx > vgic_v3_max_apr_idx(vcpu))
235cbcf14ddSMarc Zyngier 		return -EINVAL;
236d017d7b0SVijaya Kumar K 
237cbcf14ddSMarc Zyngier 	set_apr_reg(vcpu, val, 0, idx);
238cbcf14ddSMarc Zyngier 	return 0;
239d017d7b0SVijaya Kumar K }
240d017d7b0SVijaya Kumar K 
get_gic_ap0r(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * val)241cbcf14ddSMarc Zyngier static int get_gic_ap0r(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
242cbcf14ddSMarc Zyngier 			u64 *val)
243cbcf14ddSMarc Zyngier {
244cbcf14ddSMarc Zyngier 	u8 idx = r->Op2 & 3;
245cbcf14ddSMarc Zyngier 
246cbcf14ddSMarc Zyngier 	if (idx > vgic_v3_max_apr_idx(vcpu))
247cbcf14ddSMarc Zyngier 		return -EINVAL;
248cbcf14ddSMarc Zyngier 
249cbcf14ddSMarc Zyngier 	*val = get_apr_reg(vcpu, 0, idx);
250cbcf14ddSMarc Zyngier 
251cbcf14ddSMarc Zyngier 	return 0;
252cbcf14ddSMarc Zyngier }
253cbcf14ddSMarc Zyngier 
set_gic_ap1r(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)254cbcf14ddSMarc Zyngier static int set_gic_ap1r(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
255cbcf14ddSMarc Zyngier 			u64 val)
256d017d7b0SVijaya Kumar K 
257d017d7b0SVijaya Kumar K {
258cbcf14ddSMarc Zyngier 	u8 idx = r->Op2 & 3;
259cbcf14ddSMarc Zyngier 
260cbcf14ddSMarc Zyngier 	if (idx > vgic_v3_max_apr_idx(vcpu))
261cbcf14ddSMarc Zyngier 		return -EINVAL;
262cbcf14ddSMarc Zyngier 
263cbcf14ddSMarc Zyngier 	set_apr_reg(vcpu, val, 1, idx);
264cbcf14ddSMarc Zyngier 	return 0;
265d017d7b0SVijaya Kumar K }
266d017d7b0SVijaya Kumar K 
get_gic_ap1r(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * val)267cbcf14ddSMarc Zyngier static int get_gic_ap1r(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
268cbcf14ddSMarc Zyngier 			u64 *val)
269d017d7b0SVijaya Kumar K {
270cbcf14ddSMarc Zyngier 	u8 idx = r->Op2 & 3;
271cbcf14ddSMarc Zyngier 
272cbcf14ddSMarc Zyngier 	if (idx > vgic_v3_max_apr_idx(vcpu))
273cbcf14ddSMarc Zyngier 		return -EINVAL;
274cbcf14ddSMarc Zyngier 
275cbcf14ddSMarc Zyngier 	*val = get_apr_reg(vcpu, 1, idx);
276cbcf14ddSMarc Zyngier 
277cbcf14ddSMarc Zyngier 	return 0;
278d017d7b0SVijaya Kumar K }
279d017d7b0SVijaya Kumar K 
set_gic_sre(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 val)280cbcf14ddSMarc Zyngier static int set_gic_sre(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
281cbcf14ddSMarc Zyngier 		       u64 val)
282cbcf14ddSMarc Zyngier {
283cbcf14ddSMarc Zyngier 	/* Validate SRE bit */
284cbcf14ddSMarc Zyngier 	if (!(val & ICC_SRE_EL1_SRE))
285cbcf14ddSMarc Zyngier 		return -EINVAL;
286cbcf14ddSMarc Zyngier 
287cbcf14ddSMarc Zyngier 	return 0;
288cbcf14ddSMarc Zyngier }
289cbcf14ddSMarc Zyngier 
get_gic_sre(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r,u64 * val)290cbcf14ddSMarc Zyngier static int get_gic_sre(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r,
291cbcf14ddSMarc Zyngier 		       u64 *val)
292d017d7b0SVijaya Kumar K {
293d017d7b0SVijaya Kumar K 	struct vgic_v3_cpu_if *vgicv3 = &vcpu->arch.vgic_cpu.vgic_v3;
294d017d7b0SVijaya Kumar K 
295cbcf14ddSMarc Zyngier 	*val = vgicv3->vgic_sre;
296cbcf14ddSMarc Zyngier 
297cbcf14ddSMarc Zyngier 	return 0;
298d017d7b0SVijaya Kumar K }
299d017d7b0SVijaya Kumar K 
300d017d7b0SVijaya Kumar K static const struct sys_reg_desc gic_v3_icc_reg_descs[] = {
301cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_PMR_EL1),
302cbcf14ddSMarc Zyngier 	  .set_user = set_gic_pmr, .get_user = get_gic_pmr, },
303cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_BPR0_EL1),
304cbcf14ddSMarc Zyngier 	  .set_user = set_gic_bpr0, .get_user = get_gic_bpr0, },
305cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_AP0R0_EL1),
306cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ap0r, .get_user = get_gic_ap0r, },
307cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_AP0R1_EL1),
308cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ap0r, .get_user = get_gic_ap0r, },
309cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_AP0R2_EL1),
310cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ap0r, .get_user = get_gic_ap0r, },
311cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_AP0R3_EL1),
312cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ap0r, .get_user = get_gic_ap0r, },
313cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_AP1R0_EL1),
314cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ap1r, .get_user = get_gic_ap1r, },
315cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_AP1R1_EL1),
316cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ap1r, .get_user = get_gic_ap1r, },
317cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_AP1R2_EL1),
318cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ap1r, .get_user = get_gic_ap1r, },
319cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_AP1R3_EL1),
320cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ap1r, .get_user = get_gic_ap1r, },
321cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_BPR1_EL1),
322cbcf14ddSMarc Zyngier 	  .set_user = set_gic_bpr1, .get_user = get_gic_bpr1, },
323cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_CTLR_EL1),
324cbcf14ddSMarc Zyngier 	  .set_user = set_gic_ctlr, .get_user = get_gic_ctlr, },
325cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_SRE_EL1),
326cbcf14ddSMarc Zyngier 	  .set_user = set_gic_sre, .get_user = get_gic_sre, },
327cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_IGRPEN0_EL1),
328cbcf14ddSMarc Zyngier 	  .set_user = set_gic_grpen0, .get_user = get_gic_grpen0, },
329cbcf14ddSMarc Zyngier 	{ SYS_DESC(SYS_ICC_IGRPEN1_EL1),
330cbcf14ddSMarc Zyngier 	  .set_user = set_gic_grpen1, .get_user = get_gic_grpen1, },
331d017d7b0SVijaya Kumar K };
332d017d7b0SVijaya Kumar K 
attr_to_id(u64 attr)333b61fc085SMarc Zyngier static u64 attr_to_id(u64 attr)
334d017d7b0SVijaya Kumar K {
335b61fc085SMarc Zyngier 	return ARM64_SYS_REG(FIELD_GET(KVM_REG_ARM_VGIC_SYSREG_OP0_MASK, attr),
336b61fc085SMarc Zyngier 			     FIELD_GET(KVM_REG_ARM_VGIC_SYSREG_OP1_MASK, attr),
337b61fc085SMarc Zyngier 			     FIELD_GET(KVM_REG_ARM_VGIC_SYSREG_CRN_MASK, attr),
338b61fc085SMarc Zyngier 			     FIELD_GET(KVM_REG_ARM_VGIC_SYSREG_CRM_MASK, attr),
339b61fc085SMarc Zyngier 			     FIELD_GET(KVM_REG_ARM_VGIC_SYSREG_OP2_MASK, attr));
340b61fc085SMarc Zyngier }
341d017d7b0SVijaya Kumar K 
vgic_v3_has_cpu_sysregs_attr(struct kvm_vcpu * vcpu,struct kvm_device_attr * attr)342b61fc085SMarc Zyngier int vgic_v3_has_cpu_sysregs_attr(struct kvm_vcpu *vcpu, struct kvm_device_attr *attr)
343b61fc085SMarc Zyngier {
344b61fc085SMarc Zyngier 	if (get_reg_by_id(attr_to_id(attr->attr), gic_v3_icc_reg_descs,
345d017d7b0SVijaya Kumar K 			  ARRAY_SIZE(gic_v3_icc_reg_descs)))
346d017d7b0SVijaya Kumar K 		return 0;
347d017d7b0SVijaya Kumar K 
348d017d7b0SVijaya Kumar K 	return -ENXIO;
349d017d7b0SVijaya Kumar K }
350d017d7b0SVijaya Kumar K 
vgic_v3_cpu_sysregs_uaccess(struct kvm_vcpu * vcpu,struct kvm_device_attr * attr,bool is_write)351db25081eSMarc Zyngier int vgic_v3_cpu_sysregs_uaccess(struct kvm_vcpu *vcpu,
352db25081eSMarc Zyngier 				struct kvm_device_attr *attr,
353db25081eSMarc Zyngier 				bool is_write)
354d017d7b0SVijaya Kumar K {
355cbcf14ddSMarc Zyngier 	struct kvm_one_reg reg = {
356cbcf14ddSMarc Zyngier 		.id	= attr_to_id(attr->attr),
357cbcf14ddSMarc Zyngier 		.addr	= attr->addr,
358cbcf14ddSMarc Zyngier 	};
359d017d7b0SVijaya Kumar K 
360cbcf14ddSMarc Zyngier 	if (is_write)
361cbcf14ddSMarc Zyngier 		return kvm_sys_reg_set_user(vcpu, &reg, gic_v3_icc_reg_descs,
362d017d7b0SVijaya Kumar K 					    ARRAY_SIZE(gic_v3_icc_reg_descs));
363cbcf14ddSMarc Zyngier 	else
364cbcf14ddSMarc Zyngier 		return kvm_sys_reg_get_user(vcpu, &reg, gic_v3_icc_reg_descs,
365cbcf14ddSMarc Zyngier 					    ARRAY_SIZE(gic_v3_icc_reg_descs));
366d017d7b0SVijaya Kumar K }
367