xref: /openbmc/linux/arch/arm64/kvm/hyp/vhe/switch.c (revision 3bb72d86)
109cf57ebSDavid Brazdil // SPDX-License-Identifier: GPL-2.0-only
209cf57ebSDavid Brazdil /*
309cf57ebSDavid Brazdil  * Copyright (C) 2015 - ARM Ltd
409cf57ebSDavid Brazdil  * Author: Marc Zyngier <marc.zyngier@arm.com>
509cf57ebSDavid Brazdil  */
609cf57ebSDavid Brazdil 
709cf57ebSDavid Brazdil #include <hyp/switch.h>
809cf57ebSDavid Brazdil 
909cf57ebSDavid Brazdil #include <linux/arm-smccc.h>
1009cf57ebSDavid Brazdil #include <linux/kvm_host.h>
1109cf57ebSDavid Brazdil #include <linux/types.h>
1209cf57ebSDavid Brazdil #include <linux/jump_label.h>
1309cf57ebSDavid Brazdil #include <uapi/linux/psci.h>
1409cf57ebSDavid Brazdil 
1509cf57ebSDavid Brazdil #include <kvm/arm_psci.h>
1609cf57ebSDavid Brazdil 
1709cf57ebSDavid Brazdil #include <asm/barrier.h>
1809cf57ebSDavid Brazdil #include <asm/cpufeature.h>
1909cf57ebSDavid Brazdil #include <asm/kprobes.h>
2009cf57ebSDavid Brazdil #include <asm/kvm_asm.h>
2109cf57ebSDavid Brazdil #include <asm/kvm_emulate.h>
2209cf57ebSDavid Brazdil #include <asm/kvm_hyp.h>
2309cf57ebSDavid Brazdil #include <asm/kvm_mmu.h>
2409cf57ebSDavid Brazdil #include <asm/fpsimd.h>
2509cf57ebSDavid Brazdil #include <asm/debug-monitors.h>
2609cf57ebSDavid Brazdil #include <asm/processor.h>
2709cf57ebSDavid Brazdil 
2814ef9d04SMarc Zyngier /* VHE specific context */
2914ef9d04SMarc Zyngier DEFINE_PER_CPU(struct kvm_host_data, kvm_host_data);
3014ef9d04SMarc Zyngier DEFINE_PER_CPU(struct kvm_cpu_context, kvm_hyp_ctxt);
3114ef9d04SMarc Zyngier DEFINE_PER_CPU(unsigned long, kvm_hyp_vector);
322a1198c9SDavid Brazdil 
3309cf57ebSDavid Brazdil static void __activate_traps(struct kvm_vcpu *vcpu)
3409cf57ebSDavid Brazdil {
3509cf57ebSDavid Brazdil 	u64 val;
3609cf57ebSDavid Brazdil 
3709cf57ebSDavid Brazdil 	___activate_traps(vcpu);
3809cf57ebSDavid Brazdil 
3909cf57ebSDavid Brazdil 	val = read_sysreg(cpacr_el1);
4009cf57ebSDavid Brazdil 	val |= CPACR_EL1_TTA;
41*3bb72d86SMark Brown 	val &= ~(CPACR_EL1_ZEN_EL0EN | CPACR_EL1_ZEN_EL1EN);
4209cf57ebSDavid Brazdil 
4309cf57ebSDavid Brazdil 	/*
4409cf57ebSDavid Brazdil 	 * With VHE (HCR.E2H == 1), accesses to CPACR_EL1 are routed to
4509cf57ebSDavid Brazdil 	 * CPTR_EL2. In general, CPACR_EL1 has the same layout as CPTR_EL2,
4609cf57ebSDavid Brazdil 	 * except for some missing controls, such as TAM.
4709cf57ebSDavid Brazdil 	 * In this case, CPTR_EL2.TAM has the same position with or without
4809cf57ebSDavid Brazdil 	 * VHE (HCR.E2H == 1) which allows us to use here the CPTR_EL2.TAM
4909cf57ebSDavid Brazdil 	 * shift value for trapping the AMU accesses.
5009cf57ebSDavid Brazdil 	 */
5109cf57ebSDavid Brazdil 
5209cf57ebSDavid Brazdil 	val |= CPTR_EL2_TAM;
5309cf57ebSDavid Brazdil 
5409cf57ebSDavid Brazdil 	if (update_fp_enabled(vcpu)) {
5509cf57ebSDavid Brazdil 		if (vcpu_has_sve(vcpu))
56*3bb72d86SMark Brown 			val |= CPACR_EL1_ZEN_EL0EN | CPACR_EL1_ZEN_EL1EN;
5709cf57ebSDavid Brazdil 	} else {
58*3bb72d86SMark Brown 		val &= ~(CPACR_EL1_FPEN_EL0EN | CPACR_EL1_FPEN_EL1EN);
5909cf57ebSDavid Brazdil 		__activate_traps_fpsimd32(vcpu);
6009cf57ebSDavid Brazdil 	}
6109cf57ebSDavid Brazdil 
6209cf57ebSDavid Brazdil 	write_sysreg(val, cpacr_el1);
6309cf57ebSDavid Brazdil 
64a0e47952SAndrew Scull 	write_sysreg(__this_cpu_read(kvm_hyp_vector), vbar_el1);
6509cf57ebSDavid Brazdil }
6609cf57ebSDavid Brazdil NOKPROBE_SYMBOL(__activate_traps);
6709cf57ebSDavid Brazdil 
6809cf57ebSDavid Brazdil static void __deactivate_traps(struct kvm_vcpu *vcpu)
6909cf57ebSDavid Brazdil {
7009cf57ebSDavid Brazdil 	extern char vectors[];	/* kernel exception vectors */
7109cf57ebSDavid Brazdil 
7209cf57ebSDavid Brazdil 	___deactivate_traps(vcpu);
7309cf57ebSDavid Brazdil 
7409cf57ebSDavid Brazdil 	write_sysreg(HCR_HOST_VHE_FLAGS, hcr_el2);
7509cf57ebSDavid Brazdil 
7609cf57ebSDavid Brazdil 	/*
7709cf57ebSDavid Brazdil 	 * ARM errata 1165522 and 1530923 require the actual execution of the
7809cf57ebSDavid Brazdil 	 * above before we can switch to the EL2/EL0 translation regime used by
7909cf57ebSDavid Brazdil 	 * the host.
8009cf57ebSDavid Brazdil 	 */
8109cf57ebSDavid Brazdil 	asm(ALTERNATIVE("nop", "isb", ARM64_WORKAROUND_SPECULATIVE_AT));
8209cf57ebSDavid Brazdil 
8309cf57ebSDavid Brazdil 	write_sysreg(CPACR_EL1_DEFAULT, cpacr_el1);
8409cf57ebSDavid Brazdil 	write_sysreg(vectors, vbar_el1);
8509cf57ebSDavid Brazdil }
8609cf57ebSDavid Brazdil NOKPROBE_SYMBOL(__deactivate_traps);
8709cf57ebSDavid Brazdil 
8809cf57ebSDavid Brazdil void activate_traps_vhe_load(struct kvm_vcpu *vcpu)
8909cf57ebSDavid Brazdil {
9009cf57ebSDavid Brazdil 	__activate_traps_common(vcpu);
9109cf57ebSDavid Brazdil }
9209cf57ebSDavid Brazdil 
931460b4b2SFuad Tabba void deactivate_traps_vhe_put(struct kvm_vcpu *vcpu)
9409cf57ebSDavid Brazdil {
951460b4b2SFuad Tabba 	__deactivate_traps_common(vcpu);
9609cf57ebSDavid Brazdil }
9709cf57ebSDavid Brazdil 
988fb20461SMarc Zyngier static const exit_handler_fn hyp_exit_handlers[] = {
998fb20461SMarc Zyngier 	[0 ... ESR_ELx_EC_MAX]		= NULL,
1008fb20461SMarc Zyngier 	[ESR_ELx_EC_CP15_32]		= kvm_hyp_handle_cp15_32,
1018fb20461SMarc Zyngier 	[ESR_ELx_EC_SYS64]		= kvm_hyp_handle_sysreg,
1028fb20461SMarc Zyngier 	[ESR_ELx_EC_SVE]		= kvm_hyp_handle_fpsimd,
1038fb20461SMarc Zyngier 	[ESR_ELx_EC_FP_ASIMD]		= kvm_hyp_handle_fpsimd,
1048fb20461SMarc Zyngier 	[ESR_ELx_EC_IABT_LOW]		= kvm_hyp_handle_iabt_low,
1058fb20461SMarc Zyngier 	[ESR_ELx_EC_DABT_LOW]		= kvm_hyp_handle_dabt_low,
1068fb20461SMarc Zyngier 	[ESR_ELx_EC_PAC]		= kvm_hyp_handle_ptrauth,
1078fb20461SMarc Zyngier };
1088fb20461SMarc Zyngier 
1090c7639ccSMarc Zyngier static const exit_handler_fn *kvm_get_exit_handler_array(struct kvm_vcpu *vcpu)
1108fb20461SMarc Zyngier {
1118fb20461SMarc Zyngier 	return hyp_exit_handlers;
1128fb20461SMarc Zyngier }
1138fb20461SMarc Zyngier 
1147183b2b5SMarc Zyngier static void early_exit_filter(struct kvm_vcpu *vcpu, u64 *exit_code)
1157183b2b5SMarc Zyngier {
1167183b2b5SMarc Zyngier }
1177183b2b5SMarc Zyngier 
11809cf57ebSDavid Brazdil /* Switch to the guest for VHE systems running in EL2 */
11909cf57ebSDavid Brazdil static int __kvm_vcpu_run_vhe(struct kvm_vcpu *vcpu)
12009cf57ebSDavid Brazdil {
12109cf57ebSDavid Brazdil 	struct kvm_cpu_context *host_ctxt;
12209cf57ebSDavid Brazdil 	struct kvm_cpu_context *guest_ctxt;
12309cf57ebSDavid Brazdil 	u64 exit_code;
12409cf57ebSDavid Brazdil 
125717cf94aSDavid Brazdil 	host_ctxt = &this_cpu_ptr(&kvm_host_data)->host_ctxt;
12609cf57ebSDavid Brazdil 	host_ctxt->__hyp_running_vcpu = vcpu;
12709cf57ebSDavid Brazdil 	guest_ctxt = &vcpu->arch.ctxt;
12809cf57ebSDavid Brazdil 
12909cf57ebSDavid Brazdil 	sysreg_save_host_state_vhe(host_ctxt);
13009cf57ebSDavid Brazdil 
13109cf57ebSDavid Brazdil 	/*
13209cf57ebSDavid Brazdil 	 * ARM erratum 1165522 requires us to configure both stage 1 and
13309cf57ebSDavid Brazdil 	 * stage 2 translation for the guest context before we clear
13409cf57ebSDavid Brazdil 	 * HCR_EL2.TGE.
13509cf57ebSDavid Brazdil 	 *
13609cf57ebSDavid Brazdil 	 * We have already configured the guest's stage 1 translation in
137501a67a2SAndrew Scull 	 * kvm_vcpu_load_sysregs_vhe above.  We must now call
1384efc0edeSMarc Zyngier 	 * __load_stage2 before __activate_traps, because
1394efc0edeSMarc Zyngier 	 * __load_stage2 configures stage 2 translation, and
140501a67a2SAndrew Scull 	 * __activate_traps clear HCR_EL2.TGE (among other things).
14109cf57ebSDavid Brazdil 	 */
1424efc0edeSMarc Zyngier 	__load_stage2(vcpu->arch.hw_mmu, vcpu->arch.hw_mmu->arch);
14309cf57ebSDavid Brazdil 	__activate_traps(vcpu);
14409cf57ebSDavid Brazdil 
145f5e30680SMarc Zyngier 	__kvm_adjust_pc(vcpu);
146cdb5e02eSMarc Zyngier 
14709cf57ebSDavid Brazdil 	sysreg_restore_guest_state_vhe(guest_ctxt);
14809cf57ebSDavid Brazdil 	__debug_switch_to_guest(vcpu);
14909cf57ebSDavid Brazdil 
15009cf57ebSDavid Brazdil 	do {
15109cf57ebSDavid Brazdil 		/* Jump in the fire! */
152b619d9aaSAndrew Scull 		exit_code = __guest_enter(vcpu);
15309cf57ebSDavid Brazdil 
15409cf57ebSDavid Brazdil 		/* And we're baaack! */
15509cf57ebSDavid Brazdil 	} while (fixup_guest_exit(vcpu, &exit_code));
15609cf57ebSDavid Brazdil 
15709cf57ebSDavid Brazdil 	sysreg_save_guest_state_vhe(guest_ctxt);
15809cf57ebSDavid Brazdil 
15909cf57ebSDavid Brazdil 	__deactivate_traps(vcpu);
16009cf57ebSDavid Brazdil 
16109cf57ebSDavid Brazdil 	sysreg_restore_host_state_vhe(host_ctxt);
16209cf57ebSDavid Brazdil 
16309cf57ebSDavid Brazdil 	if (vcpu->arch.flags & KVM_ARM64_FP_ENABLED)
16409cf57ebSDavid Brazdil 		__fpsimd_save_fpexc32(vcpu);
16509cf57ebSDavid Brazdil 
16609cf57ebSDavid Brazdil 	__debug_switch_to_host(vcpu);
16709cf57ebSDavid Brazdil 
16809cf57ebSDavid Brazdil 	return exit_code;
16909cf57ebSDavid Brazdil }
17009cf57ebSDavid Brazdil NOKPROBE_SYMBOL(__kvm_vcpu_run_vhe);
17109cf57ebSDavid Brazdil 
17209cf57ebSDavid Brazdil int __kvm_vcpu_run(struct kvm_vcpu *vcpu)
17309cf57ebSDavid Brazdil {
17409cf57ebSDavid Brazdil 	int ret;
17509cf57ebSDavid Brazdil 
17609cf57ebSDavid Brazdil 	local_daif_mask();
17709cf57ebSDavid Brazdil 
17809cf57ebSDavid Brazdil 	/*
17909cf57ebSDavid Brazdil 	 * Having IRQs masked via PMR when entering the guest means the GIC
18009cf57ebSDavid Brazdil 	 * will not signal the CPU of interrupts of lower priority, and the
18109cf57ebSDavid Brazdil 	 * only way to get out will be via guest exceptions.
18209cf57ebSDavid Brazdil 	 * Naturally, we want to avoid this.
18309cf57ebSDavid Brazdil 	 *
18409cf57ebSDavid Brazdil 	 * local_daif_mask() already sets GIC_PRIO_PSR_I_SET, we just need a
18509cf57ebSDavid Brazdil 	 * dsb to ensure the redistributor is forwards EL2 IRQs to the CPU.
18609cf57ebSDavid Brazdil 	 */
18709cf57ebSDavid Brazdil 	pmr_sync();
18809cf57ebSDavid Brazdil 
18909cf57ebSDavid Brazdil 	ret = __kvm_vcpu_run_vhe(vcpu);
19009cf57ebSDavid Brazdil 
19109cf57ebSDavid Brazdil 	/*
19209cf57ebSDavid Brazdil 	 * local_daif_restore() takes care to properly restore PSTATE.DAIF
19309cf57ebSDavid Brazdil 	 * and the GIC PMR if the host is using IRQ priorities.
19409cf57ebSDavid Brazdil 	 */
19509cf57ebSDavid Brazdil 	local_daif_restore(DAIF_PROCCTX_NOIRQ);
19609cf57ebSDavid Brazdil 
19709cf57ebSDavid Brazdil 	/*
19809cf57ebSDavid Brazdil 	 * When we exit from the guest we change a number of CPU configuration
19909cf57ebSDavid Brazdil 	 * parameters, such as traps.  Make sure these changes take effect
20009cf57ebSDavid Brazdil 	 * before running the host or additional guests.
20109cf57ebSDavid Brazdil 	 */
20209cf57ebSDavid Brazdil 	isb();
20309cf57ebSDavid Brazdil 
20409cf57ebSDavid Brazdil 	return ret;
20509cf57ebSDavid Brazdil }
20609cf57ebSDavid Brazdil 
2076a0259edSAndrew Scull static void __hyp_call_panic(u64 spsr, u64 elr, u64 par)
20809cf57ebSDavid Brazdil {
2096a0259edSAndrew Scull 	struct kvm_cpu_context *host_ctxt;
21009cf57ebSDavid Brazdil 	struct kvm_vcpu *vcpu;
2116a0259edSAndrew Scull 
21214ef9d04SMarc Zyngier 	host_ctxt = &this_cpu_ptr(&kvm_host_data)->host_ctxt;
21309cf57ebSDavid Brazdil 	vcpu = host_ctxt->__hyp_running_vcpu;
21409cf57ebSDavid Brazdil 
21509cf57ebSDavid Brazdil 	__deactivate_traps(vcpu);
21609cf57ebSDavid Brazdil 	sysreg_restore_host_state_vhe(host_ctxt);
21709cf57ebSDavid Brazdil 
218aec0fae6SAndrew Scull 	panic("HYP panic:\nPS:%08llx PC:%016llx ESR:%08llx\nFAR:%016llx HPFAR:%016llx PAR:%016llx\nVCPU:%p\n",
21909cf57ebSDavid Brazdil 	      spsr, elr,
22009cf57ebSDavid Brazdil 	      read_sysreg_el2(SYS_ESR), read_sysreg_el2(SYS_FAR),
22109cf57ebSDavid Brazdil 	      read_sysreg(hpfar_el2), par, vcpu);
22209cf57ebSDavid Brazdil }
22309cf57ebSDavid Brazdil NOKPROBE_SYMBOL(__hyp_call_panic);
22409cf57ebSDavid Brazdil 
2256a0259edSAndrew Scull void __noreturn hyp_panic(void)
22609cf57ebSDavid Brazdil {
22709cf57ebSDavid Brazdil 	u64 spsr = read_sysreg_el2(SYS_SPSR);
22809cf57ebSDavid Brazdil 	u64 elr = read_sysreg_el2(SYS_ELR);
22996d389caSRob Herring 	u64 par = read_sysreg_par();
23009cf57ebSDavid Brazdil 
2316a0259edSAndrew Scull 	__hyp_call_panic(spsr, elr, par);
23209cf57ebSDavid Brazdil 	unreachable();
23309cf57ebSDavid Brazdil }
234e9ee186bSJames Morse 
235e9ee186bSJames Morse asmlinkage void kvm_unexpected_el2_exception(void)
236e9ee186bSJames Morse {
237e9ee186bSJames Morse 	return __kvm_unexpected_el2_exception();
238e9ee186bSJames Morse }
239