xref: /openbmc/linux/arch/arm64/kernel/setup.c (revision 0bf757c7)
19703d9d7SCatalin Marinas /*
29703d9d7SCatalin Marinas  * Based on arch/arm/kernel/setup.c
39703d9d7SCatalin Marinas  *
49703d9d7SCatalin Marinas  * Copyright (C) 1995-2001 Russell King
59703d9d7SCatalin Marinas  * Copyright (C) 2012 ARM Ltd.
69703d9d7SCatalin Marinas  *
79703d9d7SCatalin Marinas  * This program is free software; you can redistribute it and/or modify
89703d9d7SCatalin Marinas  * it under the terms of the GNU General Public License version 2 as
99703d9d7SCatalin Marinas  * published by the Free Software Foundation.
109703d9d7SCatalin Marinas  *
119703d9d7SCatalin Marinas  * This program is distributed in the hope that it will be useful,
129703d9d7SCatalin Marinas  * but WITHOUT ANY WARRANTY; without even the implied warranty of
139703d9d7SCatalin Marinas  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
149703d9d7SCatalin Marinas  * GNU General Public License for more details.
159703d9d7SCatalin Marinas  *
169703d9d7SCatalin Marinas  * You should have received a copy of the GNU General Public License
179703d9d7SCatalin Marinas  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
189703d9d7SCatalin Marinas  */
199703d9d7SCatalin Marinas 
209703d9d7SCatalin Marinas #include <linux/export.h>
219703d9d7SCatalin Marinas #include <linux/kernel.h>
229703d9d7SCatalin Marinas #include <linux/stddef.h>
239703d9d7SCatalin Marinas #include <linux/ioport.h>
249703d9d7SCatalin Marinas #include <linux/delay.h>
259703d9d7SCatalin Marinas #include <linux/utsname.h>
269703d9d7SCatalin Marinas #include <linux/initrd.h>
279703d9d7SCatalin Marinas #include <linux/console.h>
289703d9d7SCatalin Marinas #include <linux/bootmem.h>
299703d9d7SCatalin Marinas #include <linux/seq_file.h>
309703d9d7SCatalin Marinas #include <linux/screen_info.h>
319703d9d7SCatalin Marinas #include <linux/init.h>
329703d9d7SCatalin Marinas #include <linux/kexec.h>
339703d9d7SCatalin Marinas #include <linux/crash_dump.h>
349703d9d7SCatalin Marinas #include <linux/root_dev.h>
35de79a64dSCatalin Marinas #include <linux/clk-provider.h>
369703d9d7SCatalin Marinas #include <linux/cpu.h>
379703d9d7SCatalin Marinas #include <linux/interrupt.h>
389703d9d7SCatalin Marinas #include <linux/smp.h>
399703d9d7SCatalin Marinas #include <linux/fs.h>
409703d9d7SCatalin Marinas #include <linux/proc_fs.h>
419703d9d7SCatalin Marinas #include <linux/memblock.h>
429703d9d7SCatalin Marinas #include <linux/of_fdt.h>
43d6bafb9bSCatalin Marinas #include <linux/of_platform.h>
449703d9d7SCatalin Marinas 
459703d9d7SCatalin Marinas #include <asm/cputype.h>
469703d9d7SCatalin Marinas #include <asm/elf.h>
479703d9d7SCatalin Marinas #include <asm/cputable.h>
48e8765b26SMark Rutland #include <asm/cpu_ops.h>
499703d9d7SCatalin Marinas #include <asm/sections.h>
509703d9d7SCatalin Marinas #include <asm/setup.h>
514c7aa002SJavi Merino #include <asm/smp_plat.h>
529703d9d7SCatalin Marinas #include <asm/cacheflush.h>
539703d9d7SCatalin Marinas #include <asm/tlbflush.h>
549703d9d7SCatalin Marinas #include <asm/traps.h>
559703d9d7SCatalin Marinas #include <asm/memblock.h>
56e790f1deSWill Deacon #include <asm/psci.h>
579703d9d7SCatalin Marinas 
589703d9d7SCatalin Marinas unsigned int processor_id;
599703d9d7SCatalin Marinas EXPORT_SYMBOL(processor_id);
609703d9d7SCatalin Marinas 
6125804e6aSSteve Capper unsigned long elf_hwcap __read_mostly;
629703d9d7SCatalin Marinas EXPORT_SYMBOL_GPL(elf_hwcap);
639703d9d7SCatalin Marinas 
6446efe547SSudeep KarkadaNagesha #ifdef CONFIG_COMPAT
6546efe547SSudeep KarkadaNagesha #define COMPAT_ELF_HWCAP_DEFAULT	\
6646efe547SSudeep KarkadaNagesha 				(COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
6746efe547SSudeep KarkadaNagesha 				 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
6846efe547SSudeep KarkadaNagesha 				 COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
6946efe547SSudeep KarkadaNagesha 				 COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
7046efe547SSudeep KarkadaNagesha 				 COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV)
7146efe547SSudeep KarkadaNagesha unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
7228964d32SArd Biesheuvel unsigned int compat_elf_hwcap2 __read_mostly;
7346efe547SSudeep KarkadaNagesha #endif
7446efe547SSudeep KarkadaNagesha 
759703d9d7SCatalin Marinas static const char *cpu_name;
769703d9d7SCatalin Marinas static const char *machine_name;
779703d9d7SCatalin Marinas phys_addr_t __fdt_pointer __initdata;
789703d9d7SCatalin Marinas 
799703d9d7SCatalin Marinas /*
809703d9d7SCatalin Marinas  * Standard memory resources
819703d9d7SCatalin Marinas  */
829703d9d7SCatalin Marinas static struct resource mem_res[] = {
839703d9d7SCatalin Marinas 	{
849703d9d7SCatalin Marinas 		.name = "Kernel code",
859703d9d7SCatalin Marinas 		.start = 0,
869703d9d7SCatalin Marinas 		.end = 0,
879703d9d7SCatalin Marinas 		.flags = IORESOURCE_MEM
889703d9d7SCatalin Marinas 	},
899703d9d7SCatalin Marinas 	{
909703d9d7SCatalin Marinas 		.name = "Kernel data",
919703d9d7SCatalin Marinas 		.start = 0,
929703d9d7SCatalin Marinas 		.end = 0,
939703d9d7SCatalin Marinas 		.flags = IORESOURCE_MEM
949703d9d7SCatalin Marinas 	}
959703d9d7SCatalin Marinas };
969703d9d7SCatalin Marinas 
979703d9d7SCatalin Marinas #define kernel_code mem_res[0]
989703d9d7SCatalin Marinas #define kernel_data mem_res[1]
999703d9d7SCatalin Marinas 
1009703d9d7SCatalin Marinas void __init early_print(const char *str, ...)
1019703d9d7SCatalin Marinas {
1029703d9d7SCatalin Marinas 	char buf[256];
1039703d9d7SCatalin Marinas 	va_list ap;
1049703d9d7SCatalin Marinas 
1059703d9d7SCatalin Marinas 	va_start(ap, str);
1069703d9d7SCatalin Marinas 	vsnprintf(buf, sizeof(buf), str, ap);
1079703d9d7SCatalin Marinas 	va_end(ap);
1089703d9d7SCatalin Marinas 
1099703d9d7SCatalin Marinas 	printk("%s", buf);
1109703d9d7SCatalin Marinas }
1119703d9d7SCatalin Marinas 
11271586276SWill Deacon void __init smp_setup_processor_id(void)
11371586276SWill Deacon {
11471586276SWill Deacon 	/*
11571586276SWill Deacon 	 * clear __my_cpu_offset on boot CPU to avoid hang caused by
11671586276SWill Deacon 	 * using percpu variable early, for example, lockdep will
11771586276SWill Deacon 	 * access percpu variable inside lock_release
11871586276SWill Deacon 	 */
11971586276SWill Deacon 	set_my_cpu_offset(0);
12071586276SWill Deacon }
12171586276SWill Deacon 
1226e15d0e0SSudeep KarkadaNagesha bool arch_match_cpu_phys_id(int cpu, u64 phys_id)
1236e15d0e0SSudeep KarkadaNagesha {
1246e15d0e0SSudeep KarkadaNagesha 	return phys_id == cpu_logical_map(cpu);
1256e15d0e0SSudeep KarkadaNagesha }
1266e15d0e0SSudeep KarkadaNagesha 
127976d7d3fSLorenzo Pieralisi struct mpidr_hash mpidr_hash;
128976d7d3fSLorenzo Pieralisi #ifdef CONFIG_SMP
129976d7d3fSLorenzo Pieralisi /**
130976d7d3fSLorenzo Pieralisi  * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
131976d7d3fSLorenzo Pieralisi  *			  level in order to build a linear index from an
132976d7d3fSLorenzo Pieralisi  *			  MPIDR value. Resulting algorithm is a collision
133976d7d3fSLorenzo Pieralisi  *			  free hash carried out through shifting and ORing
134976d7d3fSLorenzo Pieralisi  */
135976d7d3fSLorenzo Pieralisi static void __init smp_build_mpidr_hash(void)
136976d7d3fSLorenzo Pieralisi {
137976d7d3fSLorenzo Pieralisi 	u32 i, affinity, fs[4], bits[4], ls;
138976d7d3fSLorenzo Pieralisi 	u64 mask = 0;
139976d7d3fSLorenzo Pieralisi 	/*
140976d7d3fSLorenzo Pieralisi 	 * Pre-scan the list of MPIDRS and filter out bits that do
141976d7d3fSLorenzo Pieralisi 	 * not contribute to affinity levels, ie they never toggle.
142976d7d3fSLorenzo Pieralisi 	 */
143976d7d3fSLorenzo Pieralisi 	for_each_possible_cpu(i)
144976d7d3fSLorenzo Pieralisi 		mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
145976d7d3fSLorenzo Pieralisi 	pr_debug("mask of set bits %#llx\n", mask);
146976d7d3fSLorenzo Pieralisi 	/*
147976d7d3fSLorenzo Pieralisi 	 * Find and stash the last and first bit set at all affinity levels to
148976d7d3fSLorenzo Pieralisi 	 * check how many bits are required to represent them.
149976d7d3fSLorenzo Pieralisi 	 */
150976d7d3fSLorenzo Pieralisi 	for (i = 0; i < 4; i++) {
151976d7d3fSLorenzo Pieralisi 		affinity = MPIDR_AFFINITY_LEVEL(mask, i);
152976d7d3fSLorenzo Pieralisi 		/*
153976d7d3fSLorenzo Pieralisi 		 * Find the MSB bit and LSB bits position
154976d7d3fSLorenzo Pieralisi 		 * to determine how many bits are required
155976d7d3fSLorenzo Pieralisi 		 * to express the affinity level.
156976d7d3fSLorenzo Pieralisi 		 */
157976d7d3fSLorenzo Pieralisi 		ls = fls(affinity);
158976d7d3fSLorenzo Pieralisi 		fs[i] = affinity ? ffs(affinity) - 1 : 0;
159976d7d3fSLorenzo Pieralisi 		bits[i] = ls - fs[i];
160976d7d3fSLorenzo Pieralisi 	}
161976d7d3fSLorenzo Pieralisi 	/*
162976d7d3fSLorenzo Pieralisi 	 * An index can be created from the MPIDR_EL1 by isolating the
163976d7d3fSLorenzo Pieralisi 	 * significant bits at each affinity level and by shifting
164976d7d3fSLorenzo Pieralisi 	 * them in order to compress the 32 bits values space to a
165976d7d3fSLorenzo Pieralisi 	 * compressed set of values. This is equivalent to hashing
166976d7d3fSLorenzo Pieralisi 	 * the MPIDR_EL1 through shifting and ORing. It is a collision free
167976d7d3fSLorenzo Pieralisi 	 * hash though not minimal since some levels might contain a number
168976d7d3fSLorenzo Pieralisi 	 * of CPUs that is not an exact power of 2 and their bit
169976d7d3fSLorenzo Pieralisi 	 * representation might contain holes, eg MPIDR_EL1[7:0] = {0x2, 0x80}.
170976d7d3fSLorenzo Pieralisi 	 */
171976d7d3fSLorenzo Pieralisi 	mpidr_hash.shift_aff[0] = MPIDR_LEVEL_SHIFT(0) + fs[0];
172976d7d3fSLorenzo Pieralisi 	mpidr_hash.shift_aff[1] = MPIDR_LEVEL_SHIFT(1) + fs[1] - bits[0];
173976d7d3fSLorenzo Pieralisi 	mpidr_hash.shift_aff[2] = MPIDR_LEVEL_SHIFT(2) + fs[2] -
174976d7d3fSLorenzo Pieralisi 						(bits[1] + bits[0]);
175976d7d3fSLorenzo Pieralisi 	mpidr_hash.shift_aff[3] = MPIDR_LEVEL_SHIFT(3) +
176976d7d3fSLorenzo Pieralisi 				  fs[3] - (bits[2] + bits[1] + bits[0]);
177976d7d3fSLorenzo Pieralisi 	mpidr_hash.mask = mask;
178976d7d3fSLorenzo Pieralisi 	mpidr_hash.bits = bits[3] + bits[2] + bits[1] + bits[0];
179976d7d3fSLorenzo Pieralisi 	pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] aff3[%u] mask[%#llx] bits[%u]\n",
180976d7d3fSLorenzo Pieralisi 		mpidr_hash.shift_aff[0],
181976d7d3fSLorenzo Pieralisi 		mpidr_hash.shift_aff[1],
182976d7d3fSLorenzo Pieralisi 		mpidr_hash.shift_aff[2],
183976d7d3fSLorenzo Pieralisi 		mpidr_hash.shift_aff[3],
184976d7d3fSLorenzo Pieralisi 		mpidr_hash.mask,
185976d7d3fSLorenzo Pieralisi 		mpidr_hash.bits);
186976d7d3fSLorenzo Pieralisi 	/*
187976d7d3fSLorenzo Pieralisi 	 * 4x is an arbitrary value used to warn on a hash table much bigger
188976d7d3fSLorenzo Pieralisi 	 * than expected on most systems.
189976d7d3fSLorenzo Pieralisi 	 */
190976d7d3fSLorenzo Pieralisi 	if (mpidr_hash_size() > 4 * num_possible_cpus())
191976d7d3fSLorenzo Pieralisi 		pr_warn("Large number of MPIDR hash buckets detected\n");
192976d7d3fSLorenzo Pieralisi 	__flush_dcache_area(&mpidr_hash, sizeof(struct mpidr_hash));
193976d7d3fSLorenzo Pieralisi }
194976d7d3fSLorenzo Pieralisi #endif
195976d7d3fSLorenzo Pieralisi 
1969703d9d7SCatalin Marinas static void __init setup_processor(void)
1979703d9d7SCatalin Marinas {
1989703d9d7SCatalin Marinas 	struct cpu_info *cpu_info;
1994bff28ccSSteve Capper 	u64 features, block;
2009703d9d7SCatalin Marinas 
2019703d9d7SCatalin Marinas 	cpu_info = lookup_processor_type(read_cpuid_id());
2029703d9d7SCatalin Marinas 	if (!cpu_info) {
2039703d9d7SCatalin Marinas 		printk("CPU configuration botched (ID %08x), unable to continue.\n",
2049703d9d7SCatalin Marinas 		       read_cpuid_id());
2059703d9d7SCatalin Marinas 		while (1);
2069703d9d7SCatalin Marinas 	}
2079703d9d7SCatalin Marinas 
2089703d9d7SCatalin Marinas 	cpu_name = cpu_info->cpu_name;
2099703d9d7SCatalin Marinas 
2109703d9d7SCatalin Marinas 	printk("CPU: %s [%08x] revision %d\n",
2119703d9d7SCatalin Marinas 	       cpu_name, read_cpuid_id(), read_cpuid_id() & 15);
2129703d9d7SCatalin Marinas 
21394ed1f2cSWill Deacon 	sprintf(init_utsname()->machine, ELF_PLATFORM);
2149703d9d7SCatalin Marinas 	elf_hwcap = 0;
2154bff28ccSSteve Capper 
2164bff28ccSSteve Capper 	/*
2174bff28ccSSteve Capper 	 * ID_AA64ISAR0_EL1 contains 4-bit wide signed feature blocks.
2184bff28ccSSteve Capper 	 * The blocks we test below represent incremental functionality
2194bff28ccSSteve Capper 	 * for non-negative values. Negative values are reserved.
2204bff28ccSSteve Capper 	 */
2214bff28ccSSteve Capper 	features = read_cpuid(ID_AA64ISAR0_EL1);
2224bff28ccSSteve Capper 	block = (features >> 4) & 0xf;
2234bff28ccSSteve Capper 	if (!(block & 0x8)) {
2244bff28ccSSteve Capper 		switch (block) {
2254bff28ccSSteve Capper 		default:
2264bff28ccSSteve Capper 		case 2:
2274bff28ccSSteve Capper 			elf_hwcap |= HWCAP_PMULL;
2284bff28ccSSteve Capper 		case 1:
2294bff28ccSSteve Capper 			elf_hwcap |= HWCAP_AES;
2304bff28ccSSteve Capper 		case 0:
2314bff28ccSSteve Capper 			break;
2324bff28ccSSteve Capper 		}
2334bff28ccSSteve Capper 	}
2344bff28ccSSteve Capper 
2354bff28ccSSteve Capper 	block = (features >> 8) & 0xf;
2364bff28ccSSteve Capper 	if (block && !(block & 0x8))
2374bff28ccSSteve Capper 		elf_hwcap |= HWCAP_SHA1;
2384bff28ccSSteve Capper 
2394bff28ccSSteve Capper 	block = (features >> 12) & 0xf;
2404bff28ccSSteve Capper 	if (block && !(block & 0x8))
2414bff28ccSSteve Capper 		elf_hwcap |= HWCAP_SHA2;
2424bff28ccSSteve Capper 
2434bff28ccSSteve Capper 	block = (features >> 16) & 0xf;
2444bff28ccSSteve Capper 	if (block && !(block & 0x8))
2454bff28ccSSteve Capper 		elf_hwcap |= HWCAP_CRC32;
2464cf761cdSArd Biesheuvel 
2474cf761cdSArd Biesheuvel #ifdef CONFIG_COMPAT
2484cf761cdSArd Biesheuvel 	/*
2494cf761cdSArd Biesheuvel 	 * ID_ISAR5_EL1 carries similar information as above, but pertaining to
2504cf761cdSArd Biesheuvel 	 * the Aarch32 32-bit execution state.
2514cf761cdSArd Biesheuvel 	 */
2524cf761cdSArd Biesheuvel 	features = read_cpuid(ID_ISAR5_EL1);
2534cf761cdSArd Biesheuvel 	block = (features >> 4) & 0xf;
2544cf761cdSArd Biesheuvel 	if (!(block & 0x8)) {
2554cf761cdSArd Biesheuvel 		switch (block) {
2564cf761cdSArd Biesheuvel 		default:
2574cf761cdSArd Biesheuvel 		case 2:
2584cf761cdSArd Biesheuvel 			compat_elf_hwcap2 |= COMPAT_HWCAP2_PMULL;
2594cf761cdSArd Biesheuvel 		case 1:
2604cf761cdSArd Biesheuvel 			compat_elf_hwcap2 |= COMPAT_HWCAP2_AES;
2614cf761cdSArd Biesheuvel 		case 0:
2624cf761cdSArd Biesheuvel 			break;
2634cf761cdSArd Biesheuvel 		}
2644cf761cdSArd Biesheuvel 	}
2654cf761cdSArd Biesheuvel 
2664cf761cdSArd Biesheuvel 	block = (features >> 8) & 0xf;
2674cf761cdSArd Biesheuvel 	if (block && !(block & 0x8))
2684cf761cdSArd Biesheuvel 		compat_elf_hwcap2 |= COMPAT_HWCAP2_SHA1;
2694cf761cdSArd Biesheuvel 
2704cf761cdSArd Biesheuvel 	block = (features >> 12) & 0xf;
2714cf761cdSArd Biesheuvel 	if (block && !(block & 0x8))
2724cf761cdSArd Biesheuvel 		compat_elf_hwcap2 |= COMPAT_HWCAP2_SHA2;
2734cf761cdSArd Biesheuvel 
2744cf761cdSArd Biesheuvel 	block = (features >> 16) & 0xf;
2754cf761cdSArd Biesheuvel 	if (block && !(block & 0x8))
2764cf761cdSArd Biesheuvel 		compat_elf_hwcap2 |= COMPAT_HWCAP2_CRC32;
2774cf761cdSArd Biesheuvel #endif
2789703d9d7SCatalin Marinas }
2799703d9d7SCatalin Marinas 
2809703d9d7SCatalin Marinas static void __init setup_machine_fdt(phys_addr_t dt_phys)
2819703d9d7SCatalin Marinas {
282d5189cc5SRob Herring 	if (!dt_phys || !early_init_dt_scan(phys_to_virt(dt_phys))) {
2839703d9d7SCatalin Marinas 		early_print("\n"
2849703d9d7SCatalin Marinas 			"Error: invalid device tree blob at physical address 0x%p (virtual address 0x%p)\n"
285d5189cc5SRob Herring 			"The dtb must be 8-byte aligned and passed in the first 512MB of memory\n"
2869703d9d7SCatalin Marinas 			"\nPlease check your bootloader.\n",
287d5189cc5SRob Herring 			dt_phys, phys_to_virt(dt_phys));
2889703d9d7SCatalin Marinas 
2899703d9d7SCatalin Marinas 		while (true)
2909703d9d7SCatalin Marinas 			cpu_relax();
2919703d9d7SCatalin Marinas 	}
2929703d9d7SCatalin Marinas 
293f2b99bccSRob Herring 	machine_name = of_flat_dt_get_machine_name();
2949703d9d7SCatalin Marinas }
2959703d9d7SCatalin Marinas 
2969703d9d7SCatalin Marinas /*
2979703d9d7SCatalin Marinas  * Limit the memory size that was specified via FDT.
2989703d9d7SCatalin Marinas  */
2999703d9d7SCatalin Marinas static int __init early_mem(char *p)
3009703d9d7SCatalin Marinas {
3019703d9d7SCatalin Marinas 	phys_addr_t limit;
3029703d9d7SCatalin Marinas 
3039703d9d7SCatalin Marinas 	if (!p)
3049703d9d7SCatalin Marinas 		return 1;
3059703d9d7SCatalin Marinas 
3069703d9d7SCatalin Marinas 	limit = memparse(p, &p) & PAGE_MASK;
3079703d9d7SCatalin Marinas 	pr_notice("Memory limited to %lldMB\n", limit >> 20);
3089703d9d7SCatalin Marinas 
3099703d9d7SCatalin Marinas 	memblock_enforce_memory_limit(limit);
3109703d9d7SCatalin Marinas 
3119703d9d7SCatalin Marinas 	return 0;
3129703d9d7SCatalin Marinas }
3139703d9d7SCatalin Marinas early_param("mem", early_mem);
3149703d9d7SCatalin Marinas 
3159703d9d7SCatalin Marinas static void __init request_standard_resources(void)
3169703d9d7SCatalin Marinas {
3179703d9d7SCatalin Marinas 	struct memblock_region *region;
3189703d9d7SCatalin Marinas 	struct resource *res;
3199703d9d7SCatalin Marinas 
3209703d9d7SCatalin Marinas 	kernel_code.start   = virt_to_phys(_text);
3219703d9d7SCatalin Marinas 	kernel_code.end     = virt_to_phys(_etext - 1);
3229703d9d7SCatalin Marinas 	kernel_data.start   = virt_to_phys(_sdata);
3239703d9d7SCatalin Marinas 	kernel_data.end     = virt_to_phys(_end - 1);
3249703d9d7SCatalin Marinas 
3259703d9d7SCatalin Marinas 	for_each_memblock(memory, region) {
3269703d9d7SCatalin Marinas 		res = alloc_bootmem_low(sizeof(*res));
3279703d9d7SCatalin Marinas 		res->name  = "System RAM";
3289703d9d7SCatalin Marinas 		res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
3299703d9d7SCatalin Marinas 		res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
3309703d9d7SCatalin Marinas 		res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3319703d9d7SCatalin Marinas 
3329703d9d7SCatalin Marinas 		request_resource(&iomem_resource, res);
3339703d9d7SCatalin Marinas 
3349703d9d7SCatalin Marinas 		if (kernel_code.start >= res->start &&
3359703d9d7SCatalin Marinas 		    kernel_code.end <= res->end)
3369703d9d7SCatalin Marinas 			request_resource(res, &kernel_code);
3379703d9d7SCatalin Marinas 		if (kernel_data.start >= res->start &&
3389703d9d7SCatalin Marinas 		    kernel_data.end <= res->end)
3399703d9d7SCatalin Marinas 			request_resource(res, &kernel_data);
3409703d9d7SCatalin Marinas 	}
3419703d9d7SCatalin Marinas }
3429703d9d7SCatalin Marinas 
3434c7aa002SJavi Merino u64 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = INVALID_HWID };
3444c7aa002SJavi Merino 
3459703d9d7SCatalin Marinas void __init setup_arch(char **cmdline_p)
3469703d9d7SCatalin Marinas {
347b3bf6aa7SCatalin Marinas 	/*
348b3bf6aa7SCatalin Marinas 	 * Unmask asynchronous aborts early to catch possible system errors.
349b3bf6aa7SCatalin Marinas 	 */
350b3bf6aa7SCatalin Marinas 	local_async_enable();
351b3bf6aa7SCatalin Marinas 
3529703d9d7SCatalin Marinas 	setup_processor();
3539703d9d7SCatalin Marinas 
3549703d9d7SCatalin Marinas 	setup_machine_fdt(__fdt_pointer);
3559703d9d7SCatalin Marinas 
3569703d9d7SCatalin Marinas 	init_mm.start_code = (unsigned long) _text;
3579703d9d7SCatalin Marinas 	init_mm.end_code   = (unsigned long) _etext;
3589703d9d7SCatalin Marinas 	init_mm.end_data   = (unsigned long) _edata;
3599703d9d7SCatalin Marinas 	init_mm.brk	   = (unsigned long) _end;
3609703d9d7SCatalin Marinas 
3619703d9d7SCatalin Marinas 	*cmdline_p = boot_command_line;
3629703d9d7SCatalin Marinas 
3630bf757c7SMark Salter 	init_mem_pgprot();
3640bf757c7SMark Salter 
3659703d9d7SCatalin Marinas 	parse_early_param();
3669703d9d7SCatalin Marinas 
3679703d9d7SCatalin Marinas 	arm64_memblock_init();
3689703d9d7SCatalin Marinas 
3699703d9d7SCatalin Marinas 	paging_init();
3709703d9d7SCatalin Marinas 	request_standard_resources();
3719703d9d7SCatalin Marinas 
3729703d9d7SCatalin Marinas 	unflatten_device_tree();
3739703d9d7SCatalin Marinas 
374e790f1deSWill Deacon 	psci_init();
375e790f1deSWill Deacon 
3764c7aa002SJavi Merino 	cpu_logical_map(0) = read_cpuid_mpidr() & MPIDR_HWID_BITMASK;
377e8765b26SMark Rutland 	cpu_read_bootcpu_ops();
3789703d9d7SCatalin Marinas #ifdef CONFIG_SMP
3799703d9d7SCatalin Marinas 	smp_init_cpus();
380976d7d3fSLorenzo Pieralisi 	smp_build_mpidr_hash();
3819703d9d7SCatalin Marinas #endif
3829703d9d7SCatalin Marinas 
3839703d9d7SCatalin Marinas #ifdef CONFIG_VT
3849703d9d7SCatalin Marinas #if defined(CONFIG_VGA_CONSOLE)
3859703d9d7SCatalin Marinas 	conswitchp = &vga_con;
3869703d9d7SCatalin Marinas #elif defined(CONFIG_DUMMY_CONSOLE)
3879703d9d7SCatalin Marinas 	conswitchp = &dummy_con;
3889703d9d7SCatalin Marinas #endif
3899703d9d7SCatalin Marinas #endif
3909703d9d7SCatalin Marinas }
3919703d9d7SCatalin Marinas 
392c560ecfeSCatalin Marinas static int __init arm64_device_init(void)
393de79a64dSCatalin Marinas {
394de79a64dSCatalin Marinas 	of_clk_init(NULL);
395c560ecfeSCatalin Marinas 	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
396de79a64dSCatalin Marinas 	return 0;
397de79a64dSCatalin Marinas }
398c560ecfeSCatalin Marinas arch_initcall(arm64_device_init);
399de79a64dSCatalin Marinas 
4009703d9d7SCatalin Marinas static DEFINE_PER_CPU(struct cpu, cpu_data);
4019703d9d7SCatalin Marinas 
4029703d9d7SCatalin Marinas static int __init topology_init(void)
4039703d9d7SCatalin Marinas {
4049703d9d7SCatalin Marinas 	int i;
4059703d9d7SCatalin Marinas 
4069703d9d7SCatalin Marinas 	for_each_possible_cpu(i) {
4079703d9d7SCatalin Marinas 		struct cpu *cpu = &per_cpu(cpu_data, i);
4089703d9d7SCatalin Marinas 		cpu->hotpluggable = 1;
4099703d9d7SCatalin Marinas 		register_cpu(cpu, i);
4109703d9d7SCatalin Marinas 	}
4119703d9d7SCatalin Marinas 
4129703d9d7SCatalin Marinas 	return 0;
4139703d9d7SCatalin Marinas }
4149703d9d7SCatalin Marinas subsys_initcall(topology_init);
4159703d9d7SCatalin Marinas 
4169703d9d7SCatalin Marinas static const char *hwcap_str[] = {
4179703d9d7SCatalin Marinas 	"fp",
4189703d9d7SCatalin Marinas 	"asimd",
41946efe547SSudeep KarkadaNagesha 	"evtstrm",
4204bff28ccSSteve Capper 	"aes",
4214bff28ccSSteve Capper 	"pmull",
4224bff28ccSSteve Capper 	"sha1",
4234bff28ccSSteve Capper 	"sha2",
4244bff28ccSSteve Capper 	"crc32",
4259703d9d7SCatalin Marinas 	NULL
4269703d9d7SCatalin Marinas };
4279703d9d7SCatalin Marinas 
4289703d9d7SCatalin Marinas static int c_show(struct seq_file *m, void *v)
4299703d9d7SCatalin Marinas {
4309703d9d7SCatalin Marinas 	int i;
4319703d9d7SCatalin Marinas 
4329703d9d7SCatalin Marinas 	seq_printf(m, "Processor\t: %s rev %d (%s)\n",
4339703d9d7SCatalin Marinas 		   cpu_name, read_cpuid_id() & 15, ELF_PLATFORM);
4349703d9d7SCatalin Marinas 
4359703d9d7SCatalin Marinas 	for_each_online_cpu(i) {
4369703d9d7SCatalin Marinas 		/*
4379703d9d7SCatalin Marinas 		 * glibc reads /proc/cpuinfo to determine the number of
4389703d9d7SCatalin Marinas 		 * online processors, looking for lines beginning with
4399703d9d7SCatalin Marinas 		 * "processor".  Give glibc what it expects.
4409703d9d7SCatalin Marinas 		 */
4419703d9d7SCatalin Marinas #ifdef CONFIG_SMP
4429703d9d7SCatalin Marinas 		seq_printf(m, "processor\t: %d\n", i);
4439703d9d7SCatalin Marinas #endif
4449703d9d7SCatalin Marinas 	}
4459703d9d7SCatalin Marinas 
4469703d9d7SCatalin Marinas 	/* dump out the processor features */
4479703d9d7SCatalin Marinas 	seq_puts(m, "Features\t: ");
4489703d9d7SCatalin Marinas 
4499703d9d7SCatalin Marinas 	for (i = 0; hwcap_str[i]; i++)
4509703d9d7SCatalin Marinas 		if (elf_hwcap & (1 << i))
4519703d9d7SCatalin Marinas 			seq_printf(m, "%s ", hwcap_str[i]);
4529703d9d7SCatalin Marinas 
4539703d9d7SCatalin Marinas 	seq_printf(m, "\nCPU implementer\t: 0x%02x\n", read_cpuid_id() >> 24);
4549703d9d7SCatalin Marinas 	seq_printf(m, "CPU architecture: AArch64\n");
4559703d9d7SCatalin Marinas 	seq_printf(m, "CPU variant\t: 0x%x\n", (read_cpuid_id() >> 20) & 15);
4569703d9d7SCatalin Marinas 	seq_printf(m, "CPU part\t: 0x%03x\n", (read_cpuid_id() >> 4) & 0xfff);
4579703d9d7SCatalin Marinas 	seq_printf(m, "CPU revision\t: %d\n", read_cpuid_id() & 15);
4589703d9d7SCatalin Marinas 
4599703d9d7SCatalin Marinas 	seq_puts(m, "\n");
4609703d9d7SCatalin Marinas 
4619703d9d7SCatalin Marinas 	seq_printf(m, "Hardware\t: %s\n", machine_name);
4629703d9d7SCatalin Marinas 
4639703d9d7SCatalin Marinas 	return 0;
4649703d9d7SCatalin Marinas }
4659703d9d7SCatalin Marinas 
4669703d9d7SCatalin Marinas static void *c_start(struct seq_file *m, loff_t *pos)
4679703d9d7SCatalin Marinas {
4689703d9d7SCatalin Marinas 	return *pos < 1 ? (void *)1 : NULL;
4699703d9d7SCatalin Marinas }
4709703d9d7SCatalin Marinas 
4719703d9d7SCatalin Marinas static void *c_next(struct seq_file *m, void *v, loff_t *pos)
4729703d9d7SCatalin Marinas {
4739703d9d7SCatalin Marinas 	++*pos;
4749703d9d7SCatalin Marinas 	return NULL;
4759703d9d7SCatalin Marinas }
4769703d9d7SCatalin Marinas 
4779703d9d7SCatalin Marinas static void c_stop(struct seq_file *m, void *v)
4789703d9d7SCatalin Marinas {
4799703d9d7SCatalin Marinas }
4809703d9d7SCatalin Marinas 
4819703d9d7SCatalin Marinas const struct seq_operations cpuinfo_op = {
4829703d9d7SCatalin Marinas 	.start	= c_start,
4839703d9d7SCatalin Marinas 	.next	= c_next,
4849703d9d7SCatalin Marinas 	.stop	= c_stop,
4859703d9d7SCatalin Marinas 	.show	= c_show
4869703d9d7SCatalin Marinas };
487