1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * Macros for accessing system registers with older binutils. 4 * 5 * Copyright (C) 2014 ARM Ltd. 6 * Author: Catalin Marinas <catalin.marinas@arm.com> 7 */ 8 9 #ifndef __ASM_SYSREG_H 10 #define __ASM_SYSREG_H 11 12 #include <linux/bits.h> 13 #include <linux/stringify.h> 14 #include <linux/kasan-tags.h> 15 16 #include <asm/gpr-num.h> 17 18 /* 19 * ARMv8 ARM reserves the following encoding for system registers: 20 * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview", 21 * C5.2, version:ARM DDI 0487A.f) 22 * [20-19] : Op0 23 * [18-16] : Op1 24 * [15-12] : CRn 25 * [11-8] : CRm 26 * [7-5] : Op2 27 */ 28 #define Op0_shift 19 29 #define Op0_mask 0x3 30 #define Op1_shift 16 31 #define Op1_mask 0x7 32 #define CRn_shift 12 33 #define CRn_mask 0xf 34 #define CRm_shift 8 35 #define CRm_mask 0xf 36 #define Op2_shift 5 37 #define Op2_mask 0x7 38 39 #define sys_reg(op0, op1, crn, crm, op2) \ 40 (((op0) << Op0_shift) | ((op1) << Op1_shift) | \ 41 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \ 42 ((op2) << Op2_shift)) 43 44 #define sys_insn sys_reg 45 46 #define sys_reg_Op0(id) (((id) >> Op0_shift) & Op0_mask) 47 #define sys_reg_Op1(id) (((id) >> Op1_shift) & Op1_mask) 48 #define sys_reg_CRn(id) (((id) >> CRn_shift) & CRn_mask) 49 #define sys_reg_CRm(id) (((id) >> CRm_shift) & CRm_mask) 50 #define sys_reg_Op2(id) (((id) >> Op2_shift) & Op2_mask) 51 52 #ifndef CONFIG_BROKEN_GAS_INST 53 54 #ifdef __ASSEMBLY__ 55 // The space separator is omitted so that __emit_inst(x) can be parsed as 56 // either an assembler directive or an assembler macro argument. 57 #define __emit_inst(x) .inst(x) 58 #else 59 #define __emit_inst(x) ".inst " __stringify((x)) "\n\t" 60 #endif 61 62 #else /* CONFIG_BROKEN_GAS_INST */ 63 64 #ifndef CONFIG_CPU_BIG_ENDIAN 65 #define __INSTR_BSWAP(x) (x) 66 #else /* CONFIG_CPU_BIG_ENDIAN */ 67 #define __INSTR_BSWAP(x) ((((x) << 24) & 0xff000000) | \ 68 (((x) << 8) & 0x00ff0000) | \ 69 (((x) >> 8) & 0x0000ff00) | \ 70 (((x) >> 24) & 0x000000ff)) 71 #endif /* CONFIG_CPU_BIG_ENDIAN */ 72 73 #ifdef __ASSEMBLY__ 74 #define __emit_inst(x) .long __INSTR_BSWAP(x) 75 #else /* __ASSEMBLY__ */ 76 #define __emit_inst(x) ".long " __stringify(__INSTR_BSWAP(x)) "\n\t" 77 #endif /* __ASSEMBLY__ */ 78 79 #endif /* CONFIG_BROKEN_GAS_INST */ 80 81 /* 82 * Instructions for modifying PSTATE fields. 83 * As per Arm ARM for v8-A, Section "C.5.1.3 op0 == 0b00, architectural hints, 84 * barriers and CLREX, and PSTATE access", ARM DDI 0487 C.a, system instructions 85 * for accessing PSTATE fields have the following encoding: 86 * Op0 = 0, CRn = 4 87 * Op1, Op2 encodes the PSTATE field modified and defines the constraints. 88 * CRm = Imm4 for the instruction. 89 * Rt = 0x1f 90 */ 91 #define pstate_field(op1, op2) ((op1) << Op1_shift | (op2) << Op2_shift) 92 #define PSTATE_Imm_shift CRm_shift 93 94 #define PSTATE_PAN pstate_field(0, 4) 95 #define PSTATE_UAO pstate_field(0, 3) 96 #define PSTATE_SSBS pstate_field(3, 1) 97 #define PSTATE_TCO pstate_field(3, 4) 98 99 #define SET_PSTATE_PAN(x) __emit_inst(0xd500401f | PSTATE_PAN | ((!!x) << PSTATE_Imm_shift)) 100 #define SET_PSTATE_UAO(x) __emit_inst(0xd500401f | PSTATE_UAO | ((!!x) << PSTATE_Imm_shift)) 101 #define SET_PSTATE_SSBS(x) __emit_inst(0xd500401f | PSTATE_SSBS | ((!!x) << PSTATE_Imm_shift)) 102 #define SET_PSTATE_TCO(x) __emit_inst(0xd500401f | PSTATE_TCO | ((!!x) << PSTATE_Imm_shift)) 103 104 #define set_pstate_pan(x) asm volatile(SET_PSTATE_PAN(x)) 105 #define set_pstate_uao(x) asm volatile(SET_PSTATE_UAO(x)) 106 #define set_pstate_ssbs(x) asm volatile(SET_PSTATE_SSBS(x)) 107 108 #define __SYS_BARRIER_INSN(CRm, op2, Rt) \ 109 __emit_inst(0xd5000000 | sys_insn(0, 3, 3, (CRm), (op2)) | ((Rt) & 0x1f)) 110 111 #define SB_BARRIER_INSN __SYS_BARRIER_INSN(0, 7, 31) 112 113 #define SYS_DC_ISW sys_insn(1, 0, 7, 6, 2) 114 #define SYS_DC_CSW sys_insn(1, 0, 7, 10, 2) 115 #define SYS_DC_CISW sys_insn(1, 0, 7, 14, 2) 116 117 /* 118 * System registers, organised loosely by encoding but grouped together 119 * where the architected name contains an index. e.g. ID_MMFR<n>_EL1. 120 */ 121 #define SYS_OSDTRRX_EL1 sys_reg(2, 0, 0, 0, 2) 122 #define SYS_MDCCINT_EL1 sys_reg(2, 0, 0, 2, 0) 123 #define SYS_MDSCR_EL1 sys_reg(2, 0, 0, 2, 2) 124 #define SYS_OSDTRTX_EL1 sys_reg(2, 0, 0, 3, 2) 125 #define SYS_OSECCR_EL1 sys_reg(2, 0, 0, 6, 2) 126 #define SYS_DBGBVRn_EL1(n) sys_reg(2, 0, 0, n, 4) 127 #define SYS_DBGBCRn_EL1(n) sys_reg(2, 0, 0, n, 5) 128 #define SYS_DBGWVRn_EL1(n) sys_reg(2, 0, 0, n, 6) 129 #define SYS_DBGWCRn_EL1(n) sys_reg(2, 0, 0, n, 7) 130 #define SYS_MDRAR_EL1 sys_reg(2, 0, 1, 0, 0) 131 132 #define SYS_OSLAR_EL1 sys_reg(2, 0, 1, 0, 4) 133 #define SYS_OSLAR_OSLK BIT(0) 134 135 #define SYS_OSLSR_EL1 sys_reg(2, 0, 1, 1, 4) 136 #define SYS_OSLSR_OSLM_MASK (BIT(3) | BIT(0)) 137 #define SYS_OSLSR_OSLM_NI 0 138 #define SYS_OSLSR_OSLM_IMPLEMENTED BIT(3) 139 #define SYS_OSLSR_OSLK BIT(1) 140 141 #define SYS_OSDLR_EL1 sys_reg(2, 0, 1, 3, 4) 142 #define SYS_DBGPRCR_EL1 sys_reg(2, 0, 1, 4, 4) 143 #define SYS_DBGCLAIMSET_EL1 sys_reg(2, 0, 7, 8, 6) 144 #define SYS_DBGCLAIMCLR_EL1 sys_reg(2, 0, 7, 9, 6) 145 #define SYS_DBGAUTHSTATUS_EL1 sys_reg(2, 0, 7, 14, 6) 146 #define SYS_MDCCSR_EL0 sys_reg(2, 3, 0, 1, 0) 147 #define SYS_DBGDTR_EL0 sys_reg(2, 3, 0, 4, 0) 148 #define SYS_DBGDTRRX_EL0 sys_reg(2, 3, 0, 5, 0) 149 #define SYS_DBGDTRTX_EL0 sys_reg(2, 3, 0, 5, 0) 150 #define SYS_DBGVCR32_EL2 sys_reg(2, 4, 0, 7, 0) 151 152 #define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0) 153 #define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5) 154 #define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6) 155 156 #define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0) 157 #define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1) 158 #define SYS_ID_PFR2_EL1 sys_reg(3, 0, 0, 3, 4) 159 #define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2) 160 #define SYS_ID_DFR1_EL1 sys_reg(3, 0, 0, 3, 5) 161 #define SYS_ID_AFR0_EL1 sys_reg(3, 0, 0, 1, 3) 162 #define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4) 163 #define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5) 164 #define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6) 165 #define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7) 166 #define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6) 167 #define SYS_ID_MMFR5_EL1 sys_reg(3, 0, 0, 3, 6) 168 169 #define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0) 170 #define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1) 171 #define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2) 172 #define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3) 173 #define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4) 174 #define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5) 175 #define SYS_ID_ISAR6_EL1 sys_reg(3, 0, 0, 2, 7) 176 177 #define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0) 178 #define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1) 179 #define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2) 180 181 #define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0) 182 #define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1) 183 #define SYS_ID_AA64ZFR0_EL1 sys_reg(3, 0, 0, 4, 4) 184 185 #define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0) 186 #define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1) 187 188 #define SYS_ID_AA64AFR0_EL1 sys_reg(3, 0, 0, 5, 4) 189 #define SYS_ID_AA64AFR1_EL1 sys_reg(3, 0, 0, 5, 5) 190 191 #define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0) 192 #define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1) 193 #define SYS_ID_AA64ISAR2_EL1 sys_reg(3, 0, 0, 6, 2) 194 195 #define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0) 196 #define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1) 197 #define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2) 198 199 #define SYS_SCTLR_EL1 sys_reg(3, 0, 1, 0, 0) 200 #define SYS_ACTLR_EL1 sys_reg(3, 0, 1, 0, 1) 201 #define SYS_CPACR_EL1 sys_reg(3, 0, 1, 0, 2) 202 #define SYS_RGSR_EL1 sys_reg(3, 0, 1, 0, 5) 203 #define SYS_GCR_EL1 sys_reg(3, 0, 1, 0, 6) 204 205 #define SYS_ZCR_EL1 sys_reg(3, 0, 1, 2, 0) 206 #define SYS_TRFCR_EL1 sys_reg(3, 0, 1, 2, 1) 207 208 #define SYS_TTBR0_EL1 sys_reg(3, 0, 2, 0, 0) 209 #define SYS_TTBR1_EL1 sys_reg(3, 0, 2, 0, 1) 210 #define SYS_TCR_EL1 sys_reg(3, 0, 2, 0, 2) 211 212 #define SYS_APIAKEYLO_EL1 sys_reg(3, 0, 2, 1, 0) 213 #define SYS_APIAKEYHI_EL1 sys_reg(3, 0, 2, 1, 1) 214 #define SYS_APIBKEYLO_EL1 sys_reg(3, 0, 2, 1, 2) 215 #define SYS_APIBKEYHI_EL1 sys_reg(3, 0, 2, 1, 3) 216 217 #define SYS_APDAKEYLO_EL1 sys_reg(3, 0, 2, 2, 0) 218 #define SYS_APDAKEYHI_EL1 sys_reg(3, 0, 2, 2, 1) 219 #define SYS_APDBKEYLO_EL1 sys_reg(3, 0, 2, 2, 2) 220 #define SYS_APDBKEYHI_EL1 sys_reg(3, 0, 2, 2, 3) 221 222 #define SYS_APGAKEYLO_EL1 sys_reg(3, 0, 2, 3, 0) 223 #define SYS_APGAKEYHI_EL1 sys_reg(3, 0, 2, 3, 1) 224 225 #define SYS_SPSR_EL1 sys_reg(3, 0, 4, 0, 0) 226 #define SYS_ELR_EL1 sys_reg(3, 0, 4, 0, 1) 227 228 #define SYS_ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0) 229 230 #define SYS_AFSR0_EL1 sys_reg(3, 0, 5, 1, 0) 231 #define SYS_AFSR1_EL1 sys_reg(3, 0, 5, 1, 1) 232 #define SYS_ESR_EL1 sys_reg(3, 0, 5, 2, 0) 233 234 #define SYS_ERRIDR_EL1 sys_reg(3, 0, 5, 3, 0) 235 #define SYS_ERRSELR_EL1 sys_reg(3, 0, 5, 3, 1) 236 #define SYS_ERXFR_EL1 sys_reg(3, 0, 5, 4, 0) 237 #define SYS_ERXCTLR_EL1 sys_reg(3, 0, 5, 4, 1) 238 #define SYS_ERXSTATUS_EL1 sys_reg(3, 0, 5, 4, 2) 239 #define SYS_ERXADDR_EL1 sys_reg(3, 0, 5, 4, 3) 240 #define SYS_ERXMISC0_EL1 sys_reg(3, 0, 5, 5, 0) 241 #define SYS_ERXMISC1_EL1 sys_reg(3, 0, 5, 5, 1) 242 #define SYS_TFSR_EL1 sys_reg(3, 0, 5, 6, 0) 243 #define SYS_TFSRE0_EL1 sys_reg(3, 0, 5, 6, 1) 244 245 #define SYS_FAR_EL1 sys_reg(3, 0, 6, 0, 0) 246 #define SYS_PAR_EL1 sys_reg(3, 0, 7, 4, 0) 247 248 #define SYS_PAR_EL1_F BIT(0) 249 #define SYS_PAR_EL1_FST GENMASK(6, 1) 250 251 /*** Statistical Profiling Extension ***/ 252 /* ID registers */ 253 #define SYS_PMSIDR_EL1 sys_reg(3, 0, 9, 9, 7) 254 #define SYS_PMSIDR_EL1_FE_SHIFT 0 255 #define SYS_PMSIDR_EL1_FT_SHIFT 1 256 #define SYS_PMSIDR_EL1_FL_SHIFT 2 257 #define SYS_PMSIDR_EL1_ARCHINST_SHIFT 3 258 #define SYS_PMSIDR_EL1_LDS_SHIFT 4 259 #define SYS_PMSIDR_EL1_ERND_SHIFT 5 260 #define SYS_PMSIDR_EL1_INTERVAL_SHIFT 8 261 #define SYS_PMSIDR_EL1_INTERVAL_MASK 0xfUL 262 #define SYS_PMSIDR_EL1_MAXSIZE_SHIFT 12 263 #define SYS_PMSIDR_EL1_MAXSIZE_MASK 0xfUL 264 #define SYS_PMSIDR_EL1_COUNTSIZE_SHIFT 16 265 #define SYS_PMSIDR_EL1_COUNTSIZE_MASK 0xfUL 266 267 #define SYS_PMBIDR_EL1 sys_reg(3, 0, 9, 10, 7) 268 #define SYS_PMBIDR_EL1_ALIGN_SHIFT 0 269 #define SYS_PMBIDR_EL1_ALIGN_MASK 0xfU 270 #define SYS_PMBIDR_EL1_P_SHIFT 4 271 #define SYS_PMBIDR_EL1_F_SHIFT 5 272 273 /* Sampling controls */ 274 #define SYS_PMSCR_EL1 sys_reg(3, 0, 9, 9, 0) 275 #define SYS_PMSCR_EL1_E0SPE_SHIFT 0 276 #define SYS_PMSCR_EL1_E1SPE_SHIFT 1 277 #define SYS_PMSCR_EL1_CX_SHIFT 3 278 #define SYS_PMSCR_EL1_PA_SHIFT 4 279 #define SYS_PMSCR_EL1_TS_SHIFT 5 280 #define SYS_PMSCR_EL1_PCT_SHIFT 6 281 282 #define SYS_PMSCR_EL2 sys_reg(3, 4, 9, 9, 0) 283 #define SYS_PMSCR_EL2_E0HSPE_SHIFT 0 284 #define SYS_PMSCR_EL2_E2SPE_SHIFT 1 285 #define SYS_PMSCR_EL2_CX_SHIFT 3 286 #define SYS_PMSCR_EL2_PA_SHIFT 4 287 #define SYS_PMSCR_EL2_TS_SHIFT 5 288 #define SYS_PMSCR_EL2_PCT_SHIFT 6 289 290 #define SYS_PMSICR_EL1 sys_reg(3, 0, 9, 9, 2) 291 292 #define SYS_PMSIRR_EL1 sys_reg(3, 0, 9, 9, 3) 293 #define SYS_PMSIRR_EL1_RND_SHIFT 0 294 #define SYS_PMSIRR_EL1_INTERVAL_SHIFT 8 295 #define SYS_PMSIRR_EL1_INTERVAL_MASK 0xffffffUL 296 297 /* Filtering controls */ 298 #define SYS_PMSNEVFR_EL1 sys_reg(3, 0, 9, 9, 1) 299 300 #define SYS_PMSFCR_EL1 sys_reg(3, 0, 9, 9, 4) 301 #define SYS_PMSFCR_EL1_FE_SHIFT 0 302 #define SYS_PMSFCR_EL1_FT_SHIFT 1 303 #define SYS_PMSFCR_EL1_FL_SHIFT 2 304 #define SYS_PMSFCR_EL1_B_SHIFT 16 305 #define SYS_PMSFCR_EL1_LD_SHIFT 17 306 #define SYS_PMSFCR_EL1_ST_SHIFT 18 307 308 #define SYS_PMSEVFR_EL1 sys_reg(3, 0, 9, 9, 5) 309 #define SYS_PMSEVFR_EL1_RES0_8_2 \ 310 (GENMASK_ULL(47, 32) | GENMASK_ULL(23, 16) | GENMASK_ULL(11, 8) |\ 311 BIT_ULL(6) | BIT_ULL(4) | BIT_ULL(2) | BIT_ULL(0)) 312 #define SYS_PMSEVFR_EL1_RES0_8_3 \ 313 (SYS_PMSEVFR_EL1_RES0_8_2 & ~(BIT_ULL(18) | BIT_ULL(17) | BIT_ULL(11))) 314 315 #define SYS_PMSLATFR_EL1 sys_reg(3, 0, 9, 9, 6) 316 #define SYS_PMSLATFR_EL1_MINLAT_SHIFT 0 317 318 /* Buffer controls */ 319 #define SYS_PMBLIMITR_EL1 sys_reg(3, 0, 9, 10, 0) 320 #define SYS_PMBLIMITR_EL1_E_SHIFT 0 321 #define SYS_PMBLIMITR_EL1_FM_SHIFT 1 322 #define SYS_PMBLIMITR_EL1_FM_MASK 0x3UL 323 #define SYS_PMBLIMITR_EL1_FM_STOP_IRQ (0 << SYS_PMBLIMITR_EL1_FM_SHIFT) 324 325 #define SYS_PMBPTR_EL1 sys_reg(3, 0, 9, 10, 1) 326 327 /* Buffer error reporting */ 328 #define SYS_PMBSR_EL1 sys_reg(3, 0, 9, 10, 3) 329 #define SYS_PMBSR_EL1_COLL_SHIFT 16 330 #define SYS_PMBSR_EL1_S_SHIFT 17 331 #define SYS_PMBSR_EL1_EA_SHIFT 18 332 #define SYS_PMBSR_EL1_DL_SHIFT 19 333 #define SYS_PMBSR_EL1_EC_SHIFT 26 334 #define SYS_PMBSR_EL1_EC_MASK 0x3fUL 335 336 #define SYS_PMBSR_EL1_EC_BUF (0x0UL << SYS_PMBSR_EL1_EC_SHIFT) 337 #define SYS_PMBSR_EL1_EC_FAULT_S1 (0x24UL << SYS_PMBSR_EL1_EC_SHIFT) 338 #define SYS_PMBSR_EL1_EC_FAULT_S2 (0x25UL << SYS_PMBSR_EL1_EC_SHIFT) 339 340 #define SYS_PMBSR_EL1_FAULT_FSC_SHIFT 0 341 #define SYS_PMBSR_EL1_FAULT_FSC_MASK 0x3fUL 342 343 #define SYS_PMBSR_EL1_BUF_BSC_SHIFT 0 344 #define SYS_PMBSR_EL1_BUF_BSC_MASK 0x3fUL 345 346 #define SYS_PMBSR_EL1_BUF_BSC_FULL (0x1UL << SYS_PMBSR_EL1_BUF_BSC_SHIFT) 347 348 /*** End of Statistical Profiling Extension ***/ 349 350 /* 351 * TRBE Registers 352 */ 353 #define SYS_TRBLIMITR_EL1 sys_reg(3, 0, 9, 11, 0) 354 #define SYS_TRBPTR_EL1 sys_reg(3, 0, 9, 11, 1) 355 #define SYS_TRBBASER_EL1 sys_reg(3, 0, 9, 11, 2) 356 #define SYS_TRBSR_EL1 sys_reg(3, 0, 9, 11, 3) 357 #define SYS_TRBMAR_EL1 sys_reg(3, 0, 9, 11, 4) 358 #define SYS_TRBTRG_EL1 sys_reg(3, 0, 9, 11, 6) 359 #define SYS_TRBIDR_EL1 sys_reg(3, 0, 9, 11, 7) 360 361 #define TRBLIMITR_LIMIT_MASK GENMASK_ULL(51, 0) 362 #define TRBLIMITR_LIMIT_SHIFT 12 363 #define TRBLIMITR_NVM BIT(5) 364 #define TRBLIMITR_TRIG_MODE_MASK GENMASK(1, 0) 365 #define TRBLIMITR_TRIG_MODE_SHIFT 3 366 #define TRBLIMITR_FILL_MODE_MASK GENMASK(1, 0) 367 #define TRBLIMITR_FILL_MODE_SHIFT 1 368 #define TRBLIMITR_ENABLE BIT(0) 369 #define TRBPTR_PTR_MASK GENMASK_ULL(63, 0) 370 #define TRBPTR_PTR_SHIFT 0 371 #define TRBBASER_BASE_MASK GENMASK_ULL(51, 0) 372 #define TRBBASER_BASE_SHIFT 12 373 #define TRBSR_EC_MASK GENMASK(5, 0) 374 #define TRBSR_EC_SHIFT 26 375 #define TRBSR_IRQ BIT(22) 376 #define TRBSR_TRG BIT(21) 377 #define TRBSR_WRAP BIT(20) 378 #define TRBSR_ABORT BIT(18) 379 #define TRBSR_STOP BIT(17) 380 #define TRBSR_MSS_MASK GENMASK(15, 0) 381 #define TRBSR_MSS_SHIFT 0 382 #define TRBSR_BSC_MASK GENMASK(5, 0) 383 #define TRBSR_BSC_SHIFT 0 384 #define TRBSR_FSC_MASK GENMASK(5, 0) 385 #define TRBSR_FSC_SHIFT 0 386 #define TRBMAR_SHARE_MASK GENMASK(1, 0) 387 #define TRBMAR_SHARE_SHIFT 8 388 #define TRBMAR_OUTER_MASK GENMASK(3, 0) 389 #define TRBMAR_OUTER_SHIFT 4 390 #define TRBMAR_INNER_MASK GENMASK(3, 0) 391 #define TRBMAR_INNER_SHIFT 0 392 #define TRBTRG_TRG_MASK GENMASK(31, 0) 393 #define TRBTRG_TRG_SHIFT 0 394 #define TRBIDR_FLAG BIT(5) 395 #define TRBIDR_PROG BIT(4) 396 #define TRBIDR_ALIGN_MASK GENMASK(3, 0) 397 #define TRBIDR_ALIGN_SHIFT 0 398 399 #define SYS_PMINTENSET_EL1 sys_reg(3, 0, 9, 14, 1) 400 #define SYS_PMINTENCLR_EL1 sys_reg(3, 0, 9, 14, 2) 401 402 #define SYS_PMMIR_EL1 sys_reg(3, 0, 9, 14, 6) 403 404 #define SYS_MAIR_EL1 sys_reg(3, 0, 10, 2, 0) 405 #define SYS_AMAIR_EL1 sys_reg(3, 0, 10, 3, 0) 406 407 #define SYS_LORSA_EL1 sys_reg(3, 0, 10, 4, 0) 408 #define SYS_LOREA_EL1 sys_reg(3, 0, 10, 4, 1) 409 #define SYS_LORN_EL1 sys_reg(3, 0, 10, 4, 2) 410 #define SYS_LORC_EL1 sys_reg(3, 0, 10, 4, 3) 411 #define SYS_LORID_EL1 sys_reg(3, 0, 10, 4, 7) 412 413 #define SYS_VBAR_EL1 sys_reg(3, 0, 12, 0, 0) 414 #define SYS_DISR_EL1 sys_reg(3, 0, 12, 1, 1) 415 416 #define SYS_ICC_IAR0_EL1 sys_reg(3, 0, 12, 8, 0) 417 #define SYS_ICC_EOIR0_EL1 sys_reg(3, 0, 12, 8, 1) 418 #define SYS_ICC_HPPIR0_EL1 sys_reg(3, 0, 12, 8, 2) 419 #define SYS_ICC_BPR0_EL1 sys_reg(3, 0, 12, 8, 3) 420 #define SYS_ICC_AP0Rn_EL1(n) sys_reg(3, 0, 12, 8, 4 | n) 421 #define SYS_ICC_AP0R0_EL1 SYS_ICC_AP0Rn_EL1(0) 422 #define SYS_ICC_AP0R1_EL1 SYS_ICC_AP0Rn_EL1(1) 423 #define SYS_ICC_AP0R2_EL1 SYS_ICC_AP0Rn_EL1(2) 424 #define SYS_ICC_AP0R3_EL1 SYS_ICC_AP0Rn_EL1(3) 425 #define SYS_ICC_AP1Rn_EL1(n) sys_reg(3, 0, 12, 9, n) 426 #define SYS_ICC_AP1R0_EL1 SYS_ICC_AP1Rn_EL1(0) 427 #define SYS_ICC_AP1R1_EL1 SYS_ICC_AP1Rn_EL1(1) 428 #define SYS_ICC_AP1R2_EL1 SYS_ICC_AP1Rn_EL1(2) 429 #define SYS_ICC_AP1R3_EL1 SYS_ICC_AP1Rn_EL1(3) 430 #define SYS_ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1) 431 #define SYS_ICC_RPR_EL1 sys_reg(3, 0, 12, 11, 3) 432 #define SYS_ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5) 433 #define SYS_ICC_ASGI1R_EL1 sys_reg(3, 0, 12, 11, 6) 434 #define SYS_ICC_SGI0R_EL1 sys_reg(3, 0, 12, 11, 7) 435 #define SYS_ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0) 436 #define SYS_ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1) 437 #define SYS_ICC_HPPIR1_EL1 sys_reg(3, 0, 12, 12, 2) 438 #define SYS_ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3) 439 #define SYS_ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4) 440 #define SYS_ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5) 441 #define SYS_ICC_IGRPEN0_EL1 sys_reg(3, 0, 12, 12, 6) 442 #define SYS_ICC_IGRPEN1_EL1 sys_reg(3, 0, 12, 12, 7) 443 444 #define SYS_CONTEXTIDR_EL1 sys_reg(3, 0, 13, 0, 1) 445 #define SYS_TPIDR_EL1 sys_reg(3, 0, 13, 0, 4) 446 447 #define SYS_SCXTNUM_EL1 sys_reg(3, 0, 13, 0, 7) 448 449 #define SYS_CNTKCTL_EL1 sys_reg(3, 0, 14, 1, 0) 450 451 #define SYS_CCSIDR_EL1 sys_reg(3, 1, 0, 0, 0) 452 #define SYS_CLIDR_EL1 sys_reg(3, 1, 0, 0, 1) 453 #define SYS_GMID_EL1 sys_reg(3, 1, 0, 0, 4) 454 #define SYS_AIDR_EL1 sys_reg(3, 1, 0, 0, 7) 455 456 #define SYS_CSSELR_EL1 sys_reg(3, 2, 0, 0, 0) 457 458 #define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1) 459 #define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7) 460 461 #define SYS_RNDR_EL0 sys_reg(3, 3, 2, 4, 0) 462 #define SYS_RNDRRS_EL0 sys_reg(3, 3, 2, 4, 1) 463 464 #define SYS_PMCR_EL0 sys_reg(3, 3, 9, 12, 0) 465 #define SYS_PMCNTENSET_EL0 sys_reg(3, 3, 9, 12, 1) 466 #define SYS_PMCNTENCLR_EL0 sys_reg(3, 3, 9, 12, 2) 467 #define SYS_PMOVSCLR_EL0 sys_reg(3, 3, 9, 12, 3) 468 #define SYS_PMSWINC_EL0 sys_reg(3, 3, 9, 12, 4) 469 #define SYS_PMSELR_EL0 sys_reg(3, 3, 9, 12, 5) 470 #define SYS_PMCEID0_EL0 sys_reg(3, 3, 9, 12, 6) 471 #define SYS_PMCEID1_EL0 sys_reg(3, 3, 9, 12, 7) 472 #define SYS_PMCCNTR_EL0 sys_reg(3, 3, 9, 13, 0) 473 #define SYS_PMXEVTYPER_EL0 sys_reg(3, 3, 9, 13, 1) 474 #define SYS_PMXEVCNTR_EL0 sys_reg(3, 3, 9, 13, 2) 475 #define SYS_PMUSERENR_EL0 sys_reg(3, 3, 9, 14, 0) 476 #define SYS_PMOVSSET_EL0 sys_reg(3, 3, 9, 14, 3) 477 478 #define SYS_TPIDR_EL0 sys_reg(3, 3, 13, 0, 2) 479 #define SYS_TPIDRRO_EL0 sys_reg(3, 3, 13, 0, 3) 480 481 #define SYS_SCXTNUM_EL0 sys_reg(3, 3, 13, 0, 7) 482 483 /* Definitions for system register interface to AMU for ARMv8.4 onwards */ 484 #define SYS_AM_EL0(crm, op2) sys_reg(3, 3, 13, (crm), (op2)) 485 #define SYS_AMCR_EL0 SYS_AM_EL0(2, 0) 486 #define SYS_AMCFGR_EL0 SYS_AM_EL0(2, 1) 487 #define SYS_AMCGCR_EL0 SYS_AM_EL0(2, 2) 488 #define SYS_AMUSERENR_EL0 SYS_AM_EL0(2, 3) 489 #define SYS_AMCNTENCLR0_EL0 SYS_AM_EL0(2, 4) 490 #define SYS_AMCNTENSET0_EL0 SYS_AM_EL0(2, 5) 491 #define SYS_AMCNTENCLR1_EL0 SYS_AM_EL0(3, 0) 492 #define SYS_AMCNTENSET1_EL0 SYS_AM_EL0(3, 1) 493 494 /* 495 * Group 0 of activity monitors (architected): 496 * op0 op1 CRn CRm op2 497 * Counter: 11 011 1101 010:n<3> n<2:0> 498 * Type: 11 011 1101 011:n<3> n<2:0> 499 * n: 0-15 500 * 501 * Group 1 of activity monitors (auxiliary): 502 * op0 op1 CRn CRm op2 503 * Counter: 11 011 1101 110:n<3> n<2:0> 504 * Type: 11 011 1101 111:n<3> n<2:0> 505 * n: 0-15 506 */ 507 508 #define SYS_AMEVCNTR0_EL0(n) SYS_AM_EL0(4 + ((n) >> 3), (n) & 7) 509 #define SYS_AMEVTYPER0_EL0(n) SYS_AM_EL0(6 + ((n) >> 3), (n) & 7) 510 #define SYS_AMEVCNTR1_EL0(n) SYS_AM_EL0(12 + ((n) >> 3), (n) & 7) 511 #define SYS_AMEVTYPER1_EL0(n) SYS_AM_EL0(14 + ((n) >> 3), (n) & 7) 512 513 /* AMU v1: Fixed (architecturally defined) activity monitors */ 514 #define SYS_AMEVCNTR0_CORE_EL0 SYS_AMEVCNTR0_EL0(0) 515 #define SYS_AMEVCNTR0_CONST_EL0 SYS_AMEVCNTR0_EL0(1) 516 #define SYS_AMEVCNTR0_INST_RET_EL0 SYS_AMEVCNTR0_EL0(2) 517 #define SYS_AMEVCNTR0_MEM_STALL SYS_AMEVCNTR0_EL0(3) 518 519 #define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0) 520 521 #define SYS_CNTPCTSS_EL0 sys_reg(3, 3, 14, 0, 5) 522 #define SYS_CNTVCTSS_EL0 sys_reg(3, 3, 14, 0, 6) 523 524 #define SYS_CNTP_TVAL_EL0 sys_reg(3, 3, 14, 2, 0) 525 #define SYS_CNTP_CTL_EL0 sys_reg(3, 3, 14, 2, 1) 526 #define SYS_CNTP_CVAL_EL0 sys_reg(3, 3, 14, 2, 2) 527 528 #define SYS_CNTV_CTL_EL0 sys_reg(3, 3, 14, 3, 1) 529 #define SYS_CNTV_CVAL_EL0 sys_reg(3, 3, 14, 3, 2) 530 531 #define SYS_AARCH32_CNTP_TVAL sys_reg(0, 0, 14, 2, 0) 532 #define SYS_AARCH32_CNTP_CTL sys_reg(0, 0, 14, 2, 1) 533 #define SYS_AARCH32_CNTP_CVAL sys_reg(0, 2, 0, 14, 0) 534 535 #define __PMEV_op2(n) ((n) & 0x7) 536 #define __CNTR_CRm(n) (0x8 | (((n) >> 3) & 0x3)) 537 #define SYS_PMEVCNTRn_EL0(n) sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n)) 538 #define __TYPER_CRm(n) (0xc | (((n) >> 3) & 0x3)) 539 #define SYS_PMEVTYPERn_EL0(n) sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n)) 540 541 #define SYS_PMCCFILTR_EL0 sys_reg(3, 3, 14, 15, 7) 542 543 #define SYS_SCTLR_EL2 sys_reg(3, 4, 1, 0, 0) 544 #define SYS_HFGRTR_EL2 sys_reg(3, 4, 1, 1, 4) 545 #define SYS_HFGWTR_EL2 sys_reg(3, 4, 1, 1, 5) 546 #define SYS_HFGITR_EL2 sys_reg(3, 4, 1, 1, 6) 547 #define SYS_ZCR_EL2 sys_reg(3, 4, 1, 2, 0) 548 #define SYS_TRFCR_EL2 sys_reg(3, 4, 1, 2, 1) 549 #define SYS_DACR32_EL2 sys_reg(3, 4, 3, 0, 0) 550 #define SYS_HDFGRTR_EL2 sys_reg(3, 4, 3, 1, 4) 551 #define SYS_HDFGWTR_EL2 sys_reg(3, 4, 3, 1, 5) 552 #define SYS_HAFGRTR_EL2 sys_reg(3, 4, 3, 1, 6) 553 #define SYS_SPSR_EL2 sys_reg(3, 4, 4, 0, 0) 554 #define SYS_ELR_EL2 sys_reg(3, 4, 4, 0, 1) 555 #define SYS_IFSR32_EL2 sys_reg(3, 4, 5, 0, 1) 556 #define SYS_ESR_EL2 sys_reg(3, 4, 5, 2, 0) 557 #define SYS_VSESR_EL2 sys_reg(3, 4, 5, 2, 3) 558 #define SYS_FPEXC32_EL2 sys_reg(3, 4, 5, 3, 0) 559 #define SYS_TFSR_EL2 sys_reg(3, 4, 5, 6, 0) 560 #define SYS_FAR_EL2 sys_reg(3, 4, 6, 0, 0) 561 562 #define SYS_VDISR_EL2 sys_reg(3, 4, 12, 1, 1) 563 #define __SYS__AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x) 564 #define SYS_ICH_AP0R0_EL2 __SYS__AP0Rx_EL2(0) 565 #define SYS_ICH_AP0R1_EL2 __SYS__AP0Rx_EL2(1) 566 #define SYS_ICH_AP0R2_EL2 __SYS__AP0Rx_EL2(2) 567 #define SYS_ICH_AP0R3_EL2 __SYS__AP0Rx_EL2(3) 568 569 #define __SYS__AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x) 570 #define SYS_ICH_AP1R0_EL2 __SYS__AP1Rx_EL2(0) 571 #define SYS_ICH_AP1R1_EL2 __SYS__AP1Rx_EL2(1) 572 #define SYS_ICH_AP1R2_EL2 __SYS__AP1Rx_EL2(2) 573 #define SYS_ICH_AP1R3_EL2 __SYS__AP1Rx_EL2(3) 574 575 #define SYS_ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4) 576 #define SYS_ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5) 577 #define SYS_ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0) 578 #define SYS_ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1) 579 #define SYS_ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2) 580 #define SYS_ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3) 581 #define SYS_ICH_ELRSR_EL2 sys_reg(3, 4, 12, 11, 5) 582 #define SYS_ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7) 583 584 #define __SYS__LR0_EL2(x) sys_reg(3, 4, 12, 12, x) 585 #define SYS_ICH_LR0_EL2 __SYS__LR0_EL2(0) 586 #define SYS_ICH_LR1_EL2 __SYS__LR0_EL2(1) 587 #define SYS_ICH_LR2_EL2 __SYS__LR0_EL2(2) 588 #define SYS_ICH_LR3_EL2 __SYS__LR0_EL2(3) 589 #define SYS_ICH_LR4_EL2 __SYS__LR0_EL2(4) 590 #define SYS_ICH_LR5_EL2 __SYS__LR0_EL2(5) 591 #define SYS_ICH_LR6_EL2 __SYS__LR0_EL2(6) 592 #define SYS_ICH_LR7_EL2 __SYS__LR0_EL2(7) 593 594 #define __SYS__LR8_EL2(x) sys_reg(3, 4, 12, 13, x) 595 #define SYS_ICH_LR8_EL2 __SYS__LR8_EL2(0) 596 #define SYS_ICH_LR9_EL2 __SYS__LR8_EL2(1) 597 #define SYS_ICH_LR10_EL2 __SYS__LR8_EL2(2) 598 #define SYS_ICH_LR11_EL2 __SYS__LR8_EL2(3) 599 #define SYS_ICH_LR12_EL2 __SYS__LR8_EL2(4) 600 #define SYS_ICH_LR13_EL2 __SYS__LR8_EL2(5) 601 #define SYS_ICH_LR14_EL2 __SYS__LR8_EL2(6) 602 #define SYS_ICH_LR15_EL2 __SYS__LR8_EL2(7) 603 604 /* VHE encodings for architectural EL0/1 system registers */ 605 #define SYS_SCTLR_EL12 sys_reg(3, 5, 1, 0, 0) 606 #define SYS_CPACR_EL12 sys_reg(3, 5, 1, 0, 2) 607 #define SYS_ZCR_EL12 sys_reg(3, 5, 1, 2, 0) 608 #define SYS_TTBR0_EL12 sys_reg(3, 5, 2, 0, 0) 609 #define SYS_TTBR1_EL12 sys_reg(3, 5, 2, 0, 1) 610 #define SYS_TCR_EL12 sys_reg(3, 5, 2, 0, 2) 611 #define SYS_SPSR_EL12 sys_reg(3, 5, 4, 0, 0) 612 #define SYS_ELR_EL12 sys_reg(3, 5, 4, 0, 1) 613 #define SYS_AFSR0_EL12 sys_reg(3, 5, 5, 1, 0) 614 #define SYS_AFSR1_EL12 sys_reg(3, 5, 5, 1, 1) 615 #define SYS_ESR_EL12 sys_reg(3, 5, 5, 2, 0) 616 #define SYS_TFSR_EL12 sys_reg(3, 5, 5, 6, 0) 617 #define SYS_FAR_EL12 sys_reg(3, 5, 6, 0, 0) 618 #define SYS_MAIR_EL12 sys_reg(3, 5, 10, 2, 0) 619 #define SYS_AMAIR_EL12 sys_reg(3, 5, 10, 3, 0) 620 #define SYS_VBAR_EL12 sys_reg(3, 5, 12, 0, 0) 621 #define SYS_CONTEXTIDR_EL12 sys_reg(3, 5, 13, 0, 1) 622 #define SYS_CNTKCTL_EL12 sys_reg(3, 5, 14, 1, 0) 623 #define SYS_CNTP_TVAL_EL02 sys_reg(3, 5, 14, 2, 0) 624 #define SYS_CNTP_CTL_EL02 sys_reg(3, 5, 14, 2, 1) 625 #define SYS_CNTP_CVAL_EL02 sys_reg(3, 5, 14, 2, 2) 626 #define SYS_CNTV_TVAL_EL02 sys_reg(3, 5, 14, 3, 0) 627 #define SYS_CNTV_CTL_EL02 sys_reg(3, 5, 14, 3, 1) 628 #define SYS_CNTV_CVAL_EL02 sys_reg(3, 5, 14, 3, 2) 629 630 /* Common SCTLR_ELx flags. */ 631 #define SCTLR_ELx_DSSBS (BIT(44)) 632 #define SCTLR_ELx_ATA (BIT(43)) 633 634 #define SCTLR_ELx_TCF_SHIFT 40 635 #define SCTLR_ELx_TCF_NONE (UL(0x0) << SCTLR_ELx_TCF_SHIFT) 636 #define SCTLR_ELx_TCF_SYNC (UL(0x1) << SCTLR_ELx_TCF_SHIFT) 637 #define SCTLR_ELx_TCF_ASYNC (UL(0x2) << SCTLR_ELx_TCF_SHIFT) 638 #define SCTLR_ELx_TCF_ASYMM (UL(0x3) << SCTLR_ELx_TCF_SHIFT) 639 #define SCTLR_ELx_TCF_MASK (UL(0x3) << SCTLR_ELx_TCF_SHIFT) 640 641 #define SCTLR_ELx_ENIA_SHIFT 31 642 643 #define SCTLR_ELx_ITFSB (BIT(37)) 644 #define SCTLR_ELx_ENIA (BIT(SCTLR_ELx_ENIA_SHIFT)) 645 #define SCTLR_ELx_ENIB (BIT(30)) 646 #define SCTLR_ELx_ENDA (BIT(27)) 647 #define SCTLR_ELx_EE (BIT(25)) 648 #define SCTLR_ELx_IESB (BIT(21)) 649 #define SCTLR_ELx_WXN (BIT(19)) 650 #define SCTLR_ELx_ENDB (BIT(13)) 651 #define SCTLR_ELx_I (BIT(12)) 652 #define SCTLR_ELx_SA (BIT(3)) 653 #define SCTLR_ELx_C (BIT(2)) 654 #define SCTLR_ELx_A (BIT(1)) 655 #define SCTLR_ELx_M (BIT(0)) 656 657 /* SCTLR_EL2 specific flags. */ 658 #define SCTLR_EL2_RES1 ((BIT(4)) | (BIT(5)) | (BIT(11)) | (BIT(16)) | \ 659 (BIT(18)) | (BIT(22)) | (BIT(23)) | (BIT(28)) | \ 660 (BIT(29))) 661 662 #ifdef CONFIG_CPU_BIG_ENDIAN 663 #define ENDIAN_SET_EL2 SCTLR_ELx_EE 664 #else 665 #define ENDIAN_SET_EL2 0 666 #endif 667 668 #define INIT_SCTLR_EL2_MMU_ON \ 669 (SCTLR_ELx_M | SCTLR_ELx_C | SCTLR_ELx_SA | SCTLR_ELx_I | \ 670 SCTLR_ELx_IESB | SCTLR_ELx_WXN | ENDIAN_SET_EL2 | \ 671 SCTLR_ELx_ITFSB | SCTLR_EL2_RES1) 672 673 #define INIT_SCTLR_EL2_MMU_OFF \ 674 (SCTLR_EL2_RES1 | ENDIAN_SET_EL2) 675 676 /* SCTLR_EL1 specific flags. */ 677 #define SCTLR_EL1_EPAN (BIT(57)) 678 #define SCTLR_EL1_ATA0 (BIT(42)) 679 680 #define SCTLR_EL1_TCF0_SHIFT 38 681 #define SCTLR_EL1_TCF0_NONE (UL(0x0) << SCTLR_EL1_TCF0_SHIFT) 682 #define SCTLR_EL1_TCF0_SYNC (UL(0x1) << SCTLR_EL1_TCF0_SHIFT) 683 #define SCTLR_EL1_TCF0_ASYNC (UL(0x2) << SCTLR_EL1_TCF0_SHIFT) 684 #define SCTLR_EL1_TCF0_ASYMM (UL(0x3) << SCTLR_EL1_TCF0_SHIFT) 685 #define SCTLR_EL1_TCF0_MASK (UL(0x3) << SCTLR_EL1_TCF0_SHIFT) 686 687 #define SCTLR_EL1_BT1 (BIT(36)) 688 #define SCTLR_EL1_BT0 (BIT(35)) 689 #define SCTLR_EL1_UCI (BIT(26)) 690 #define SCTLR_EL1_E0E (BIT(24)) 691 #define SCTLR_EL1_SPAN (BIT(23)) 692 #define SCTLR_EL1_NTWE (BIT(18)) 693 #define SCTLR_EL1_NTWI (BIT(16)) 694 #define SCTLR_EL1_UCT (BIT(15)) 695 #define SCTLR_EL1_DZE (BIT(14)) 696 #define SCTLR_EL1_UMA (BIT(9)) 697 #define SCTLR_EL1_SED (BIT(8)) 698 #define SCTLR_EL1_ITD (BIT(7)) 699 #define SCTLR_EL1_CP15BEN (BIT(5)) 700 #define SCTLR_EL1_SA0 (BIT(4)) 701 702 #define SCTLR_EL1_RES1 ((BIT(11)) | (BIT(20)) | (BIT(22)) | (BIT(28)) | \ 703 (BIT(29))) 704 705 #ifdef CONFIG_CPU_BIG_ENDIAN 706 #define ENDIAN_SET_EL1 (SCTLR_EL1_E0E | SCTLR_ELx_EE) 707 #else 708 #define ENDIAN_SET_EL1 0 709 #endif 710 711 #define INIT_SCTLR_EL1_MMU_OFF \ 712 (ENDIAN_SET_EL1 | SCTLR_EL1_RES1) 713 714 #define INIT_SCTLR_EL1_MMU_ON \ 715 (SCTLR_ELx_M | SCTLR_ELx_C | SCTLR_ELx_SA | SCTLR_EL1_SA0 | \ 716 SCTLR_EL1_SED | SCTLR_ELx_I | SCTLR_EL1_DZE | SCTLR_EL1_UCT | \ 717 SCTLR_EL1_NTWE | SCTLR_ELx_IESB | SCTLR_EL1_SPAN | SCTLR_ELx_ITFSB | \ 718 ENDIAN_SET_EL1 | SCTLR_EL1_UCI | SCTLR_EL1_EPAN | SCTLR_EL1_RES1) 719 720 /* MAIR_ELx memory attributes (used by Linux) */ 721 #define MAIR_ATTR_DEVICE_nGnRnE UL(0x00) 722 #define MAIR_ATTR_DEVICE_nGnRE UL(0x04) 723 #define MAIR_ATTR_NORMAL_NC UL(0x44) 724 #define MAIR_ATTR_NORMAL_TAGGED UL(0xf0) 725 #define MAIR_ATTR_NORMAL UL(0xff) 726 #define MAIR_ATTR_MASK UL(0xff) 727 728 /* Position the attr at the correct index */ 729 #define MAIR_ATTRIDX(attr, idx) ((attr) << ((idx) * 8)) 730 731 /* id_aa64isar0 */ 732 #define ID_AA64ISAR0_RNDR_SHIFT 60 733 #define ID_AA64ISAR0_TLB_SHIFT 56 734 #define ID_AA64ISAR0_TS_SHIFT 52 735 #define ID_AA64ISAR0_FHM_SHIFT 48 736 #define ID_AA64ISAR0_DP_SHIFT 44 737 #define ID_AA64ISAR0_SM4_SHIFT 40 738 #define ID_AA64ISAR0_SM3_SHIFT 36 739 #define ID_AA64ISAR0_SHA3_SHIFT 32 740 #define ID_AA64ISAR0_RDM_SHIFT 28 741 #define ID_AA64ISAR0_ATOMICS_SHIFT 20 742 #define ID_AA64ISAR0_CRC32_SHIFT 16 743 #define ID_AA64ISAR0_SHA2_SHIFT 12 744 #define ID_AA64ISAR0_SHA1_SHIFT 8 745 #define ID_AA64ISAR0_AES_SHIFT 4 746 747 #define ID_AA64ISAR0_TLB_RANGE_NI 0x0 748 #define ID_AA64ISAR0_TLB_RANGE 0x2 749 750 /* id_aa64isar1 */ 751 #define ID_AA64ISAR1_I8MM_SHIFT 52 752 #define ID_AA64ISAR1_DGH_SHIFT 48 753 #define ID_AA64ISAR1_BF16_SHIFT 44 754 #define ID_AA64ISAR1_SPECRES_SHIFT 40 755 #define ID_AA64ISAR1_SB_SHIFT 36 756 #define ID_AA64ISAR1_FRINTTS_SHIFT 32 757 #define ID_AA64ISAR1_GPI_SHIFT 28 758 #define ID_AA64ISAR1_GPA_SHIFT 24 759 #define ID_AA64ISAR1_LRCPC_SHIFT 20 760 #define ID_AA64ISAR1_FCMA_SHIFT 16 761 #define ID_AA64ISAR1_JSCVT_SHIFT 12 762 #define ID_AA64ISAR1_API_SHIFT 8 763 #define ID_AA64ISAR1_APA_SHIFT 4 764 #define ID_AA64ISAR1_DPB_SHIFT 0 765 766 #define ID_AA64ISAR1_APA_NI 0x0 767 #define ID_AA64ISAR1_APA_ARCHITECTED 0x1 768 #define ID_AA64ISAR1_APA_ARCH_EPAC 0x2 769 #define ID_AA64ISAR1_APA_ARCH_EPAC2 0x3 770 #define ID_AA64ISAR1_APA_ARCH_EPAC2_FPAC 0x4 771 #define ID_AA64ISAR1_APA_ARCH_EPAC2_FPAC_CMB 0x5 772 #define ID_AA64ISAR1_API_NI 0x0 773 #define ID_AA64ISAR1_API_IMP_DEF 0x1 774 #define ID_AA64ISAR1_API_IMP_DEF_EPAC 0x2 775 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2 0x3 776 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2_FPAC 0x4 777 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2_FPAC_CMB 0x5 778 #define ID_AA64ISAR1_GPA_NI 0x0 779 #define ID_AA64ISAR1_GPA_ARCHITECTED 0x1 780 #define ID_AA64ISAR1_GPI_NI 0x0 781 #define ID_AA64ISAR1_GPI_IMP_DEF 0x1 782 783 /* id_aa64isar2 */ 784 #define ID_AA64ISAR2_CLEARBHB_SHIFT 28 785 #define ID_AA64ISAR2_APA3_SHIFT 12 786 #define ID_AA64ISAR2_GPA3_SHIFT 8 787 #define ID_AA64ISAR2_RPRES_SHIFT 4 788 #define ID_AA64ISAR2_WFXT_SHIFT 0 789 790 #define ID_AA64ISAR2_RPRES_8BIT 0x0 791 #define ID_AA64ISAR2_RPRES_12BIT 0x1 792 /* 793 * Value 0x1 has been removed from the architecture, and is 794 * reserved, but has not yet been removed from the ARM ARM 795 * as of ARM DDI 0487G.b. 796 */ 797 #define ID_AA64ISAR2_WFXT_NI 0x0 798 #define ID_AA64ISAR2_WFXT_SUPPORTED 0x2 799 800 #define ID_AA64ISAR2_APA3_NI 0x0 801 #define ID_AA64ISAR2_APA3_ARCHITECTED 0x1 802 #define ID_AA64ISAR2_APA3_ARCH_EPAC 0x2 803 #define ID_AA64ISAR2_APA3_ARCH_EPAC2 0x3 804 #define ID_AA64ISAR2_APA3_ARCH_EPAC2_FPAC 0x4 805 #define ID_AA64ISAR2_APA3_ARCH_EPAC2_FPAC_CMB 0x5 806 807 #define ID_AA64ISAR2_GPA3_NI 0x0 808 #define ID_AA64ISAR2_GPA3_ARCHITECTED 0x1 809 810 /* id_aa64pfr0 */ 811 #define ID_AA64PFR0_CSV3_SHIFT 60 812 #define ID_AA64PFR0_CSV2_SHIFT 56 813 #define ID_AA64PFR0_DIT_SHIFT 48 814 #define ID_AA64PFR0_AMU_SHIFT 44 815 #define ID_AA64PFR0_MPAM_SHIFT 40 816 #define ID_AA64PFR0_SEL2_SHIFT 36 817 #define ID_AA64PFR0_SVE_SHIFT 32 818 #define ID_AA64PFR0_RAS_SHIFT 28 819 #define ID_AA64PFR0_GIC_SHIFT 24 820 #define ID_AA64PFR0_ASIMD_SHIFT 20 821 #define ID_AA64PFR0_FP_SHIFT 16 822 #define ID_AA64PFR0_EL3_SHIFT 12 823 #define ID_AA64PFR0_EL2_SHIFT 8 824 #define ID_AA64PFR0_EL1_SHIFT 4 825 #define ID_AA64PFR0_EL0_SHIFT 0 826 827 #define ID_AA64PFR0_AMU 0x1 828 #define ID_AA64PFR0_SVE 0x1 829 #define ID_AA64PFR0_RAS_V1 0x1 830 #define ID_AA64PFR0_RAS_V1P1 0x2 831 #define ID_AA64PFR0_FP_NI 0xf 832 #define ID_AA64PFR0_FP_SUPPORTED 0x0 833 #define ID_AA64PFR0_ASIMD_NI 0xf 834 #define ID_AA64PFR0_ASIMD_SUPPORTED 0x0 835 #define ID_AA64PFR0_ELx_64BIT_ONLY 0x1 836 #define ID_AA64PFR0_ELx_32BIT_64BIT 0x2 837 838 /* id_aa64pfr1 */ 839 #define ID_AA64PFR1_MPAMFRAC_SHIFT 16 840 #define ID_AA64PFR1_RASFRAC_SHIFT 12 841 #define ID_AA64PFR1_MTE_SHIFT 8 842 #define ID_AA64PFR1_SSBS_SHIFT 4 843 #define ID_AA64PFR1_BT_SHIFT 0 844 845 #define ID_AA64PFR1_SSBS_PSTATE_NI 0 846 #define ID_AA64PFR1_SSBS_PSTATE_ONLY 1 847 #define ID_AA64PFR1_SSBS_PSTATE_INSNS 2 848 #define ID_AA64PFR1_BT_BTI 0x1 849 850 #define ID_AA64PFR1_MTE_NI 0x0 851 #define ID_AA64PFR1_MTE_EL0 0x1 852 #define ID_AA64PFR1_MTE 0x2 853 #define ID_AA64PFR1_MTE_ASYMM 0x3 854 855 /* id_aa64zfr0 */ 856 #define ID_AA64ZFR0_F64MM_SHIFT 56 857 #define ID_AA64ZFR0_F32MM_SHIFT 52 858 #define ID_AA64ZFR0_I8MM_SHIFT 44 859 #define ID_AA64ZFR0_SM4_SHIFT 40 860 #define ID_AA64ZFR0_SHA3_SHIFT 32 861 #define ID_AA64ZFR0_BF16_SHIFT 20 862 #define ID_AA64ZFR0_BITPERM_SHIFT 16 863 #define ID_AA64ZFR0_AES_SHIFT 4 864 #define ID_AA64ZFR0_SVEVER_SHIFT 0 865 866 #define ID_AA64ZFR0_F64MM 0x1 867 #define ID_AA64ZFR0_F32MM 0x1 868 #define ID_AA64ZFR0_I8MM 0x1 869 #define ID_AA64ZFR0_BF16 0x1 870 #define ID_AA64ZFR0_SM4 0x1 871 #define ID_AA64ZFR0_SHA3 0x1 872 #define ID_AA64ZFR0_BITPERM 0x1 873 #define ID_AA64ZFR0_AES 0x1 874 #define ID_AA64ZFR0_AES_PMULL 0x2 875 #define ID_AA64ZFR0_SVEVER_SVE2 0x1 876 877 /* id_aa64mmfr0 */ 878 #define ID_AA64MMFR0_ECV_SHIFT 60 879 #define ID_AA64MMFR0_FGT_SHIFT 56 880 #define ID_AA64MMFR0_EXS_SHIFT 44 881 #define ID_AA64MMFR0_TGRAN4_2_SHIFT 40 882 #define ID_AA64MMFR0_TGRAN64_2_SHIFT 36 883 #define ID_AA64MMFR0_TGRAN16_2_SHIFT 32 884 #define ID_AA64MMFR0_TGRAN4_SHIFT 28 885 #define ID_AA64MMFR0_TGRAN64_SHIFT 24 886 #define ID_AA64MMFR0_TGRAN16_SHIFT 20 887 #define ID_AA64MMFR0_BIGENDEL0_SHIFT 16 888 #define ID_AA64MMFR0_SNSMEM_SHIFT 12 889 #define ID_AA64MMFR0_BIGENDEL_SHIFT 8 890 #define ID_AA64MMFR0_ASID_SHIFT 4 891 #define ID_AA64MMFR0_PARANGE_SHIFT 0 892 893 #define ID_AA64MMFR0_ASID_8 0x0 894 #define ID_AA64MMFR0_ASID_16 0x2 895 896 #define ID_AA64MMFR0_TGRAN4_NI 0xf 897 #define ID_AA64MMFR0_TGRAN4_SUPPORTED_MIN 0x0 898 #define ID_AA64MMFR0_TGRAN4_SUPPORTED_MAX 0x7 899 #define ID_AA64MMFR0_TGRAN64_NI 0xf 900 #define ID_AA64MMFR0_TGRAN64_SUPPORTED_MIN 0x0 901 #define ID_AA64MMFR0_TGRAN64_SUPPORTED_MAX 0x7 902 #define ID_AA64MMFR0_TGRAN16_NI 0x0 903 #define ID_AA64MMFR0_TGRAN16_SUPPORTED_MIN 0x1 904 #define ID_AA64MMFR0_TGRAN16_SUPPORTED_MAX 0xf 905 906 #define ID_AA64MMFR0_PARANGE_32 0x0 907 #define ID_AA64MMFR0_PARANGE_36 0x1 908 #define ID_AA64MMFR0_PARANGE_40 0x2 909 #define ID_AA64MMFR0_PARANGE_42 0x3 910 #define ID_AA64MMFR0_PARANGE_44 0x4 911 #define ID_AA64MMFR0_PARANGE_48 0x5 912 #define ID_AA64MMFR0_PARANGE_52 0x6 913 914 #define ARM64_MIN_PARANGE_BITS 32 915 916 #define ID_AA64MMFR0_TGRAN_2_SUPPORTED_DEFAULT 0x0 917 #define ID_AA64MMFR0_TGRAN_2_SUPPORTED_NONE 0x1 918 #define ID_AA64MMFR0_TGRAN_2_SUPPORTED_MIN 0x2 919 #define ID_AA64MMFR0_TGRAN_2_SUPPORTED_MAX 0x7 920 921 #ifdef CONFIG_ARM64_PA_BITS_52 922 #define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_52 923 #else 924 #define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_48 925 #endif 926 927 /* id_aa64mmfr1 */ 928 #define ID_AA64MMFR1_ECBHB_SHIFT 60 929 #define ID_AA64MMFR1_AFP_SHIFT 44 930 #define ID_AA64MMFR1_ETS_SHIFT 36 931 #define ID_AA64MMFR1_TWED_SHIFT 32 932 #define ID_AA64MMFR1_XNX_SHIFT 28 933 #define ID_AA64MMFR1_SPECSEI_SHIFT 24 934 #define ID_AA64MMFR1_PAN_SHIFT 20 935 #define ID_AA64MMFR1_LOR_SHIFT 16 936 #define ID_AA64MMFR1_HPD_SHIFT 12 937 #define ID_AA64MMFR1_VHE_SHIFT 8 938 #define ID_AA64MMFR1_VMIDBITS_SHIFT 4 939 #define ID_AA64MMFR1_HADBS_SHIFT 0 940 941 #define ID_AA64MMFR1_VMIDBITS_8 0 942 #define ID_AA64MMFR1_VMIDBITS_16 2 943 944 /* id_aa64mmfr2 */ 945 #define ID_AA64MMFR2_E0PD_SHIFT 60 946 #define ID_AA64MMFR2_EVT_SHIFT 56 947 #define ID_AA64MMFR2_BBM_SHIFT 52 948 #define ID_AA64MMFR2_TTL_SHIFT 48 949 #define ID_AA64MMFR2_FWB_SHIFT 40 950 #define ID_AA64MMFR2_IDS_SHIFT 36 951 #define ID_AA64MMFR2_AT_SHIFT 32 952 #define ID_AA64MMFR2_ST_SHIFT 28 953 #define ID_AA64MMFR2_NV_SHIFT 24 954 #define ID_AA64MMFR2_CCIDX_SHIFT 20 955 #define ID_AA64MMFR2_LVA_SHIFT 16 956 #define ID_AA64MMFR2_IESB_SHIFT 12 957 #define ID_AA64MMFR2_LSM_SHIFT 8 958 #define ID_AA64MMFR2_UAO_SHIFT 4 959 #define ID_AA64MMFR2_CNP_SHIFT 0 960 961 /* id_aa64dfr0 */ 962 #define ID_AA64DFR0_MTPMU_SHIFT 48 963 #define ID_AA64DFR0_TRBE_SHIFT 44 964 #define ID_AA64DFR0_TRACE_FILT_SHIFT 40 965 #define ID_AA64DFR0_DOUBLELOCK_SHIFT 36 966 #define ID_AA64DFR0_PMSVER_SHIFT 32 967 #define ID_AA64DFR0_CTX_CMPS_SHIFT 28 968 #define ID_AA64DFR0_WRPS_SHIFT 20 969 #define ID_AA64DFR0_BRPS_SHIFT 12 970 #define ID_AA64DFR0_PMUVER_SHIFT 8 971 #define ID_AA64DFR0_TRACEVER_SHIFT 4 972 #define ID_AA64DFR0_DEBUGVER_SHIFT 0 973 974 #define ID_AA64DFR0_PMUVER_8_0 0x1 975 #define ID_AA64DFR0_PMUVER_8_1 0x4 976 #define ID_AA64DFR0_PMUVER_8_4 0x5 977 #define ID_AA64DFR0_PMUVER_8_5 0x6 978 #define ID_AA64DFR0_PMUVER_8_7 0x7 979 #define ID_AA64DFR0_PMUVER_IMP_DEF 0xf 980 981 #define ID_AA64DFR0_PMSVER_8_2 0x1 982 #define ID_AA64DFR0_PMSVER_8_3 0x2 983 984 #define ID_DFR0_PERFMON_SHIFT 24 985 986 #define ID_DFR0_PERFMON_8_0 0x3 987 #define ID_DFR0_PERFMON_8_1 0x4 988 #define ID_DFR0_PERFMON_8_4 0x5 989 #define ID_DFR0_PERFMON_8_5 0x6 990 991 #define ID_ISAR4_SWP_FRAC_SHIFT 28 992 #define ID_ISAR4_PSR_M_SHIFT 24 993 #define ID_ISAR4_SYNCH_PRIM_FRAC_SHIFT 20 994 #define ID_ISAR4_BARRIER_SHIFT 16 995 #define ID_ISAR4_SMC_SHIFT 12 996 #define ID_ISAR4_WRITEBACK_SHIFT 8 997 #define ID_ISAR4_WITHSHIFTS_SHIFT 4 998 #define ID_ISAR4_UNPRIV_SHIFT 0 999 1000 #define ID_DFR1_MTPMU_SHIFT 0 1001 1002 #define ID_ISAR0_DIVIDE_SHIFT 24 1003 #define ID_ISAR0_DEBUG_SHIFT 20 1004 #define ID_ISAR0_COPROC_SHIFT 16 1005 #define ID_ISAR0_CMPBRANCH_SHIFT 12 1006 #define ID_ISAR0_BITFIELD_SHIFT 8 1007 #define ID_ISAR0_BITCOUNT_SHIFT 4 1008 #define ID_ISAR0_SWAP_SHIFT 0 1009 1010 #define ID_ISAR5_RDM_SHIFT 24 1011 #define ID_ISAR5_CRC32_SHIFT 16 1012 #define ID_ISAR5_SHA2_SHIFT 12 1013 #define ID_ISAR5_SHA1_SHIFT 8 1014 #define ID_ISAR5_AES_SHIFT 4 1015 #define ID_ISAR5_SEVL_SHIFT 0 1016 1017 #define ID_ISAR6_I8MM_SHIFT 24 1018 #define ID_ISAR6_BF16_SHIFT 20 1019 #define ID_ISAR6_SPECRES_SHIFT 16 1020 #define ID_ISAR6_SB_SHIFT 12 1021 #define ID_ISAR6_FHM_SHIFT 8 1022 #define ID_ISAR6_DP_SHIFT 4 1023 #define ID_ISAR6_JSCVT_SHIFT 0 1024 1025 #define ID_MMFR0_INNERSHR_SHIFT 28 1026 #define ID_MMFR0_FCSE_SHIFT 24 1027 #define ID_MMFR0_AUXREG_SHIFT 20 1028 #define ID_MMFR0_TCM_SHIFT 16 1029 #define ID_MMFR0_SHARELVL_SHIFT 12 1030 #define ID_MMFR0_OUTERSHR_SHIFT 8 1031 #define ID_MMFR0_PMSA_SHIFT 4 1032 #define ID_MMFR0_VMSA_SHIFT 0 1033 1034 #define ID_MMFR4_EVT_SHIFT 28 1035 #define ID_MMFR4_CCIDX_SHIFT 24 1036 #define ID_MMFR4_LSM_SHIFT 20 1037 #define ID_MMFR4_HPDS_SHIFT 16 1038 #define ID_MMFR4_CNP_SHIFT 12 1039 #define ID_MMFR4_XNX_SHIFT 8 1040 #define ID_MMFR4_AC2_SHIFT 4 1041 #define ID_MMFR4_SPECSEI_SHIFT 0 1042 1043 #define ID_MMFR5_ETS_SHIFT 0 1044 1045 #define ID_PFR0_DIT_SHIFT 24 1046 #define ID_PFR0_CSV2_SHIFT 16 1047 #define ID_PFR0_STATE3_SHIFT 12 1048 #define ID_PFR0_STATE2_SHIFT 8 1049 #define ID_PFR0_STATE1_SHIFT 4 1050 #define ID_PFR0_STATE0_SHIFT 0 1051 1052 #define ID_DFR0_PERFMON_SHIFT 24 1053 #define ID_DFR0_MPROFDBG_SHIFT 20 1054 #define ID_DFR0_MMAPTRC_SHIFT 16 1055 #define ID_DFR0_COPTRC_SHIFT 12 1056 #define ID_DFR0_MMAPDBG_SHIFT 8 1057 #define ID_DFR0_COPSDBG_SHIFT 4 1058 #define ID_DFR0_COPDBG_SHIFT 0 1059 1060 #define ID_PFR2_SSBS_SHIFT 4 1061 #define ID_PFR2_CSV3_SHIFT 0 1062 1063 #define MVFR0_FPROUND_SHIFT 28 1064 #define MVFR0_FPSHVEC_SHIFT 24 1065 #define MVFR0_FPSQRT_SHIFT 20 1066 #define MVFR0_FPDIVIDE_SHIFT 16 1067 #define MVFR0_FPTRAP_SHIFT 12 1068 #define MVFR0_FPDP_SHIFT 8 1069 #define MVFR0_FPSP_SHIFT 4 1070 #define MVFR0_SIMD_SHIFT 0 1071 1072 #define MVFR1_SIMDFMAC_SHIFT 28 1073 #define MVFR1_FPHP_SHIFT 24 1074 #define MVFR1_SIMDHP_SHIFT 20 1075 #define MVFR1_SIMDSP_SHIFT 16 1076 #define MVFR1_SIMDINT_SHIFT 12 1077 #define MVFR1_SIMDLS_SHIFT 8 1078 #define MVFR1_FPDNAN_SHIFT 4 1079 #define MVFR1_FPFTZ_SHIFT 0 1080 1081 #define ID_PFR1_GIC_SHIFT 28 1082 #define ID_PFR1_VIRT_FRAC_SHIFT 24 1083 #define ID_PFR1_SEC_FRAC_SHIFT 20 1084 #define ID_PFR1_GENTIMER_SHIFT 16 1085 #define ID_PFR1_VIRTUALIZATION_SHIFT 12 1086 #define ID_PFR1_MPROGMOD_SHIFT 8 1087 #define ID_PFR1_SECURITY_SHIFT 4 1088 #define ID_PFR1_PROGMOD_SHIFT 0 1089 1090 #if defined(CONFIG_ARM64_4K_PAGES) 1091 #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT 1092 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN4_SUPPORTED_MIN 1093 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN4_SUPPORTED_MAX 1094 #define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN4_2_SHIFT 1095 #elif defined(CONFIG_ARM64_16K_PAGES) 1096 #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT 1097 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN16_SUPPORTED_MIN 1098 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN16_SUPPORTED_MAX 1099 #define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN16_2_SHIFT 1100 #elif defined(CONFIG_ARM64_64K_PAGES) 1101 #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT 1102 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN64_SUPPORTED_MIN 1103 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN64_SUPPORTED_MAX 1104 #define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN64_2_SHIFT 1105 #endif 1106 1107 #define MVFR2_FPMISC_SHIFT 4 1108 #define MVFR2_SIMDMISC_SHIFT 0 1109 1110 #define DCZID_DZP_SHIFT 4 1111 #define DCZID_BS_SHIFT 0 1112 1113 /* 1114 * The ZCR_ELx_LEN_* definitions intentionally include bits [8:4] which 1115 * are reserved by the SVE architecture for future expansion of the LEN 1116 * field, with compatible semantics. 1117 */ 1118 #define ZCR_ELx_LEN_SHIFT 0 1119 #define ZCR_ELx_LEN_SIZE 9 1120 #define ZCR_ELx_LEN_MASK 0x1ff 1121 1122 #define CPACR_EL1_FPEN_EL1EN (BIT(20)) /* enable EL1 access */ 1123 #define CPACR_EL1_FPEN_EL0EN (BIT(21)) /* enable EL0 access, if EL1EN set */ 1124 1125 #define CPACR_EL1_ZEN_EL1EN (BIT(16)) /* enable EL1 access */ 1126 #define CPACR_EL1_ZEN_EL0EN (BIT(17)) /* enable EL0 access, if EL1EN set */ 1127 1128 /* GCR_EL1 Definitions */ 1129 #define SYS_GCR_EL1_RRND (BIT(16)) 1130 #define SYS_GCR_EL1_EXCL_MASK 0xffffUL 1131 1132 #ifdef CONFIG_KASAN_HW_TAGS 1133 /* 1134 * KASAN always uses a whole byte for its tags. With CONFIG_KASAN_HW_TAGS it 1135 * only uses tags in the range 0xF0-0xFF, which we map to MTE tags 0x0-0xF. 1136 */ 1137 #define __MTE_TAG_MIN (KASAN_TAG_MIN & 0xf) 1138 #define __MTE_TAG_MAX (KASAN_TAG_MAX & 0xf) 1139 #define __MTE_TAG_INCL GENMASK(__MTE_TAG_MAX, __MTE_TAG_MIN) 1140 #define KERNEL_GCR_EL1_EXCL (SYS_GCR_EL1_EXCL_MASK & ~__MTE_TAG_INCL) 1141 #else 1142 #define KERNEL_GCR_EL1_EXCL SYS_GCR_EL1_EXCL_MASK 1143 #endif 1144 1145 #define KERNEL_GCR_EL1 (SYS_GCR_EL1_RRND | KERNEL_GCR_EL1_EXCL) 1146 1147 /* RGSR_EL1 Definitions */ 1148 #define SYS_RGSR_EL1_TAG_MASK 0xfUL 1149 #define SYS_RGSR_EL1_SEED_SHIFT 8 1150 #define SYS_RGSR_EL1_SEED_MASK 0xffffUL 1151 1152 /* GMID_EL1 field definitions */ 1153 #define SYS_GMID_EL1_BS_SHIFT 0 1154 #define SYS_GMID_EL1_BS_SIZE 4 1155 1156 /* TFSR{,E0}_EL1 bit definitions */ 1157 #define SYS_TFSR_EL1_TF0_SHIFT 0 1158 #define SYS_TFSR_EL1_TF1_SHIFT 1 1159 #define SYS_TFSR_EL1_TF0 (UL(1) << SYS_TFSR_EL1_TF0_SHIFT) 1160 #define SYS_TFSR_EL1_TF1 (UL(1) << SYS_TFSR_EL1_TF1_SHIFT) 1161 1162 /* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */ 1163 #define SYS_MPIDR_SAFE_VAL (BIT(31)) 1164 1165 #define TRFCR_ELx_TS_SHIFT 5 1166 #define TRFCR_ELx_TS_VIRTUAL ((0x1UL) << TRFCR_ELx_TS_SHIFT) 1167 #define TRFCR_ELx_TS_GUEST_PHYSICAL ((0x2UL) << TRFCR_ELx_TS_SHIFT) 1168 #define TRFCR_ELx_TS_PHYSICAL ((0x3UL) << TRFCR_ELx_TS_SHIFT) 1169 #define TRFCR_EL2_CX BIT(3) 1170 #define TRFCR_ELx_ExTRE BIT(1) 1171 #define TRFCR_ELx_E0TRE BIT(0) 1172 1173 1174 /* GIC Hypervisor interface registers */ 1175 /* ICH_MISR_EL2 bit definitions */ 1176 #define ICH_MISR_EOI (1 << 0) 1177 #define ICH_MISR_U (1 << 1) 1178 1179 /* ICH_LR*_EL2 bit definitions */ 1180 #define ICH_LR_VIRTUAL_ID_MASK ((1ULL << 32) - 1) 1181 1182 #define ICH_LR_EOI (1ULL << 41) 1183 #define ICH_LR_GROUP (1ULL << 60) 1184 #define ICH_LR_HW (1ULL << 61) 1185 #define ICH_LR_STATE (3ULL << 62) 1186 #define ICH_LR_PENDING_BIT (1ULL << 62) 1187 #define ICH_LR_ACTIVE_BIT (1ULL << 63) 1188 #define ICH_LR_PHYS_ID_SHIFT 32 1189 #define ICH_LR_PHYS_ID_MASK (0x3ffULL << ICH_LR_PHYS_ID_SHIFT) 1190 #define ICH_LR_PRIORITY_SHIFT 48 1191 #define ICH_LR_PRIORITY_MASK (0xffULL << ICH_LR_PRIORITY_SHIFT) 1192 1193 /* ICH_HCR_EL2 bit definitions */ 1194 #define ICH_HCR_EN (1 << 0) 1195 #define ICH_HCR_UIE (1 << 1) 1196 #define ICH_HCR_NPIE (1 << 3) 1197 #define ICH_HCR_TC (1 << 10) 1198 #define ICH_HCR_TALL0 (1 << 11) 1199 #define ICH_HCR_TALL1 (1 << 12) 1200 #define ICH_HCR_TDIR (1 << 14) 1201 #define ICH_HCR_EOIcount_SHIFT 27 1202 #define ICH_HCR_EOIcount_MASK (0x1f << ICH_HCR_EOIcount_SHIFT) 1203 1204 /* ICH_VMCR_EL2 bit definitions */ 1205 #define ICH_VMCR_ACK_CTL_SHIFT 2 1206 #define ICH_VMCR_ACK_CTL_MASK (1 << ICH_VMCR_ACK_CTL_SHIFT) 1207 #define ICH_VMCR_FIQ_EN_SHIFT 3 1208 #define ICH_VMCR_FIQ_EN_MASK (1 << ICH_VMCR_FIQ_EN_SHIFT) 1209 #define ICH_VMCR_CBPR_SHIFT 4 1210 #define ICH_VMCR_CBPR_MASK (1 << ICH_VMCR_CBPR_SHIFT) 1211 #define ICH_VMCR_EOIM_SHIFT 9 1212 #define ICH_VMCR_EOIM_MASK (1 << ICH_VMCR_EOIM_SHIFT) 1213 #define ICH_VMCR_BPR1_SHIFT 18 1214 #define ICH_VMCR_BPR1_MASK (7 << ICH_VMCR_BPR1_SHIFT) 1215 #define ICH_VMCR_BPR0_SHIFT 21 1216 #define ICH_VMCR_BPR0_MASK (7 << ICH_VMCR_BPR0_SHIFT) 1217 #define ICH_VMCR_PMR_SHIFT 24 1218 #define ICH_VMCR_PMR_MASK (0xffUL << ICH_VMCR_PMR_SHIFT) 1219 #define ICH_VMCR_ENG0_SHIFT 0 1220 #define ICH_VMCR_ENG0_MASK (1 << ICH_VMCR_ENG0_SHIFT) 1221 #define ICH_VMCR_ENG1_SHIFT 1 1222 #define ICH_VMCR_ENG1_MASK (1 << ICH_VMCR_ENG1_SHIFT) 1223 1224 /* ICH_VTR_EL2 bit definitions */ 1225 #define ICH_VTR_PRI_BITS_SHIFT 29 1226 #define ICH_VTR_PRI_BITS_MASK (7 << ICH_VTR_PRI_BITS_SHIFT) 1227 #define ICH_VTR_ID_BITS_SHIFT 23 1228 #define ICH_VTR_ID_BITS_MASK (7 << ICH_VTR_ID_BITS_SHIFT) 1229 #define ICH_VTR_SEIS_SHIFT 22 1230 #define ICH_VTR_SEIS_MASK (1 << ICH_VTR_SEIS_SHIFT) 1231 #define ICH_VTR_A3V_SHIFT 21 1232 #define ICH_VTR_A3V_MASK (1 << ICH_VTR_A3V_SHIFT) 1233 #define ICH_VTR_TDS_SHIFT 19 1234 #define ICH_VTR_TDS_MASK (1 << ICH_VTR_TDS_SHIFT) 1235 1236 #define ARM64_FEATURE_FIELD_BITS 4 1237 1238 /* Create a mask for the feature bits of the specified feature. */ 1239 #define ARM64_FEATURE_MASK(x) (GENMASK_ULL(x##_SHIFT + ARM64_FEATURE_FIELD_BITS - 1, x##_SHIFT)) 1240 1241 #ifdef __ASSEMBLY__ 1242 1243 .macro mrs_s, rt, sreg 1244 __emit_inst(0xd5200000|(\sreg)|(.L__gpr_num_\rt)) 1245 .endm 1246 1247 .macro msr_s, sreg, rt 1248 __emit_inst(0xd5000000|(\sreg)|(.L__gpr_num_\rt)) 1249 .endm 1250 1251 #else 1252 1253 #include <linux/build_bug.h> 1254 #include <linux/types.h> 1255 #include <asm/alternative.h> 1256 1257 #define DEFINE_MRS_S \ 1258 __DEFINE_ASM_GPR_NUMS \ 1259 " .macro mrs_s, rt, sreg\n" \ 1260 __emit_inst(0xd5200000|(\\sreg)|(.L__gpr_num_\\rt)) \ 1261 " .endm\n" 1262 1263 #define DEFINE_MSR_S \ 1264 __DEFINE_ASM_GPR_NUMS \ 1265 " .macro msr_s, sreg, rt\n" \ 1266 __emit_inst(0xd5000000|(\\sreg)|(.L__gpr_num_\\rt)) \ 1267 " .endm\n" 1268 1269 #define UNDEFINE_MRS_S \ 1270 " .purgem mrs_s\n" 1271 1272 #define UNDEFINE_MSR_S \ 1273 " .purgem msr_s\n" 1274 1275 #define __mrs_s(v, r) \ 1276 DEFINE_MRS_S \ 1277 " mrs_s " v ", " __stringify(r) "\n" \ 1278 UNDEFINE_MRS_S 1279 1280 #define __msr_s(r, v) \ 1281 DEFINE_MSR_S \ 1282 " msr_s " __stringify(r) ", " v "\n" \ 1283 UNDEFINE_MSR_S 1284 1285 /* 1286 * Unlike read_cpuid, calls to read_sysreg are never expected to be 1287 * optimized away or replaced with synthetic values. 1288 */ 1289 #define read_sysreg(r) ({ \ 1290 u64 __val; \ 1291 asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \ 1292 __val; \ 1293 }) 1294 1295 /* 1296 * The "Z" constraint normally means a zero immediate, but when combined with 1297 * the "%x0" template means XZR. 1298 */ 1299 #define write_sysreg(v, r) do { \ 1300 u64 __val = (u64)(v); \ 1301 asm volatile("msr " __stringify(r) ", %x0" \ 1302 : : "rZ" (__val)); \ 1303 } while (0) 1304 1305 /* 1306 * For registers without architectural names, or simply unsupported by 1307 * GAS. 1308 */ 1309 #define read_sysreg_s(r) ({ \ 1310 u64 __val; \ 1311 asm volatile(__mrs_s("%0", r) : "=r" (__val)); \ 1312 __val; \ 1313 }) 1314 1315 #define write_sysreg_s(v, r) do { \ 1316 u64 __val = (u64)(v); \ 1317 asm volatile(__msr_s(r, "%x0") : : "rZ" (__val)); \ 1318 } while (0) 1319 1320 /* 1321 * Modify bits in a sysreg. Bits in the clear mask are zeroed, then bits in the 1322 * set mask are set. Other bits are left as-is. 1323 */ 1324 #define sysreg_clear_set(sysreg, clear, set) do { \ 1325 u64 __scs_val = read_sysreg(sysreg); \ 1326 u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set); \ 1327 if (__scs_new != __scs_val) \ 1328 write_sysreg(__scs_new, sysreg); \ 1329 } while (0) 1330 1331 #define sysreg_clear_set_s(sysreg, clear, set) do { \ 1332 u64 __scs_val = read_sysreg_s(sysreg); \ 1333 u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set); \ 1334 if (__scs_new != __scs_val) \ 1335 write_sysreg_s(__scs_new, sysreg); \ 1336 } while (0) 1337 1338 #define read_sysreg_par() ({ \ 1339 u64 par; \ 1340 asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412)); \ 1341 par = read_sysreg(par_el1); \ 1342 asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412)); \ 1343 par; \ 1344 }) 1345 1346 #endif 1347 1348 #endif /* __ASM_SYSREG_H */ 1349