1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * Macros for accessing system registers with older binutils. 4 * 5 * Copyright (C) 2014 ARM Ltd. 6 * Author: Catalin Marinas <catalin.marinas@arm.com> 7 */ 8 9 #ifndef __ASM_SYSREG_H 10 #define __ASM_SYSREG_H 11 12 #include <linux/bits.h> 13 #include <linux/stringify.h> 14 #include <linux/kasan-tags.h> 15 16 #include <asm/gpr-num.h> 17 18 /* 19 * ARMv8 ARM reserves the following encoding for system registers: 20 * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview", 21 * C5.2, version:ARM DDI 0487A.f) 22 * [20-19] : Op0 23 * [18-16] : Op1 24 * [15-12] : CRn 25 * [11-8] : CRm 26 * [7-5] : Op2 27 */ 28 #define Op0_shift 19 29 #define Op0_mask 0x3 30 #define Op1_shift 16 31 #define Op1_mask 0x7 32 #define CRn_shift 12 33 #define CRn_mask 0xf 34 #define CRm_shift 8 35 #define CRm_mask 0xf 36 #define Op2_shift 5 37 #define Op2_mask 0x7 38 39 #define sys_reg(op0, op1, crn, crm, op2) \ 40 (((op0) << Op0_shift) | ((op1) << Op1_shift) | \ 41 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \ 42 ((op2) << Op2_shift)) 43 44 #define sys_insn sys_reg 45 46 #define sys_reg_Op0(id) (((id) >> Op0_shift) & Op0_mask) 47 #define sys_reg_Op1(id) (((id) >> Op1_shift) & Op1_mask) 48 #define sys_reg_CRn(id) (((id) >> CRn_shift) & CRn_mask) 49 #define sys_reg_CRm(id) (((id) >> CRm_shift) & CRm_mask) 50 #define sys_reg_Op2(id) (((id) >> Op2_shift) & Op2_mask) 51 52 #ifndef CONFIG_BROKEN_GAS_INST 53 54 #ifdef __ASSEMBLY__ 55 // The space separator is omitted so that __emit_inst(x) can be parsed as 56 // either an assembler directive or an assembler macro argument. 57 #define __emit_inst(x) .inst(x) 58 #else 59 #define __emit_inst(x) ".inst " __stringify((x)) "\n\t" 60 #endif 61 62 #else /* CONFIG_BROKEN_GAS_INST */ 63 64 #ifndef CONFIG_CPU_BIG_ENDIAN 65 #define __INSTR_BSWAP(x) (x) 66 #else /* CONFIG_CPU_BIG_ENDIAN */ 67 #define __INSTR_BSWAP(x) ((((x) << 24) & 0xff000000) | \ 68 (((x) << 8) & 0x00ff0000) | \ 69 (((x) >> 8) & 0x0000ff00) | \ 70 (((x) >> 24) & 0x000000ff)) 71 #endif /* CONFIG_CPU_BIG_ENDIAN */ 72 73 #ifdef __ASSEMBLY__ 74 #define __emit_inst(x) .long __INSTR_BSWAP(x) 75 #else /* __ASSEMBLY__ */ 76 #define __emit_inst(x) ".long " __stringify(__INSTR_BSWAP(x)) "\n\t" 77 #endif /* __ASSEMBLY__ */ 78 79 #endif /* CONFIG_BROKEN_GAS_INST */ 80 81 /* 82 * Instructions for modifying PSTATE fields. 83 * As per Arm ARM for v8-A, Section "C.5.1.3 op0 == 0b00, architectural hints, 84 * barriers and CLREX, and PSTATE access", ARM DDI 0487 C.a, system instructions 85 * for accessing PSTATE fields have the following encoding: 86 * Op0 = 0, CRn = 4 87 * Op1, Op2 encodes the PSTATE field modified and defines the constraints. 88 * CRm = Imm4 for the instruction. 89 * Rt = 0x1f 90 */ 91 #define pstate_field(op1, op2) ((op1) << Op1_shift | (op2) << Op2_shift) 92 #define PSTATE_Imm_shift CRm_shift 93 94 #define PSTATE_PAN pstate_field(0, 4) 95 #define PSTATE_UAO pstate_field(0, 3) 96 #define PSTATE_SSBS pstate_field(3, 1) 97 #define PSTATE_TCO pstate_field(3, 4) 98 99 #define SET_PSTATE_PAN(x) __emit_inst(0xd500401f | PSTATE_PAN | ((!!x) << PSTATE_Imm_shift)) 100 #define SET_PSTATE_UAO(x) __emit_inst(0xd500401f | PSTATE_UAO | ((!!x) << PSTATE_Imm_shift)) 101 #define SET_PSTATE_SSBS(x) __emit_inst(0xd500401f | PSTATE_SSBS | ((!!x) << PSTATE_Imm_shift)) 102 #define SET_PSTATE_TCO(x) __emit_inst(0xd500401f | PSTATE_TCO | ((!!x) << PSTATE_Imm_shift)) 103 104 #define set_pstate_pan(x) asm volatile(SET_PSTATE_PAN(x)) 105 #define set_pstate_uao(x) asm volatile(SET_PSTATE_UAO(x)) 106 #define set_pstate_ssbs(x) asm volatile(SET_PSTATE_SSBS(x)) 107 108 #define __SYS_BARRIER_INSN(CRm, op2, Rt) \ 109 __emit_inst(0xd5000000 | sys_insn(0, 3, 3, (CRm), (op2)) | ((Rt) & 0x1f)) 110 111 #define SB_BARRIER_INSN __SYS_BARRIER_INSN(0, 7, 31) 112 113 #define SYS_DC_ISW sys_insn(1, 0, 7, 6, 2) 114 #define SYS_DC_CSW sys_insn(1, 0, 7, 10, 2) 115 #define SYS_DC_CISW sys_insn(1, 0, 7, 14, 2) 116 117 /* 118 * System registers, organised loosely by encoding but grouped together 119 * where the architected name contains an index. e.g. ID_MMFR<n>_EL1. 120 */ 121 #define SYS_OSDTRRX_EL1 sys_reg(2, 0, 0, 0, 2) 122 #define SYS_MDCCINT_EL1 sys_reg(2, 0, 0, 2, 0) 123 #define SYS_MDSCR_EL1 sys_reg(2, 0, 0, 2, 2) 124 #define SYS_OSDTRTX_EL1 sys_reg(2, 0, 0, 3, 2) 125 #define SYS_OSECCR_EL1 sys_reg(2, 0, 0, 6, 2) 126 #define SYS_DBGBVRn_EL1(n) sys_reg(2, 0, 0, n, 4) 127 #define SYS_DBGBCRn_EL1(n) sys_reg(2, 0, 0, n, 5) 128 #define SYS_DBGWVRn_EL1(n) sys_reg(2, 0, 0, n, 6) 129 #define SYS_DBGWCRn_EL1(n) sys_reg(2, 0, 0, n, 7) 130 #define SYS_MDRAR_EL1 sys_reg(2, 0, 1, 0, 0) 131 #define SYS_OSLAR_EL1 sys_reg(2, 0, 1, 0, 4) 132 #define SYS_OSLSR_EL1 sys_reg(2, 0, 1, 1, 4) 133 #define SYS_OSDLR_EL1 sys_reg(2, 0, 1, 3, 4) 134 #define SYS_DBGPRCR_EL1 sys_reg(2, 0, 1, 4, 4) 135 #define SYS_DBGCLAIMSET_EL1 sys_reg(2, 0, 7, 8, 6) 136 #define SYS_DBGCLAIMCLR_EL1 sys_reg(2, 0, 7, 9, 6) 137 #define SYS_DBGAUTHSTATUS_EL1 sys_reg(2, 0, 7, 14, 6) 138 #define SYS_MDCCSR_EL0 sys_reg(2, 3, 0, 1, 0) 139 #define SYS_DBGDTR_EL0 sys_reg(2, 3, 0, 4, 0) 140 #define SYS_DBGDTRRX_EL0 sys_reg(2, 3, 0, 5, 0) 141 #define SYS_DBGDTRTX_EL0 sys_reg(2, 3, 0, 5, 0) 142 #define SYS_DBGVCR32_EL2 sys_reg(2, 4, 0, 7, 0) 143 144 #define SYS_MIDR_EL1 sys_reg(3, 0, 0, 0, 0) 145 #define SYS_MPIDR_EL1 sys_reg(3, 0, 0, 0, 5) 146 #define SYS_REVIDR_EL1 sys_reg(3, 0, 0, 0, 6) 147 148 #define SYS_ID_PFR0_EL1 sys_reg(3, 0, 0, 1, 0) 149 #define SYS_ID_PFR1_EL1 sys_reg(3, 0, 0, 1, 1) 150 #define SYS_ID_PFR2_EL1 sys_reg(3, 0, 0, 3, 4) 151 #define SYS_ID_DFR0_EL1 sys_reg(3, 0, 0, 1, 2) 152 #define SYS_ID_DFR1_EL1 sys_reg(3, 0, 0, 3, 5) 153 #define SYS_ID_AFR0_EL1 sys_reg(3, 0, 0, 1, 3) 154 #define SYS_ID_MMFR0_EL1 sys_reg(3, 0, 0, 1, 4) 155 #define SYS_ID_MMFR1_EL1 sys_reg(3, 0, 0, 1, 5) 156 #define SYS_ID_MMFR2_EL1 sys_reg(3, 0, 0, 1, 6) 157 #define SYS_ID_MMFR3_EL1 sys_reg(3, 0, 0, 1, 7) 158 #define SYS_ID_MMFR4_EL1 sys_reg(3, 0, 0, 2, 6) 159 #define SYS_ID_MMFR5_EL1 sys_reg(3, 0, 0, 3, 6) 160 161 #define SYS_ID_ISAR0_EL1 sys_reg(3, 0, 0, 2, 0) 162 #define SYS_ID_ISAR1_EL1 sys_reg(3, 0, 0, 2, 1) 163 #define SYS_ID_ISAR2_EL1 sys_reg(3, 0, 0, 2, 2) 164 #define SYS_ID_ISAR3_EL1 sys_reg(3, 0, 0, 2, 3) 165 #define SYS_ID_ISAR4_EL1 sys_reg(3, 0, 0, 2, 4) 166 #define SYS_ID_ISAR5_EL1 sys_reg(3, 0, 0, 2, 5) 167 #define SYS_ID_ISAR6_EL1 sys_reg(3, 0, 0, 2, 7) 168 169 #define SYS_MVFR0_EL1 sys_reg(3, 0, 0, 3, 0) 170 #define SYS_MVFR1_EL1 sys_reg(3, 0, 0, 3, 1) 171 #define SYS_MVFR2_EL1 sys_reg(3, 0, 0, 3, 2) 172 173 #define SYS_ID_AA64PFR0_EL1 sys_reg(3, 0, 0, 4, 0) 174 #define SYS_ID_AA64PFR1_EL1 sys_reg(3, 0, 0, 4, 1) 175 #define SYS_ID_AA64ZFR0_EL1 sys_reg(3, 0, 0, 4, 4) 176 177 #define SYS_ID_AA64DFR0_EL1 sys_reg(3, 0, 0, 5, 0) 178 #define SYS_ID_AA64DFR1_EL1 sys_reg(3, 0, 0, 5, 1) 179 180 #define SYS_ID_AA64AFR0_EL1 sys_reg(3, 0, 0, 5, 4) 181 #define SYS_ID_AA64AFR1_EL1 sys_reg(3, 0, 0, 5, 5) 182 183 #define SYS_ID_AA64ISAR0_EL1 sys_reg(3, 0, 0, 6, 0) 184 #define SYS_ID_AA64ISAR1_EL1 sys_reg(3, 0, 0, 6, 1) 185 #define SYS_ID_AA64ISAR2_EL1 sys_reg(3, 0, 0, 6, 2) 186 187 #define SYS_ID_AA64MMFR0_EL1 sys_reg(3, 0, 0, 7, 0) 188 #define SYS_ID_AA64MMFR1_EL1 sys_reg(3, 0, 0, 7, 1) 189 #define SYS_ID_AA64MMFR2_EL1 sys_reg(3, 0, 0, 7, 2) 190 191 #define SYS_SCTLR_EL1 sys_reg(3, 0, 1, 0, 0) 192 #define SYS_ACTLR_EL1 sys_reg(3, 0, 1, 0, 1) 193 #define SYS_CPACR_EL1 sys_reg(3, 0, 1, 0, 2) 194 #define SYS_RGSR_EL1 sys_reg(3, 0, 1, 0, 5) 195 #define SYS_GCR_EL1 sys_reg(3, 0, 1, 0, 6) 196 197 #define SYS_ZCR_EL1 sys_reg(3, 0, 1, 2, 0) 198 #define SYS_TRFCR_EL1 sys_reg(3, 0, 1, 2, 1) 199 200 #define SYS_TTBR0_EL1 sys_reg(3, 0, 2, 0, 0) 201 #define SYS_TTBR1_EL1 sys_reg(3, 0, 2, 0, 1) 202 #define SYS_TCR_EL1 sys_reg(3, 0, 2, 0, 2) 203 204 #define SYS_APIAKEYLO_EL1 sys_reg(3, 0, 2, 1, 0) 205 #define SYS_APIAKEYHI_EL1 sys_reg(3, 0, 2, 1, 1) 206 #define SYS_APIBKEYLO_EL1 sys_reg(3, 0, 2, 1, 2) 207 #define SYS_APIBKEYHI_EL1 sys_reg(3, 0, 2, 1, 3) 208 209 #define SYS_APDAKEYLO_EL1 sys_reg(3, 0, 2, 2, 0) 210 #define SYS_APDAKEYHI_EL1 sys_reg(3, 0, 2, 2, 1) 211 #define SYS_APDBKEYLO_EL1 sys_reg(3, 0, 2, 2, 2) 212 #define SYS_APDBKEYHI_EL1 sys_reg(3, 0, 2, 2, 3) 213 214 #define SYS_APGAKEYLO_EL1 sys_reg(3, 0, 2, 3, 0) 215 #define SYS_APGAKEYHI_EL1 sys_reg(3, 0, 2, 3, 1) 216 217 #define SYS_SPSR_EL1 sys_reg(3, 0, 4, 0, 0) 218 #define SYS_ELR_EL1 sys_reg(3, 0, 4, 0, 1) 219 220 #define SYS_ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0) 221 222 #define SYS_AFSR0_EL1 sys_reg(3, 0, 5, 1, 0) 223 #define SYS_AFSR1_EL1 sys_reg(3, 0, 5, 1, 1) 224 #define SYS_ESR_EL1 sys_reg(3, 0, 5, 2, 0) 225 226 #define SYS_ERRIDR_EL1 sys_reg(3, 0, 5, 3, 0) 227 #define SYS_ERRSELR_EL1 sys_reg(3, 0, 5, 3, 1) 228 #define SYS_ERXFR_EL1 sys_reg(3, 0, 5, 4, 0) 229 #define SYS_ERXCTLR_EL1 sys_reg(3, 0, 5, 4, 1) 230 #define SYS_ERXSTATUS_EL1 sys_reg(3, 0, 5, 4, 2) 231 #define SYS_ERXADDR_EL1 sys_reg(3, 0, 5, 4, 3) 232 #define SYS_ERXMISC0_EL1 sys_reg(3, 0, 5, 5, 0) 233 #define SYS_ERXMISC1_EL1 sys_reg(3, 0, 5, 5, 1) 234 #define SYS_TFSR_EL1 sys_reg(3, 0, 5, 6, 0) 235 #define SYS_TFSRE0_EL1 sys_reg(3, 0, 5, 6, 1) 236 237 #define SYS_FAR_EL1 sys_reg(3, 0, 6, 0, 0) 238 #define SYS_PAR_EL1 sys_reg(3, 0, 7, 4, 0) 239 240 #define SYS_PAR_EL1_F BIT(0) 241 #define SYS_PAR_EL1_FST GENMASK(6, 1) 242 243 /*** Statistical Profiling Extension ***/ 244 /* ID registers */ 245 #define SYS_PMSIDR_EL1 sys_reg(3, 0, 9, 9, 7) 246 #define SYS_PMSIDR_EL1_FE_SHIFT 0 247 #define SYS_PMSIDR_EL1_FT_SHIFT 1 248 #define SYS_PMSIDR_EL1_FL_SHIFT 2 249 #define SYS_PMSIDR_EL1_ARCHINST_SHIFT 3 250 #define SYS_PMSIDR_EL1_LDS_SHIFT 4 251 #define SYS_PMSIDR_EL1_ERND_SHIFT 5 252 #define SYS_PMSIDR_EL1_INTERVAL_SHIFT 8 253 #define SYS_PMSIDR_EL1_INTERVAL_MASK 0xfUL 254 #define SYS_PMSIDR_EL1_MAXSIZE_SHIFT 12 255 #define SYS_PMSIDR_EL1_MAXSIZE_MASK 0xfUL 256 #define SYS_PMSIDR_EL1_COUNTSIZE_SHIFT 16 257 #define SYS_PMSIDR_EL1_COUNTSIZE_MASK 0xfUL 258 259 #define SYS_PMBIDR_EL1 sys_reg(3, 0, 9, 10, 7) 260 #define SYS_PMBIDR_EL1_ALIGN_SHIFT 0 261 #define SYS_PMBIDR_EL1_ALIGN_MASK 0xfU 262 #define SYS_PMBIDR_EL1_P_SHIFT 4 263 #define SYS_PMBIDR_EL1_F_SHIFT 5 264 265 /* Sampling controls */ 266 #define SYS_PMSCR_EL1 sys_reg(3, 0, 9, 9, 0) 267 #define SYS_PMSCR_EL1_E0SPE_SHIFT 0 268 #define SYS_PMSCR_EL1_E1SPE_SHIFT 1 269 #define SYS_PMSCR_EL1_CX_SHIFT 3 270 #define SYS_PMSCR_EL1_PA_SHIFT 4 271 #define SYS_PMSCR_EL1_TS_SHIFT 5 272 #define SYS_PMSCR_EL1_PCT_SHIFT 6 273 274 #define SYS_PMSCR_EL2 sys_reg(3, 4, 9, 9, 0) 275 #define SYS_PMSCR_EL2_E0HSPE_SHIFT 0 276 #define SYS_PMSCR_EL2_E2SPE_SHIFT 1 277 #define SYS_PMSCR_EL2_CX_SHIFT 3 278 #define SYS_PMSCR_EL2_PA_SHIFT 4 279 #define SYS_PMSCR_EL2_TS_SHIFT 5 280 #define SYS_PMSCR_EL2_PCT_SHIFT 6 281 282 #define SYS_PMSICR_EL1 sys_reg(3, 0, 9, 9, 2) 283 284 #define SYS_PMSIRR_EL1 sys_reg(3, 0, 9, 9, 3) 285 #define SYS_PMSIRR_EL1_RND_SHIFT 0 286 #define SYS_PMSIRR_EL1_INTERVAL_SHIFT 8 287 #define SYS_PMSIRR_EL1_INTERVAL_MASK 0xffffffUL 288 289 /* Filtering controls */ 290 #define SYS_PMSNEVFR_EL1 sys_reg(3, 0, 9, 9, 1) 291 292 #define SYS_PMSFCR_EL1 sys_reg(3, 0, 9, 9, 4) 293 #define SYS_PMSFCR_EL1_FE_SHIFT 0 294 #define SYS_PMSFCR_EL1_FT_SHIFT 1 295 #define SYS_PMSFCR_EL1_FL_SHIFT 2 296 #define SYS_PMSFCR_EL1_B_SHIFT 16 297 #define SYS_PMSFCR_EL1_LD_SHIFT 17 298 #define SYS_PMSFCR_EL1_ST_SHIFT 18 299 300 #define SYS_PMSEVFR_EL1 sys_reg(3, 0, 9, 9, 5) 301 #define SYS_PMSEVFR_EL1_RES0_8_2 \ 302 (GENMASK_ULL(47, 32) | GENMASK_ULL(23, 16) | GENMASK_ULL(11, 8) |\ 303 BIT_ULL(6) | BIT_ULL(4) | BIT_ULL(2) | BIT_ULL(0)) 304 #define SYS_PMSEVFR_EL1_RES0_8_3 \ 305 (SYS_PMSEVFR_EL1_RES0_8_2 & ~(BIT_ULL(18) | BIT_ULL(17) | BIT_ULL(11))) 306 307 #define SYS_PMSLATFR_EL1 sys_reg(3, 0, 9, 9, 6) 308 #define SYS_PMSLATFR_EL1_MINLAT_SHIFT 0 309 310 /* Buffer controls */ 311 #define SYS_PMBLIMITR_EL1 sys_reg(3, 0, 9, 10, 0) 312 #define SYS_PMBLIMITR_EL1_E_SHIFT 0 313 #define SYS_PMBLIMITR_EL1_FM_SHIFT 1 314 #define SYS_PMBLIMITR_EL1_FM_MASK 0x3UL 315 #define SYS_PMBLIMITR_EL1_FM_STOP_IRQ (0 << SYS_PMBLIMITR_EL1_FM_SHIFT) 316 317 #define SYS_PMBPTR_EL1 sys_reg(3, 0, 9, 10, 1) 318 319 /* Buffer error reporting */ 320 #define SYS_PMBSR_EL1 sys_reg(3, 0, 9, 10, 3) 321 #define SYS_PMBSR_EL1_COLL_SHIFT 16 322 #define SYS_PMBSR_EL1_S_SHIFT 17 323 #define SYS_PMBSR_EL1_EA_SHIFT 18 324 #define SYS_PMBSR_EL1_DL_SHIFT 19 325 #define SYS_PMBSR_EL1_EC_SHIFT 26 326 #define SYS_PMBSR_EL1_EC_MASK 0x3fUL 327 328 #define SYS_PMBSR_EL1_EC_BUF (0x0UL << SYS_PMBSR_EL1_EC_SHIFT) 329 #define SYS_PMBSR_EL1_EC_FAULT_S1 (0x24UL << SYS_PMBSR_EL1_EC_SHIFT) 330 #define SYS_PMBSR_EL1_EC_FAULT_S2 (0x25UL << SYS_PMBSR_EL1_EC_SHIFT) 331 332 #define SYS_PMBSR_EL1_FAULT_FSC_SHIFT 0 333 #define SYS_PMBSR_EL1_FAULT_FSC_MASK 0x3fUL 334 335 #define SYS_PMBSR_EL1_BUF_BSC_SHIFT 0 336 #define SYS_PMBSR_EL1_BUF_BSC_MASK 0x3fUL 337 338 #define SYS_PMBSR_EL1_BUF_BSC_FULL (0x1UL << SYS_PMBSR_EL1_BUF_BSC_SHIFT) 339 340 /*** End of Statistical Profiling Extension ***/ 341 342 /* 343 * TRBE Registers 344 */ 345 #define SYS_TRBLIMITR_EL1 sys_reg(3, 0, 9, 11, 0) 346 #define SYS_TRBPTR_EL1 sys_reg(3, 0, 9, 11, 1) 347 #define SYS_TRBBASER_EL1 sys_reg(3, 0, 9, 11, 2) 348 #define SYS_TRBSR_EL1 sys_reg(3, 0, 9, 11, 3) 349 #define SYS_TRBMAR_EL1 sys_reg(3, 0, 9, 11, 4) 350 #define SYS_TRBTRG_EL1 sys_reg(3, 0, 9, 11, 6) 351 #define SYS_TRBIDR_EL1 sys_reg(3, 0, 9, 11, 7) 352 353 #define TRBLIMITR_LIMIT_MASK GENMASK_ULL(51, 0) 354 #define TRBLIMITR_LIMIT_SHIFT 12 355 #define TRBLIMITR_NVM BIT(5) 356 #define TRBLIMITR_TRIG_MODE_MASK GENMASK(1, 0) 357 #define TRBLIMITR_TRIG_MODE_SHIFT 3 358 #define TRBLIMITR_FILL_MODE_MASK GENMASK(1, 0) 359 #define TRBLIMITR_FILL_MODE_SHIFT 1 360 #define TRBLIMITR_ENABLE BIT(0) 361 #define TRBPTR_PTR_MASK GENMASK_ULL(63, 0) 362 #define TRBPTR_PTR_SHIFT 0 363 #define TRBBASER_BASE_MASK GENMASK_ULL(51, 0) 364 #define TRBBASER_BASE_SHIFT 12 365 #define TRBSR_EC_MASK GENMASK(5, 0) 366 #define TRBSR_EC_SHIFT 26 367 #define TRBSR_IRQ BIT(22) 368 #define TRBSR_TRG BIT(21) 369 #define TRBSR_WRAP BIT(20) 370 #define TRBSR_ABORT BIT(18) 371 #define TRBSR_STOP BIT(17) 372 #define TRBSR_MSS_MASK GENMASK(15, 0) 373 #define TRBSR_MSS_SHIFT 0 374 #define TRBSR_BSC_MASK GENMASK(5, 0) 375 #define TRBSR_BSC_SHIFT 0 376 #define TRBSR_FSC_MASK GENMASK(5, 0) 377 #define TRBSR_FSC_SHIFT 0 378 #define TRBMAR_SHARE_MASK GENMASK(1, 0) 379 #define TRBMAR_SHARE_SHIFT 8 380 #define TRBMAR_OUTER_MASK GENMASK(3, 0) 381 #define TRBMAR_OUTER_SHIFT 4 382 #define TRBMAR_INNER_MASK GENMASK(3, 0) 383 #define TRBMAR_INNER_SHIFT 0 384 #define TRBTRG_TRG_MASK GENMASK(31, 0) 385 #define TRBTRG_TRG_SHIFT 0 386 #define TRBIDR_FLAG BIT(5) 387 #define TRBIDR_PROG BIT(4) 388 #define TRBIDR_ALIGN_MASK GENMASK(3, 0) 389 #define TRBIDR_ALIGN_SHIFT 0 390 391 #define SYS_PMINTENSET_EL1 sys_reg(3, 0, 9, 14, 1) 392 #define SYS_PMINTENCLR_EL1 sys_reg(3, 0, 9, 14, 2) 393 394 #define SYS_PMMIR_EL1 sys_reg(3, 0, 9, 14, 6) 395 396 #define SYS_MAIR_EL1 sys_reg(3, 0, 10, 2, 0) 397 #define SYS_AMAIR_EL1 sys_reg(3, 0, 10, 3, 0) 398 399 #define SYS_LORSA_EL1 sys_reg(3, 0, 10, 4, 0) 400 #define SYS_LOREA_EL1 sys_reg(3, 0, 10, 4, 1) 401 #define SYS_LORN_EL1 sys_reg(3, 0, 10, 4, 2) 402 #define SYS_LORC_EL1 sys_reg(3, 0, 10, 4, 3) 403 #define SYS_LORID_EL1 sys_reg(3, 0, 10, 4, 7) 404 405 #define SYS_VBAR_EL1 sys_reg(3, 0, 12, 0, 0) 406 #define SYS_DISR_EL1 sys_reg(3, 0, 12, 1, 1) 407 408 #define SYS_ICC_IAR0_EL1 sys_reg(3, 0, 12, 8, 0) 409 #define SYS_ICC_EOIR0_EL1 sys_reg(3, 0, 12, 8, 1) 410 #define SYS_ICC_HPPIR0_EL1 sys_reg(3, 0, 12, 8, 2) 411 #define SYS_ICC_BPR0_EL1 sys_reg(3, 0, 12, 8, 3) 412 #define SYS_ICC_AP0Rn_EL1(n) sys_reg(3, 0, 12, 8, 4 | n) 413 #define SYS_ICC_AP0R0_EL1 SYS_ICC_AP0Rn_EL1(0) 414 #define SYS_ICC_AP0R1_EL1 SYS_ICC_AP0Rn_EL1(1) 415 #define SYS_ICC_AP0R2_EL1 SYS_ICC_AP0Rn_EL1(2) 416 #define SYS_ICC_AP0R3_EL1 SYS_ICC_AP0Rn_EL1(3) 417 #define SYS_ICC_AP1Rn_EL1(n) sys_reg(3, 0, 12, 9, n) 418 #define SYS_ICC_AP1R0_EL1 SYS_ICC_AP1Rn_EL1(0) 419 #define SYS_ICC_AP1R1_EL1 SYS_ICC_AP1Rn_EL1(1) 420 #define SYS_ICC_AP1R2_EL1 SYS_ICC_AP1Rn_EL1(2) 421 #define SYS_ICC_AP1R3_EL1 SYS_ICC_AP1Rn_EL1(3) 422 #define SYS_ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1) 423 #define SYS_ICC_RPR_EL1 sys_reg(3, 0, 12, 11, 3) 424 #define SYS_ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5) 425 #define SYS_ICC_ASGI1R_EL1 sys_reg(3, 0, 12, 11, 6) 426 #define SYS_ICC_SGI0R_EL1 sys_reg(3, 0, 12, 11, 7) 427 #define SYS_ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0) 428 #define SYS_ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1) 429 #define SYS_ICC_HPPIR1_EL1 sys_reg(3, 0, 12, 12, 2) 430 #define SYS_ICC_BPR1_EL1 sys_reg(3, 0, 12, 12, 3) 431 #define SYS_ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4) 432 #define SYS_ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5) 433 #define SYS_ICC_IGRPEN0_EL1 sys_reg(3, 0, 12, 12, 6) 434 #define SYS_ICC_IGRPEN1_EL1 sys_reg(3, 0, 12, 12, 7) 435 436 #define SYS_CONTEXTIDR_EL1 sys_reg(3, 0, 13, 0, 1) 437 #define SYS_TPIDR_EL1 sys_reg(3, 0, 13, 0, 4) 438 439 #define SYS_SCXTNUM_EL1 sys_reg(3, 0, 13, 0, 7) 440 441 #define SYS_CNTKCTL_EL1 sys_reg(3, 0, 14, 1, 0) 442 443 #define SYS_CCSIDR_EL1 sys_reg(3, 1, 0, 0, 0) 444 #define SYS_CLIDR_EL1 sys_reg(3, 1, 0, 0, 1) 445 #define SYS_GMID_EL1 sys_reg(3, 1, 0, 0, 4) 446 #define SYS_AIDR_EL1 sys_reg(3, 1, 0, 0, 7) 447 448 #define SYS_CSSELR_EL1 sys_reg(3, 2, 0, 0, 0) 449 450 #define SYS_CTR_EL0 sys_reg(3, 3, 0, 0, 1) 451 #define SYS_DCZID_EL0 sys_reg(3, 3, 0, 0, 7) 452 453 #define SYS_RNDR_EL0 sys_reg(3, 3, 2, 4, 0) 454 #define SYS_RNDRRS_EL0 sys_reg(3, 3, 2, 4, 1) 455 456 #define SYS_PMCR_EL0 sys_reg(3, 3, 9, 12, 0) 457 #define SYS_PMCNTENSET_EL0 sys_reg(3, 3, 9, 12, 1) 458 #define SYS_PMCNTENCLR_EL0 sys_reg(3, 3, 9, 12, 2) 459 #define SYS_PMOVSCLR_EL0 sys_reg(3, 3, 9, 12, 3) 460 #define SYS_PMSWINC_EL0 sys_reg(3, 3, 9, 12, 4) 461 #define SYS_PMSELR_EL0 sys_reg(3, 3, 9, 12, 5) 462 #define SYS_PMCEID0_EL0 sys_reg(3, 3, 9, 12, 6) 463 #define SYS_PMCEID1_EL0 sys_reg(3, 3, 9, 12, 7) 464 #define SYS_PMCCNTR_EL0 sys_reg(3, 3, 9, 13, 0) 465 #define SYS_PMXEVTYPER_EL0 sys_reg(3, 3, 9, 13, 1) 466 #define SYS_PMXEVCNTR_EL0 sys_reg(3, 3, 9, 13, 2) 467 #define SYS_PMUSERENR_EL0 sys_reg(3, 3, 9, 14, 0) 468 #define SYS_PMOVSSET_EL0 sys_reg(3, 3, 9, 14, 3) 469 470 #define SYS_TPIDR_EL0 sys_reg(3, 3, 13, 0, 2) 471 #define SYS_TPIDRRO_EL0 sys_reg(3, 3, 13, 0, 3) 472 473 #define SYS_SCXTNUM_EL0 sys_reg(3, 3, 13, 0, 7) 474 475 /* Definitions for system register interface to AMU for ARMv8.4 onwards */ 476 #define SYS_AM_EL0(crm, op2) sys_reg(3, 3, 13, (crm), (op2)) 477 #define SYS_AMCR_EL0 SYS_AM_EL0(2, 0) 478 #define SYS_AMCFGR_EL0 SYS_AM_EL0(2, 1) 479 #define SYS_AMCGCR_EL0 SYS_AM_EL0(2, 2) 480 #define SYS_AMUSERENR_EL0 SYS_AM_EL0(2, 3) 481 #define SYS_AMCNTENCLR0_EL0 SYS_AM_EL0(2, 4) 482 #define SYS_AMCNTENSET0_EL0 SYS_AM_EL0(2, 5) 483 #define SYS_AMCNTENCLR1_EL0 SYS_AM_EL0(3, 0) 484 #define SYS_AMCNTENSET1_EL0 SYS_AM_EL0(3, 1) 485 486 /* 487 * Group 0 of activity monitors (architected): 488 * op0 op1 CRn CRm op2 489 * Counter: 11 011 1101 010:n<3> n<2:0> 490 * Type: 11 011 1101 011:n<3> n<2:0> 491 * n: 0-15 492 * 493 * Group 1 of activity monitors (auxiliary): 494 * op0 op1 CRn CRm op2 495 * Counter: 11 011 1101 110:n<3> n<2:0> 496 * Type: 11 011 1101 111:n<3> n<2:0> 497 * n: 0-15 498 */ 499 500 #define SYS_AMEVCNTR0_EL0(n) SYS_AM_EL0(4 + ((n) >> 3), (n) & 7) 501 #define SYS_AMEVTYPER0_EL0(n) SYS_AM_EL0(6 + ((n) >> 3), (n) & 7) 502 #define SYS_AMEVCNTR1_EL0(n) SYS_AM_EL0(12 + ((n) >> 3), (n) & 7) 503 #define SYS_AMEVTYPER1_EL0(n) SYS_AM_EL0(14 + ((n) >> 3), (n) & 7) 504 505 /* AMU v1: Fixed (architecturally defined) activity monitors */ 506 #define SYS_AMEVCNTR0_CORE_EL0 SYS_AMEVCNTR0_EL0(0) 507 #define SYS_AMEVCNTR0_CONST_EL0 SYS_AMEVCNTR0_EL0(1) 508 #define SYS_AMEVCNTR0_INST_RET_EL0 SYS_AMEVCNTR0_EL0(2) 509 #define SYS_AMEVCNTR0_MEM_STALL SYS_AMEVCNTR0_EL0(3) 510 511 #define SYS_CNTFRQ_EL0 sys_reg(3, 3, 14, 0, 0) 512 513 #define SYS_CNTPCTSS_EL0 sys_reg(3, 3, 14, 0, 5) 514 #define SYS_CNTVCTSS_EL0 sys_reg(3, 3, 14, 0, 6) 515 516 #define SYS_CNTP_TVAL_EL0 sys_reg(3, 3, 14, 2, 0) 517 #define SYS_CNTP_CTL_EL0 sys_reg(3, 3, 14, 2, 1) 518 #define SYS_CNTP_CVAL_EL0 sys_reg(3, 3, 14, 2, 2) 519 520 #define SYS_CNTV_CTL_EL0 sys_reg(3, 3, 14, 3, 1) 521 #define SYS_CNTV_CVAL_EL0 sys_reg(3, 3, 14, 3, 2) 522 523 #define SYS_AARCH32_CNTP_TVAL sys_reg(0, 0, 14, 2, 0) 524 #define SYS_AARCH32_CNTP_CTL sys_reg(0, 0, 14, 2, 1) 525 #define SYS_AARCH32_CNTP_CVAL sys_reg(0, 2, 0, 14, 0) 526 527 #define __PMEV_op2(n) ((n) & 0x7) 528 #define __CNTR_CRm(n) (0x8 | (((n) >> 3) & 0x3)) 529 #define SYS_PMEVCNTRn_EL0(n) sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n)) 530 #define __TYPER_CRm(n) (0xc | (((n) >> 3) & 0x3)) 531 #define SYS_PMEVTYPERn_EL0(n) sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n)) 532 533 #define SYS_PMCCFILTR_EL0 sys_reg(3, 3, 14, 15, 7) 534 535 #define SYS_SCTLR_EL2 sys_reg(3, 4, 1, 0, 0) 536 #define SYS_HFGRTR_EL2 sys_reg(3, 4, 1, 1, 4) 537 #define SYS_HFGWTR_EL2 sys_reg(3, 4, 1, 1, 5) 538 #define SYS_HFGITR_EL2 sys_reg(3, 4, 1, 1, 6) 539 #define SYS_ZCR_EL2 sys_reg(3, 4, 1, 2, 0) 540 #define SYS_TRFCR_EL2 sys_reg(3, 4, 1, 2, 1) 541 #define SYS_DACR32_EL2 sys_reg(3, 4, 3, 0, 0) 542 #define SYS_HDFGRTR_EL2 sys_reg(3, 4, 3, 1, 4) 543 #define SYS_HDFGWTR_EL2 sys_reg(3, 4, 3, 1, 5) 544 #define SYS_HAFGRTR_EL2 sys_reg(3, 4, 3, 1, 6) 545 #define SYS_SPSR_EL2 sys_reg(3, 4, 4, 0, 0) 546 #define SYS_ELR_EL2 sys_reg(3, 4, 4, 0, 1) 547 #define SYS_IFSR32_EL2 sys_reg(3, 4, 5, 0, 1) 548 #define SYS_ESR_EL2 sys_reg(3, 4, 5, 2, 0) 549 #define SYS_VSESR_EL2 sys_reg(3, 4, 5, 2, 3) 550 #define SYS_FPEXC32_EL2 sys_reg(3, 4, 5, 3, 0) 551 #define SYS_TFSR_EL2 sys_reg(3, 4, 5, 6, 0) 552 #define SYS_FAR_EL2 sys_reg(3, 4, 6, 0, 0) 553 554 #define SYS_VDISR_EL2 sys_reg(3, 4, 12, 1, 1) 555 #define __SYS__AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x) 556 #define SYS_ICH_AP0R0_EL2 __SYS__AP0Rx_EL2(0) 557 #define SYS_ICH_AP0R1_EL2 __SYS__AP0Rx_EL2(1) 558 #define SYS_ICH_AP0R2_EL2 __SYS__AP0Rx_EL2(2) 559 #define SYS_ICH_AP0R3_EL2 __SYS__AP0Rx_EL2(3) 560 561 #define __SYS__AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x) 562 #define SYS_ICH_AP1R0_EL2 __SYS__AP1Rx_EL2(0) 563 #define SYS_ICH_AP1R1_EL2 __SYS__AP1Rx_EL2(1) 564 #define SYS_ICH_AP1R2_EL2 __SYS__AP1Rx_EL2(2) 565 #define SYS_ICH_AP1R3_EL2 __SYS__AP1Rx_EL2(3) 566 567 #define SYS_ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4) 568 #define SYS_ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5) 569 #define SYS_ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0) 570 #define SYS_ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1) 571 #define SYS_ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2) 572 #define SYS_ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3) 573 #define SYS_ICH_ELRSR_EL2 sys_reg(3, 4, 12, 11, 5) 574 #define SYS_ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7) 575 576 #define __SYS__LR0_EL2(x) sys_reg(3, 4, 12, 12, x) 577 #define SYS_ICH_LR0_EL2 __SYS__LR0_EL2(0) 578 #define SYS_ICH_LR1_EL2 __SYS__LR0_EL2(1) 579 #define SYS_ICH_LR2_EL2 __SYS__LR0_EL2(2) 580 #define SYS_ICH_LR3_EL2 __SYS__LR0_EL2(3) 581 #define SYS_ICH_LR4_EL2 __SYS__LR0_EL2(4) 582 #define SYS_ICH_LR5_EL2 __SYS__LR0_EL2(5) 583 #define SYS_ICH_LR6_EL2 __SYS__LR0_EL2(6) 584 #define SYS_ICH_LR7_EL2 __SYS__LR0_EL2(7) 585 586 #define __SYS__LR8_EL2(x) sys_reg(3, 4, 12, 13, x) 587 #define SYS_ICH_LR8_EL2 __SYS__LR8_EL2(0) 588 #define SYS_ICH_LR9_EL2 __SYS__LR8_EL2(1) 589 #define SYS_ICH_LR10_EL2 __SYS__LR8_EL2(2) 590 #define SYS_ICH_LR11_EL2 __SYS__LR8_EL2(3) 591 #define SYS_ICH_LR12_EL2 __SYS__LR8_EL2(4) 592 #define SYS_ICH_LR13_EL2 __SYS__LR8_EL2(5) 593 #define SYS_ICH_LR14_EL2 __SYS__LR8_EL2(6) 594 #define SYS_ICH_LR15_EL2 __SYS__LR8_EL2(7) 595 596 /* VHE encodings for architectural EL0/1 system registers */ 597 #define SYS_SCTLR_EL12 sys_reg(3, 5, 1, 0, 0) 598 #define SYS_CPACR_EL12 sys_reg(3, 5, 1, 0, 2) 599 #define SYS_ZCR_EL12 sys_reg(3, 5, 1, 2, 0) 600 #define SYS_TTBR0_EL12 sys_reg(3, 5, 2, 0, 0) 601 #define SYS_TTBR1_EL12 sys_reg(3, 5, 2, 0, 1) 602 #define SYS_TCR_EL12 sys_reg(3, 5, 2, 0, 2) 603 #define SYS_SPSR_EL12 sys_reg(3, 5, 4, 0, 0) 604 #define SYS_ELR_EL12 sys_reg(3, 5, 4, 0, 1) 605 #define SYS_AFSR0_EL12 sys_reg(3, 5, 5, 1, 0) 606 #define SYS_AFSR1_EL12 sys_reg(3, 5, 5, 1, 1) 607 #define SYS_ESR_EL12 sys_reg(3, 5, 5, 2, 0) 608 #define SYS_TFSR_EL12 sys_reg(3, 5, 5, 6, 0) 609 #define SYS_FAR_EL12 sys_reg(3, 5, 6, 0, 0) 610 #define SYS_MAIR_EL12 sys_reg(3, 5, 10, 2, 0) 611 #define SYS_AMAIR_EL12 sys_reg(3, 5, 10, 3, 0) 612 #define SYS_VBAR_EL12 sys_reg(3, 5, 12, 0, 0) 613 #define SYS_CONTEXTIDR_EL12 sys_reg(3, 5, 13, 0, 1) 614 #define SYS_CNTKCTL_EL12 sys_reg(3, 5, 14, 1, 0) 615 #define SYS_CNTP_TVAL_EL02 sys_reg(3, 5, 14, 2, 0) 616 #define SYS_CNTP_CTL_EL02 sys_reg(3, 5, 14, 2, 1) 617 #define SYS_CNTP_CVAL_EL02 sys_reg(3, 5, 14, 2, 2) 618 #define SYS_CNTV_TVAL_EL02 sys_reg(3, 5, 14, 3, 0) 619 #define SYS_CNTV_CTL_EL02 sys_reg(3, 5, 14, 3, 1) 620 #define SYS_CNTV_CVAL_EL02 sys_reg(3, 5, 14, 3, 2) 621 622 /* Common SCTLR_ELx flags. */ 623 #define SCTLR_ELx_DSSBS (BIT(44)) 624 #define SCTLR_ELx_ATA (BIT(43)) 625 626 #define SCTLR_ELx_TCF_SHIFT 40 627 #define SCTLR_ELx_TCF_NONE (UL(0x0) << SCTLR_ELx_TCF_SHIFT) 628 #define SCTLR_ELx_TCF_SYNC (UL(0x1) << SCTLR_ELx_TCF_SHIFT) 629 #define SCTLR_ELx_TCF_ASYNC (UL(0x2) << SCTLR_ELx_TCF_SHIFT) 630 #define SCTLR_ELx_TCF_ASYMM (UL(0x3) << SCTLR_ELx_TCF_SHIFT) 631 #define SCTLR_ELx_TCF_MASK (UL(0x3) << SCTLR_ELx_TCF_SHIFT) 632 633 #define SCTLR_ELx_ENIA_SHIFT 31 634 635 #define SCTLR_ELx_ITFSB (BIT(37)) 636 #define SCTLR_ELx_ENIA (BIT(SCTLR_ELx_ENIA_SHIFT)) 637 #define SCTLR_ELx_ENIB (BIT(30)) 638 #define SCTLR_ELx_ENDA (BIT(27)) 639 #define SCTLR_ELx_EE (BIT(25)) 640 #define SCTLR_ELx_IESB (BIT(21)) 641 #define SCTLR_ELx_WXN (BIT(19)) 642 #define SCTLR_ELx_ENDB (BIT(13)) 643 #define SCTLR_ELx_I (BIT(12)) 644 #define SCTLR_ELx_SA (BIT(3)) 645 #define SCTLR_ELx_C (BIT(2)) 646 #define SCTLR_ELx_A (BIT(1)) 647 #define SCTLR_ELx_M (BIT(0)) 648 649 /* SCTLR_EL2 specific flags. */ 650 #define SCTLR_EL2_RES1 ((BIT(4)) | (BIT(5)) | (BIT(11)) | (BIT(16)) | \ 651 (BIT(18)) | (BIT(22)) | (BIT(23)) | (BIT(28)) | \ 652 (BIT(29))) 653 654 #ifdef CONFIG_CPU_BIG_ENDIAN 655 #define ENDIAN_SET_EL2 SCTLR_ELx_EE 656 #else 657 #define ENDIAN_SET_EL2 0 658 #endif 659 660 #define INIT_SCTLR_EL2_MMU_ON \ 661 (SCTLR_ELx_M | SCTLR_ELx_C | SCTLR_ELx_SA | SCTLR_ELx_I | \ 662 SCTLR_ELx_IESB | SCTLR_ELx_WXN | ENDIAN_SET_EL2 | \ 663 SCTLR_ELx_ITFSB | SCTLR_EL2_RES1) 664 665 #define INIT_SCTLR_EL2_MMU_OFF \ 666 (SCTLR_EL2_RES1 | ENDIAN_SET_EL2) 667 668 /* SCTLR_EL1 specific flags. */ 669 #define SCTLR_EL1_EPAN (BIT(57)) 670 #define SCTLR_EL1_ATA0 (BIT(42)) 671 672 #define SCTLR_EL1_TCF0_SHIFT 38 673 #define SCTLR_EL1_TCF0_NONE (UL(0x0) << SCTLR_EL1_TCF0_SHIFT) 674 #define SCTLR_EL1_TCF0_SYNC (UL(0x1) << SCTLR_EL1_TCF0_SHIFT) 675 #define SCTLR_EL1_TCF0_ASYNC (UL(0x2) << SCTLR_EL1_TCF0_SHIFT) 676 #define SCTLR_EL1_TCF0_ASYMM (UL(0x3) << SCTLR_EL1_TCF0_SHIFT) 677 #define SCTLR_EL1_TCF0_MASK (UL(0x3) << SCTLR_EL1_TCF0_SHIFT) 678 679 #define SCTLR_EL1_BT1 (BIT(36)) 680 #define SCTLR_EL1_BT0 (BIT(35)) 681 #define SCTLR_EL1_UCI (BIT(26)) 682 #define SCTLR_EL1_E0E (BIT(24)) 683 #define SCTLR_EL1_SPAN (BIT(23)) 684 #define SCTLR_EL1_NTWE (BIT(18)) 685 #define SCTLR_EL1_NTWI (BIT(16)) 686 #define SCTLR_EL1_UCT (BIT(15)) 687 #define SCTLR_EL1_DZE (BIT(14)) 688 #define SCTLR_EL1_UMA (BIT(9)) 689 #define SCTLR_EL1_SED (BIT(8)) 690 #define SCTLR_EL1_ITD (BIT(7)) 691 #define SCTLR_EL1_CP15BEN (BIT(5)) 692 #define SCTLR_EL1_SA0 (BIT(4)) 693 694 #define SCTLR_EL1_RES1 ((BIT(11)) | (BIT(20)) | (BIT(22)) | (BIT(28)) | \ 695 (BIT(29))) 696 697 #ifdef CONFIG_CPU_BIG_ENDIAN 698 #define ENDIAN_SET_EL1 (SCTLR_EL1_E0E | SCTLR_ELx_EE) 699 #else 700 #define ENDIAN_SET_EL1 0 701 #endif 702 703 #define INIT_SCTLR_EL1_MMU_OFF \ 704 (ENDIAN_SET_EL1 | SCTLR_EL1_RES1) 705 706 #define INIT_SCTLR_EL1_MMU_ON \ 707 (SCTLR_ELx_M | SCTLR_ELx_C | SCTLR_ELx_SA | SCTLR_EL1_SA0 | \ 708 SCTLR_EL1_SED | SCTLR_ELx_I | SCTLR_EL1_DZE | SCTLR_EL1_UCT | \ 709 SCTLR_EL1_NTWE | SCTLR_ELx_IESB | SCTLR_EL1_SPAN | SCTLR_ELx_ITFSB | \ 710 ENDIAN_SET_EL1 | SCTLR_EL1_UCI | SCTLR_EL1_EPAN | SCTLR_EL1_RES1) 711 712 /* MAIR_ELx memory attributes (used by Linux) */ 713 #define MAIR_ATTR_DEVICE_nGnRnE UL(0x00) 714 #define MAIR_ATTR_DEVICE_nGnRE UL(0x04) 715 #define MAIR_ATTR_NORMAL_NC UL(0x44) 716 #define MAIR_ATTR_NORMAL_TAGGED UL(0xf0) 717 #define MAIR_ATTR_NORMAL UL(0xff) 718 #define MAIR_ATTR_MASK UL(0xff) 719 720 /* Position the attr at the correct index */ 721 #define MAIR_ATTRIDX(attr, idx) ((attr) << ((idx) * 8)) 722 723 /* id_aa64isar0 */ 724 #define ID_AA64ISAR0_RNDR_SHIFT 60 725 #define ID_AA64ISAR0_TLB_SHIFT 56 726 #define ID_AA64ISAR0_TS_SHIFT 52 727 #define ID_AA64ISAR0_FHM_SHIFT 48 728 #define ID_AA64ISAR0_DP_SHIFT 44 729 #define ID_AA64ISAR0_SM4_SHIFT 40 730 #define ID_AA64ISAR0_SM3_SHIFT 36 731 #define ID_AA64ISAR0_SHA3_SHIFT 32 732 #define ID_AA64ISAR0_RDM_SHIFT 28 733 #define ID_AA64ISAR0_ATOMICS_SHIFT 20 734 #define ID_AA64ISAR0_CRC32_SHIFT 16 735 #define ID_AA64ISAR0_SHA2_SHIFT 12 736 #define ID_AA64ISAR0_SHA1_SHIFT 8 737 #define ID_AA64ISAR0_AES_SHIFT 4 738 739 #define ID_AA64ISAR0_TLB_RANGE_NI 0x0 740 #define ID_AA64ISAR0_TLB_RANGE 0x2 741 742 /* id_aa64isar1 */ 743 #define ID_AA64ISAR1_I8MM_SHIFT 52 744 #define ID_AA64ISAR1_DGH_SHIFT 48 745 #define ID_AA64ISAR1_BF16_SHIFT 44 746 #define ID_AA64ISAR1_SPECRES_SHIFT 40 747 #define ID_AA64ISAR1_SB_SHIFT 36 748 #define ID_AA64ISAR1_FRINTTS_SHIFT 32 749 #define ID_AA64ISAR1_GPI_SHIFT 28 750 #define ID_AA64ISAR1_GPA_SHIFT 24 751 #define ID_AA64ISAR1_LRCPC_SHIFT 20 752 #define ID_AA64ISAR1_FCMA_SHIFT 16 753 #define ID_AA64ISAR1_JSCVT_SHIFT 12 754 #define ID_AA64ISAR1_API_SHIFT 8 755 #define ID_AA64ISAR1_APA_SHIFT 4 756 #define ID_AA64ISAR1_DPB_SHIFT 0 757 758 #define ID_AA64ISAR1_APA_NI 0x0 759 #define ID_AA64ISAR1_APA_ARCHITECTED 0x1 760 #define ID_AA64ISAR1_APA_ARCH_EPAC 0x2 761 #define ID_AA64ISAR1_APA_ARCH_EPAC2 0x3 762 #define ID_AA64ISAR1_APA_ARCH_EPAC2_FPAC 0x4 763 #define ID_AA64ISAR1_APA_ARCH_EPAC2_FPAC_CMB 0x5 764 #define ID_AA64ISAR1_API_NI 0x0 765 #define ID_AA64ISAR1_API_IMP_DEF 0x1 766 #define ID_AA64ISAR1_API_IMP_DEF_EPAC 0x2 767 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2 0x3 768 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2_FPAC 0x4 769 #define ID_AA64ISAR1_API_IMP_DEF_EPAC2_FPAC_CMB 0x5 770 #define ID_AA64ISAR1_GPA_NI 0x0 771 #define ID_AA64ISAR1_GPA_ARCHITECTED 0x1 772 #define ID_AA64ISAR1_GPI_NI 0x0 773 #define ID_AA64ISAR1_GPI_IMP_DEF 0x1 774 775 /* id_aa64isar2 */ 776 #define ID_AA64ISAR2_CLEARBHB_SHIFT 28 777 #define ID_AA64ISAR2_RPRES_SHIFT 4 778 #define ID_AA64ISAR2_WFXT_SHIFT 0 779 780 #define ID_AA64ISAR2_RPRES_8BIT 0x0 781 #define ID_AA64ISAR2_RPRES_12BIT 0x1 782 /* 783 * Value 0x1 has been removed from the architecture, and is 784 * reserved, but has not yet been removed from the ARM ARM 785 * as of ARM DDI 0487G.b. 786 */ 787 #define ID_AA64ISAR2_WFXT_NI 0x0 788 #define ID_AA64ISAR2_WFXT_SUPPORTED 0x2 789 790 /* id_aa64pfr0 */ 791 #define ID_AA64PFR0_CSV3_SHIFT 60 792 #define ID_AA64PFR0_CSV2_SHIFT 56 793 #define ID_AA64PFR0_DIT_SHIFT 48 794 #define ID_AA64PFR0_AMU_SHIFT 44 795 #define ID_AA64PFR0_MPAM_SHIFT 40 796 #define ID_AA64PFR0_SEL2_SHIFT 36 797 #define ID_AA64PFR0_SVE_SHIFT 32 798 #define ID_AA64PFR0_RAS_SHIFT 28 799 #define ID_AA64PFR0_GIC_SHIFT 24 800 #define ID_AA64PFR0_ASIMD_SHIFT 20 801 #define ID_AA64PFR0_FP_SHIFT 16 802 #define ID_AA64PFR0_EL3_SHIFT 12 803 #define ID_AA64PFR0_EL2_SHIFT 8 804 #define ID_AA64PFR0_EL1_SHIFT 4 805 #define ID_AA64PFR0_EL0_SHIFT 0 806 807 #define ID_AA64PFR0_AMU 0x1 808 #define ID_AA64PFR0_SVE 0x1 809 #define ID_AA64PFR0_RAS_V1 0x1 810 #define ID_AA64PFR0_RAS_V1P1 0x2 811 #define ID_AA64PFR0_FP_NI 0xf 812 #define ID_AA64PFR0_FP_SUPPORTED 0x0 813 #define ID_AA64PFR0_ASIMD_NI 0xf 814 #define ID_AA64PFR0_ASIMD_SUPPORTED 0x0 815 #define ID_AA64PFR0_ELx_64BIT_ONLY 0x1 816 #define ID_AA64PFR0_ELx_32BIT_64BIT 0x2 817 818 /* id_aa64pfr1 */ 819 #define ID_AA64PFR1_MPAMFRAC_SHIFT 16 820 #define ID_AA64PFR1_RASFRAC_SHIFT 12 821 #define ID_AA64PFR1_MTE_SHIFT 8 822 #define ID_AA64PFR1_SSBS_SHIFT 4 823 #define ID_AA64PFR1_BT_SHIFT 0 824 825 #define ID_AA64PFR1_SSBS_PSTATE_NI 0 826 #define ID_AA64PFR1_SSBS_PSTATE_ONLY 1 827 #define ID_AA64PFR1_SSBS_PSTATE_INSNS 2 828 #define ID_AA64PFR1_BT_BTI 0x1 829 830 #define ID_AA64PFR1_MTE_NI 0x0 831 #define ID_AA64PFR1_MTE_EL0 0x1 832 #define ID_AA64PFR1_MTE 0x2 833 #define ID_AA64PFR1_MTE_ASYMM 0x3 834 835 /* id_aa64zfr0 */ 836 #define ID_AA64ZFR0_F64MM_SHIFT 56 837 #define ID_AA64ZFR0_F32MM_SHIFT 52 838 #define ID_AA64ZFR0_I8MM_SHIFT 44 839 #define ID_AA64ZFR0_SM4_SHIFT 40 840 #define ID_AA64ZFR0_SHA3_SHIFT 32 841 #define ID_AA64ZFR0_BF16_SHIFT 20 842 #define ID_AA64ZFR0_BITPERM_SHIFT 16 843 #define ID_AA64ZFR0_AES_SHIFT 4 844 #define ID_AA64ZFR0_SVEVER_SHIFT 0 845 846 #define ID_AA64ZFR0_F64MM 0x1 847 #define ID_AA64ZFR0_F32MM 0x1 848 #define ID_AA64ZFR0_I8MM 0x1 849 #define ID_AA64ZFR0_BF16 0x1 850 #define ID_AA64ZFR0_SM4 0x1 851 #define ID_AA64ZFR0_SHA3 0x1 852 #define ID_AA64ZFR0_BITPERM 0x1 853 #define ID_AA64ZFR0_AES 0x1 854 #define ID_AA64ZFR0_AES_PMULL 0x2 855 #define ID_AA64ZFR0_SVEVER_SVE2 0x1 856 857 /* id_aa64mmfr0 */ 858 #define ID_AA64MMFR0_ECV_SHIFT 60 859 #define ID_AA64MMFR0_FGT_SHIFT 56 860 #define ID_AA64MMFR0_EXS_SHIFT 44 861 #define ID_AA64MMFR0_TGRAN4_2_SHIFT 40 862 #define ID_AA64MMFR0_TGRAN64_2_SHIFT 36 863 #define ID_AA64MMFR0_TGRAN16_2_SHIFT 32 864 #define ID_AA64MMFR0_TGRAN4_SHIFT 28 865 #define ID_AA64MMFR0_TGRAN64_SHIFT 24 866 #define ID_AA64MMFR0_TGRAN16_SHIFT 20 867 #define ID_AA64MMFR0_BIGENDEL0_SHIFT 16 868 #define ID_AA64MMFR0_SNSMEM_SHIFT 12 869 #define ID_AA64MMFR0_BIGENDEL_SHIFT 8 870 #define ID_AA64MMFR0_ASID_SHIFT 4 871 #define ID_AA64MMFR0_PARANGE_SHIFT 0 872 873 #define ID_AA64MMFR0_ASID_8 0x0 874 #define ID_AA64MMFR0_ASID_16 0x2 875 876 #define ID_AA64MMFR0_TGRAN4_NI 0xf 877 #define ID_AA64MMFR0_TGRAN4_SUPPORTED_MIN 0x0 878 #define ID_AA64MMFR0_TGRAN4_SUPPORTED_MAX 0x7 879 #define ID_AA64MMFR0_TGRAN64_NI 0xf 880 #define ID_AA64MMFR0_TGRAN64_SUPPORTED_MIN 0x0 881 #define ID_AA64MMFR0_TGRAN64_SUPPORTED_MAX 0x7 882 #define ID_AA64MMFR0_TGRAN16_NI 0x0 883 #define ID_AA64MMFR0_TGRAN16_SUPPORTED_MIN 0x1 884 #define ID_AA64MMFR0_TGRAN16_SUPPORTED_MAX 0xf 885 886 #define ID_AA64MMFR0_PARANGE_32 0x0 887 #define ID_AA64MMFR0_PARANGE_36 0x1 888 #define ID_AA64MMFR0_PARANGE_40 0x2 889 #define ID_AA64MMFR0_PARANGE_42 0x3 890 #define ID_AA64MMFR0_PARANGE_44 0x4 891 #define ID_AA64MMFR0_PARANGE_48 0x5 892 #define ID_AA64MMFR0_PARANGE_52 0x6 893 894 #define ARM64_MIN_PARANGE_BITS 32 895 896 #define ID_AA64MMFR0_TGRAN_2_SUPPORTED_DEFAULT 0x0 897 #define ID_AA64MMFR0_TGRAN_2_SUPPORTED_NONE 0x1 898 #define ID_AA64MMFR0_TGRAN_2_SUPPORTED_MIN 0x2 899 #define ID_AA64MMFR0_TGRAN_2_SUPPORTED_MAX 0x7 900 901 #ifdef CONFIG_ARM64_PA_BITS_52 902 #define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_52 903 #else 904 #define ID_AA64MMFR0_PARANGE_MAX ID_AA64MMFR0_PARANGE_48 905 #endif 906 907 /* id_aa64mmfr1 */ 908 #define ID_AA64MMFR1_ECBHB_SHIFT 60 909 #define ID_AA64MMFR1_AFP_SHIFT 44 910 #define ID_AA64MMFR1_ETS_SHIFT 36 911 #define ID_AA64MMFR1_TWED_SHIFT 32 912 #define ID_AA64MMFR1_XNX_SHIFT 28 913 #define ID_AA64MMFR1_SPECSEI_SHIFT 24 914 #define ID_AA64MMFR1_PAN_SHIFT 20 915 #define ID_AA64MMFR1_LOR_SHIFT 16 916 #define ID_AA64MMFR1_HPD_SHIFT 12 917 #define ID_AA64MMFR1_VHE_SHIFT 8 918 #define ID_AA64MMFR1_VMIDBITS_SHIFT 4 919 #define ID_AA64MMFR1_HADBS_SHIFT 0 920 921 #define ID_AA64MMFR1_VMIDBITS_8 0 922 #define ID_AA64MMFR1_VMIDBITS_16 2 923 924 /* id_aa64mmfr2 */ 925 #define ID_AA64MMFR2_E0PD_SHIFT 60 926 #define ID_AA64MMFR2_EVT_SHIFT 56 927 #define ID_AA64MMFR2_BBM_SHIFT 52 928 #define ID_AA64MMFR2_TTL_SHIFT 48 929 #define ID_AA64MMFR2_FWB_SHIFT 40 930 #define ID_AA64MMFR2_IDS_SHIFT 36 931 #define ID_AA64MMFR2_AT_SHIFT 32 932 #define ID_AA64MMFR2_ST_SHIFT 28 933 #define ID_AA64MMFR2_NV_SHIFT 24 934 #define ID_AA64MMFR2_CCIDX_SHIFT 20 935 #define ID_AA64MMFR2_LVA_SHIFT 16 936 #define ID_AA64MMFR2_IESB_SHIFT 12 937 #define ID_AA64MMFR2_LSM_SHIFT 8 938 #define ID_AA64MMFR2_UAO_SHIFT 4 939 #define ID_AA64MMFR2_CNP_SHIFT 0 940 941 /* id_aa64dfr0 */ 942 #define ID_AA64DFR0_MTPMU_SHIFT 48 943 #define ID_AA64DFR0_TRBE_SHIFT 44 944 #define ID_AA64DFR0_TRACE_FILT_SHIFT 40 945 #define ID_AA64DFR0_DOUBLELOCK_SHIFT 36 946 #define ID_AA64DFR0_PMSVER_SHIFT 32 947 #define ID_AA64DFR0_CTX_CMPS_SHIFT 28 948 #define ID_AA64DFR0_WRPS_SHIFT 20 949 #define ID_AA64DFR0_BRPS_SHIFT 12 950 #define ID_AA64DFR0_PMUVER_SHIFT 8 951 #define ID_AA64DFR0_TRACEVER_SHIFT 4 952 #define ID_AA64DFR0_DEBUGVER_SHIFT 0 953 954 #define ID_AA64DFR0_PMUVER_8_0 0x1 955 #define ID_AA64DFR0_PMUVER_8_1 0x4 956 #define ID_AA64DFR0_PMUVER_8_4 0x5 957 #define ID_AA64DFR0_PMUVER_8_5 0x6 958 #define ID_AA64DFR0_PMUVER_8_7 0x7 959 #define ID_AA64DFR0_PMUVER_IMP_DEF 0xf 960 961 #define ID_AA64DFR0_PMSVER_8_2 0x1 962 #define ID_AA64DFR0_PMSVER_8_3 0x2 963 964 #define ID_DFR0_PERFMON_SHIFT 24 965 966 #define ID_DFR0_PERFMON_8_0 0x3 967 #define ID_DFR0_PERFMON_8_1 0x4 968 #define ID_DFR0_PERFMON_8_4 0x5 969 #define ID_DFR0_PERFMON_8_5 0x6 970 971 #define ID_ISAR4_SWP_FRAC_SHIFT 28 972 #define ID_ISAR4_PSR_M_SHIFT 24 973 #define ID_ISAR4_SYNCH_PRIM_FRAC_SHIFT 20 974 #define ID_ISAR4_BARRIER_SHIFT 16 975 #define ID_ISAR4_SMC_SHIFT 12 976 #define ID_ISAR4_WRITEBACK_SHIFT 8 977 #define ID_ISAR4_WITHSHIFTS_SHIFT 4 978 #define ID_ISAR4_UNPRIV_SHIFT 0 979 980 #define ID_DFR1_MTPMU_SHIFT 0 981 982 #define ID_ISAR0_DIVIDE_SHIFT 24 983 #define ID_ISAR0_DEBUG_SHIFT 20 984 #define ID_ISAR0_COPROC_SHIFT 16 985 #define ID_ISAR0_CMPBRANCH_SHIFT 12 986 #define ID_ISAR0_BITFIELD_SHIFT 8 987 #define ID_ISAR0_BITCOUNT_SHIFT 4 988 #define ID_ISAR0_SWAP_SHIFT 0 989 990 #define ID_ISAR5_RDM_SHIFT 24 991 #define ID_ISAR5_CRC32_SHIFT 16 992 #define ID_ISAR5_SHA2_SHIFT 12 993 #define ID_ISAR5_SHA1_SHIFT 8 994 #define ID_ISAR5_AES_SHIFT 4 995 #define ID_ISAR5_SEVL_SHIFT 0 996 997 #define ID_ISAR6_I8MM_SHIFT 24 998 #define ID_ISAR6_BF16_SHIFT 20 999 #define ID_ISAR6_SPECRES_SHIFT 16 1000 #define ID_ISAR6_SB_SHIFT 12 1001 #define ID_ISAR6_FHM_SHIFT 8 1002 #define ID_ISAR6_DP_SHIFT 4 1003 #define ID_ISAR6_JSCVT_SHIFT 0 1004 1005 #define ID_MMFR0_INNERSHR_SHIFT 28 1006 #define ID_MMFR0_FCSE_SHIFT 24 1007 #define ID_MMFR0_AUXREG_SHIFT 20 1008 #define ID_MMFR0_TCM_SHIFT 16 1009 #define ID_MMFR0_SHARELVL_SHIFT 12 1010 #define ID_MMFR0_OUTERSHR_SHIFT 8 1011 #define ID_MMFR0_PMSA_SHIFT 4 1012 #define ID_MMFR0_VMSA_SHIFT 0 1013 1014 #define ID_MMFR4_EVT_SHIFT 28 1015 #define ID_MMFR4_CCIDX_SHIFT 24 1016 #define ID_MMFR4_LSM_SHIFT 20 1017 #define ID_MMFR4_HPDS_SHIFT 16 1018 #define ID_MMFR4_CNP_SHIFT 12 1019 #define ID_MMFR4_XNX_SHIFT 8 1020 #define ID_MMFR4_AC2_SHIFT 4 1021 #define ID_MMFR4_SPECSEI_SHIFT 0 1022 1023 #define ID_MMFR5_ETS_SHIFT 0 1024 1025 #define ID_PFR0_DIT_SHIFT 24 1026 #define ID_PFR0_CSV2_SHIFT 16 1027 #define ID_PFR0_STATE3_SHIFT 12 1028 #define ID_PFR0_STATE2_SHIFT 8 1029 #define ID_PFR0_STATE1_SHIFT 4 1030 #define ID_PFR0_STATE0_SHIFT 0 1031 1032 #define ID_DFR0_PERFMON_SHIFT 24 1033 #define ID_DFR0_MPROFDBG_SHIFT 20 1034 #define ID_DFR0_MMAPTRC_SHIFT 16 1035 #define ID_DFR0_COPTRC_SHIFT 12 1036 #define ID_DFR0_MMAPDBG_SHIFT 8 1037 #define ID_DFR0_COPSDBG_SHIFT 4 1038 #define ID_DFR0_COPDBG_SHIFT 0 1039 1040 #define ID_PFR2_SSBS_SHIFT 4 1041 #define ID_PFR2_CSV3_SHIFT 0 1042 1043 #define MVFR0_FPROUND_SHIFT 28 1044 #define MVFR0_FPSHVEC_SHIFT 24 1045 #define MVFR0_FPSQRT_SHIFT 20 1046 #define MVFR0_FPDIVIDE_SHIFT 16 1047 #define MVFR0_FPTRAP_SHIFT 12 1048 #define MVFR0_FPDP_SHIFT 8 1049 #define MVFR0_FPSP_SHIFT 4 1050 #define MVFR0_SIMD_SHIFT 0 1051 1052 #define MVFR1_SIMDFMAC_SHIFT 28 1053 #define MVFR1_FPHP_SHIFT 24 1054 #define MVFR1_SIMDHP_SHIFT 20 1055 #define MVFR1_SIMDSP_SHIFT 16 1056 #define MVFR1_SIMDINT_SHIFT 12 1057 #define MVFR1_SIMDLS_SHIFT 8 1058 #define MVFR1_FPDNAN_SHIFT 4 1059 #define MVFR1_FPFTZ_SHIFT 0 1060 1061 #define ID_PFR1_GIC_SHIFT 28 1062 #define ID_PFR1_VIRT_FRAC_SHIFT 24 1063 #define ID_PFR1_SEC_FRAC_SHIFT 20 1064 #define ID_PFR1_GENTIMER_SHIFT 16 1065 #define ID_PFR1_VIRTUALIZATION_SHIFT 12 1066 #define ID_PFR1_MPROGMOD_SHIFT 8 1067 #define ID_PFR1_SECURITY_SHIFT 4 1068 #define ID_PFR1_PROGMOD_SHIFT 0 1069 1070 #if defined(CONFIG_ARM64_4K_PAGES) 1071 #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN4_SHIFT 1072 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN4_SUPPORTED_MIN 1073 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN4_SUPPORTED_MAX 1074 #define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN4_2_SHIFT 1075 #elif defined(CONFIG_ARM64_16K_PAGES) 1076 #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN16_SHIFT 1077 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN16_SUPPORTED_MIN 1078 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN16_SUPPORTED_MAX 1079 #define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN16_2_SHIFT 1080 #elif defined(CONFIG_ARM64_64K_PAGES) 1081 #define ID_AA64MMFR0_TGRAN_SHIFT ID_AA64MMFR0_TGRAN64_SHIFT 1082 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MIN ID_AA64MMFR0_TGRAN64_SUPPORTED_MIN 1083 #define ID_AA64MMFR0_TGRAN_SUPPORTED_MAX ID_AA64MMFR0_TGRAN64_SUPPORTED_MAX 1084 #define ID_AA64MMFR0_TGRAN_2_SHIFT ID_AA64MMFR0_TGRAN64_2_SHIFT 1085 #endif 1086 1087 #define MVFR2_FPMISC_SHIFT 4 1088 #define MVFR2_SIMDMISC_SHIFT 0 1089 1090 #define DCZID_DZP_SHIFT 4 1091 #define DCZID_BS_SHIFT 0 1092 1093 /* 1094 * The ZCR_ELx_LEN_* definitions intentionally include bits [8:4] which 1095 * are reserved by the SVE architecture for future expansion of the LEN 1096 * field, with compatible semantics. 1097 */ 1098 #define ZCR_ELx_LEN_SHIFT 0 1099 #define ZCR_ELx_LEN_SIZE 9 1100 #define ZCR_ELx_LEN_MASK 0x1ff 1101 1102 #define CPACR_EL1_ZEN_EL1EN (BIT(16)) /* enable EL1 access */ 1103 #define CPACR_EL1_ZEN_EL0EN (BIT(17)) /* enable EL0 access, if EL1EN set */ 1104 #define CPACR_EL1_ZEN (CPACR_EL1_ZEN_EL1EN | CPACR_EL1_ZEN_EL0EN) 1105 1106 /* TCR EL1 Bit Definitions */ 1107 #define SYS_TCR_EL1_TCMA1 (BIT(58)) 1108 #define SYS_TCR_EL1_TCMA0 (BIT(57)) 1109 1110 /* GCR_EL1 Definitions */ 1111 #define SYS_GCR_EL1_RRND (BIT(16)) 1112 #define SYS_GCR_EL1_EXCL_MASK 0xffffUL 1113 1114 #ifdef CONFIG_KASAN_HW_TAGS 1115 /* 1116 * KASAN always uses a whole byte for its tags. With CONFIG_KASAN_HW_TAGS it 1117 * only uses tags in the range 0xF0-0xFF, which we map to MTE tags 0x0-0xF. 1118 */ 1119 #define __MTE_TAG_MIN (KASAN_TAG_MIN & 0xf) 1120 #define __MTE_TAG_MAX (KASAN_TAG_MAX & 0xf) 1121 #define __MTE_TAG_INCL GENMASK(__MTE_TAG_MAX, __MTE_TAG_MIN) 1122 #define KERNEL_GCR_EL1_EXCL (SYS_GCR_EL1_EXCL_MASK & ~__MTE_TAG_INCL) 1123 #else 1124 #define KERNEL_GCR_EL1_EXCL SYS_GCR_EL1_EXCL_MASK 1125 #endif 1126 1127 #define KERNEL_GCR_EL1 (SYS_GCR_EL1_RRND | KERNEL_GCR_EL1_EXCL) 1128 1129 /* RGSR_EL1 Definitions */ 1130 #define SYS_RGSR_EL1_TAG_MASK 0xfUL 1131 #define SYS_RGSR_EL1_SEED_SHIFT 8 1132 #define SYS_RGSR_EL1_SEED_MASK 0xffffUL 1133 1134 /* GMID_EL1 field definitions */ 1135 #define SYS_GMID_EL1_BS_SHIFT 0 1136 #define SYS_GMID_EL1_BS_SIZE 4 1137 1138 /* TFSR{,E0}_EL1 bit definitions */ 1139 #define SYS_TFSR_EL1_TF0_SHIFT 0 1140 #define SYS_TFSR_EL1_TF1_SHIFT 1 1141 #define SYS_TFSR_EL1_TF0 (UL(1) << SYS_TFSR_EL1_TF0_SHIFT) 1142 #define SYS_TFSR_EL1_TF1 (UL(1) << SYS_TFSR_EL1_TF1_SHIFT) 1143 1144 /* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */ 1145 #define SYS_MPIDR_SAFE_VAL (BIT(31)) 1146 1147 #define TRFCR_ELx_TS_SHIFT 5 1148 #define TRFCR_ELx_TS_VIRTUAL ((0x1UL) << TRFCR_ELx_TS_SHIFT) 1149 #define TRFCR_ELx_TS_GUEST_PHYSICAL ((0x2UL) << TRFCR_ELx_TS_SHIFT) 1150 #define TRFCR_ELx_TS_PHYSICAL ((0x3UL) << TRFCR_ELx_TS_SHIFT) 1151 #define TRFCR_EL2_CX BIT(3) 1152 #define TRFCR_ELx_ExTRE BIT(1) 1153 #define TRFCR_ELx_E0TRE BIT(0) 1154 1155 1156 /* GIC Hypervisor interface registers */ 1157 /* ICH_MISR_EL2 bit definitions */ 1158 #define ICH_MISR_EOI (1 << 0) 1159 #define ICH_MISR_U (1 << 1) 1160 1161 /* ICH_LR*_EL2 bit definitions */ 1162 #define ICH_LR_VIRTUAL_ID_MASK ((1ULL << 32) - 1) 1163 1164 #define ICH_LR_EOI (1ULL << 41) 1165 #define ICH_LR_GROUP (1ULL << 60) 1166 #define ICH_LR_HW (1ULL << 61) 1167 #define ICH_LR_STATE (3ULL << 62) 1168 #define ICH_LR_PENDING_BIT (1ULL << 62) 1169 #define ICH_LR_ACTIVE_BIT (1ULL << 63) 1170 #define ICH_LR_PHYS_ID_SHIFT 32 1171 #define ICH_LR_PHYS_ID_MASK (0x3ffULL << ICH_LR_PHYS_ID_SHIFT) 1172 #define ICH_LR_PRIORITY_SHIFT 48 1173 #define ICH_LR_PRIORITY_MASK (0xffULL << ICH_LR_PRIORITY_SHIFT) 1174 1175 /* ICH_HCR_EL2 bit definitions */ 1176 #define ICH_HCR_EN (1 << 0) 1177 #define ICH_HCR_UIE (1 << 1) 1178 #define ICH_HCR_NPIE (1 << 3) 1179 #define ICH_HCR_TC (1 << 10) 1180 #define ICH_HCR_TALL0 (1 << 11) 1181 #define ICH_HCR_TALL1 (1 << 12) 1182 #define ICH_HCR_TDIR (1 << 14) 1183 #define ICH_HCR_EOIcount_SHIFT 27 1184 #define ICH_HCR_EOIcount_MASK (0x1f << ICH_HCR_EOIcount_SHIFT) 1185 1186 /* ICH_VMCR_EL2 bit definitions */ 1187 #define ICH_VMCR_ACK_CTL_SHIFT 2 1188 #define ICH_VMCR_ACK_CTL_MASK (1 << ICH_VMCR_ACK_CTL_SHIFT) 1189 #define ICH_VMCR_FIQ_EN_SHIFT 3 1190 #define ICH_VMCR_FIQ_EN_MASK (1 << ICH_VMCR_FIQ_EN_SHIFT) 1191 #define ICH_VMCR_CBPR_SHIFT 4 1192 #define ICH_VMCR_CBPR_MASK (1 << ICH_VMCR_CBPR_SHIFT) 1193 #define ICH_VMCR_EOIM_SHIFT 9 1194 #define ICH_VMCR_EOIM_MASK (1 << ICH_VMCR_EOIM_SHIFT) 1195 #define ICH_VMCR_BPR1_SHIFT 18 1196 #define ICH_VMCR_BPR1_MASK (7 << ICH_VMCR_BPR1_SHIFT) 1197 #define ICH_VMCR_BPR0_SHIFT 21 1198 #define ICH_VMCR_BPR0_MASK (7 << ICH_VMCR_BPR0_SHIFT) 1199 #define ICH_VMCR_PMR_SHIFT 24 1200 #define ICH_VMCR_PMR_MASK (0xffUL << ICH_VMCR_PMR_SHIFT) 1201 #define ICH_VMCR_ENG0_SHIFT 0 1202 #define ICH_VMCR_ENG0_MASK (1 << ICH_VMCR_ENG0_SHIFT) 1203 #define ICH_VMCR_ENG1_SHIFT 1 1204 #define ICH_VMCR_ENG1_MASK (1 << ICH_VMCR_ENG1_SHIFT) 1205 1206 /* ICH_VTR_EL2 bit definitions */ 1207 #define ICH_VTR_PRI_BITS_SHIFT 29 1208 #define ICH_VTR_PRI_BITS_MASK (7 << ICH_VTR_PRI_BITS_SHIFT) 1209 #define ICH_VTR_ID_BITS_SHIFT 23 1210 #define ICH_VTR_ID_BITS_MASK (7 << ICH_VTR_ID_BITS_SHIFT) 1211 #define ICH_VTR_SEIS_SHIFT 22 1212 #define ICH_VTR_SEIS_MASK (1 << ICH_VTR_SEIS_SHIFT) 1213 #define ICH_VTR_A3V_SHIFT 21 1214 #define ICH_VTR_A3V_MASK (1 << ICH_VTR_A3V_SHIFT) 1215 #define ICH_VTR_TDS_SHIFT 19 1216 #define ICH_VTR_TDS_MASK (1 << ICH_VTR_TDS_SHIFT) 1217 1218 #define ARM64_FEATURE_FIELD_BITS 4 1219 1220 /* Create a mask for the feature bits of the specified feature. */ 1221 #define ARM64_FEATURE_MASK(x) (GENMASK_ULL(x##_SHIFT + ARM64_FEATURE_FIELD_BITS - 1, x##_SHIFT)) 1222 1223 #ifdef __ASSEMBLY__ 1224 1225 .macro mrs_s, rt, sreg 1226 __emit_inst(0xd5200000|(\sreg)|(.L__gpr_num_\rt)) 1227 .endm 1228 1229 .macro msr_s, sreg, rt 1230 __emit_inst(0xd5000000|(\sreg)|(.L__gpr_num_\rt)) 1231 .endm 1232 1233 #else 1234 1235 #include <linux/build_bug.h> 1236 #include <linux/types.h> 1237 #include <asm/alternative.h> 1238 1239 #define DEFINE_MRS_S \ 1240 __DEFINE_ASM_GPR_NUMS \ 1241 " .macro mrs_s, rt, sreg\n" \ 1242 __emit_inst(0xd5200000|(\\sreg)|(.L__gpr_num_\\rt)) \ 1243 " .endm\n" 1244 1245 #define DEFINE_MSR_S \ 1246 __DEFINE_ASM_GPR_NUMS \ 1247 " .macro msr_s, sreg, rt\n" \ 1248 __emit_inst(0xd5000000|(\\sreg)|(.L__gpr_num_\\rt)) \ 1249 " .endm\n" 1250 1251 #define UNDEFINE_MRS_S \ 1252 " .purgem mrs_s\n" 1253 1254 #define UNDEFINE_MSR_S \ 1255 " .purgem msr_s\n" 1256 1257 #define __mrs_s(v, r) \ 1258 DEFINE_MRS_S \ 1259 " mrs_s " v ", " __stringify(r) "\n" \ 1260 UNDEFINE_MRS_S 1261 1262 #define __msr_s(r, v) \ 1263 DEFINE_MSR_S \ 1264 " msr_s " __stringify(r) ", " v "\n" \ 1265 UNDEFINE_MSR_S 1266 1267 /* 1268 * Unlike read_cpuid, calls to read_sysreg are never expected to be 1269 * optimized away or replaced with synthetic values. 1270 */ 1271 #define read_sysreg(r) ({ \ 1272 u64 __val; \ 1273 asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \ 1274 __val; \ 1275 }) 1276 1277 /* 1278 * The "Z" constraint normally means a zero immediate, but when combined with 1279 * the "%x0" template means XZR. 1280 */ 1281 #define write_sysreg(v, r) do { \ 1282 u64 __val = (u64)(v); \ 1283 asm volatile("msr " __stringify(r) ", %x0" \ 1284 : : "rZ" (__val)); \ 1285 } while (0) 1286 1287 /* 1288 * For registers without architectural names, or simply unsupported by 1289 * GAS. 1290 */ 1291 #define read_sysreg_s(r) ({ \ 1292 u64 __val; \ 1293 asm volatile(__mrs_s("%0", r) : "=r" (__val)); \ 1294 __val; \ 1295 }) 1296 1297 #define write_sysreg_s(v, r) do { \ 1298 u64 __val = (u64)(v); \ 1299 asm volatile(__msr_s(r, "%x0") : : "rZ" (__val)); \ 1300 } while (0) 1301 1302 /* 1303 * Modify bits in a sysreg. Bits in the clear mask are zeroed, then bits in the 1304 * set mask are set. Other bits are left as-is. 1305 */ 1306 #define sysreg_clear_set(sysreg, clear, set) do { \ 1307 u64 __scs_val = read_sysreg(sysreg); \ 1308 u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set); \ 1309 if (__scs_new != __scs_val) \ 1310 write_sysreg(__scs_new, sysreg); \ 1311 } while (0) 1312 1313 #define sysreg_clear_set_s(sysreg, clear, set) do { \ 1314 u64 __scs_val = read_sysreg_s(sysreg); \ 1315 u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set); \ 1316 if (__scs_new != __scs_val) \ 1317 write_sysreg_s(__scs_new, sysreg); \ 1318 } while (0) 1319 1320 #define read_sysreg_par() ({ \ 1321 u64 par; \ 1322 asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412)); \ 1323 par = read_sysreg(par_el1); \ 1324 asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412)); \ 1325 par; \ 1326 }) 1327 1328 #endif 1329 1330 #endif /* __ASM_SYSREG_H */ 1331