xref: /openbmc/linux/arch/arm64/include/asm/sysreg.h (revision 46f3a5b0)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Macros for accessing system registers with older binutils.
4  *
5  * Copyright (C) 2014 ARM Ltd.
6  * Author: Catalin Marinas <catalin.marinas@arm.com>
7  */
8 
9 #ifndef __ASM_SYSREG_H
10 #define __ASM_SYSREG_H
11 
12 #include <linux/bits.h>
13 #include <linux/stringify.h>
14 #include <linux/kasan-tags.h>
15 
16 #include <asm/gpr-num.h>
17 
18 /*
19  * ARMv8 ARM reserves the following encoding for system registers:
20  * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview",
21  *  C5.2, version:ARM DDI 0487A.f)
22  *	[20-19] : Op0
23  *	[18-16] : Op1
24  *	[15-12] : CRn
25  *	[11-8]  : CRm
26  *	[7-5]   : Op2
27  */
28 #define Op0_shift	19
29 #define Op0_mask	0x3
30 #define Op1_shift	16
31 #define Op1_mask	0x7
32 #define CRn_shift	12
33 #define CRn_mask	0xf
34 #define CRm_shift	8
35 #define CRm_mask	0xf
36 #define Op2_shift	5
37 #define Op2_mask	0x7
38 
39 #define sys_reg(op0, op1, crn, crm, op2) \
40 	(((op0) << Op0_shift) | ((op1) << Op1_shift) | \
41 	 ((crn) << CRn_shift) | ((crm) << CRm_shift) | \
42 	 ((op2) << Op2_shift))
43 
44 #define sys_insn	sys_reg
45 
46 #define sys_reg_Op0(id)	(((id) >> Op0_shift) & Op0_mask)
47 #define sys_reg_Op1(id)	(((id) >> Op1_shift) & Op1_mask)
48 #define sys_reg_CRn(id)	(((id) >> CRn_shift) & CRn_mask)
49 #define sys_reg_CRm(id)	(((id) >> CRm_shift) & CRm_mask)
50 #define sys_reg_Op2(id)	(((id) >> Op2_shift) & Op2_mask)
51 
52 #ifndef CONFIG_BROKEN_GAS_INST
53 
54 #ifdef __ASSEMBLY__
55 // The space separator is omitted so that __emit_inst(x) can be parsed as
56 // either an assembler directive or an assembler macro argument.
57 #define __emit_inst(x)			.inst(x)
58 #else
59 #define __emit_inst(x)			".inst " __stringify((x)) "\n\t"
60 #endif
61 
62 #else  /* CONFIG_BROKEN_GAS_INST */
63 
64 #ifndef CONFIG_CPU_BIG_ENDIAN
65 #define __INSTR_BSWAP(x)		(x)
66 #else  /* CONFIG_CPU_BIG_ENDIAN */
67 #define __INSTR_BSWAP(x)		((((x) << 24) & 0xff000000)	| \
68 					 (((x) <<  8) & 0x00ff0000)	| \
69 					 (((x) >>  8) & 0x0000ff00)	| \
70 					 (((x) >> 24) & 0x000000ff))
71 #endif	/* CONFIG_CPU_BIG_ENDIAN */
72 
73 #ifdef __ASSEMBLY__
74 #define __emit_inst(x)			.long __INSTR_BSWAP(x)
75 #else  /* __ASSEMBLY__ */
76 #define __emit_inst(x)			".long " __stringify(__INSTR_BSWAP(x)) "\n\t"
77 #endif	/* __ASSEMBLY__ */
78 
79 #endif	/* CONFIG_BROKEN_GAS_INST */
80 
81 /*
82  * Instructions for modifying PSTATE fields.
83  * As per Arm ARM for v8-A, Section "C.5.1.3 op0 == 0b00, architectural hints,
84  * barriers and CLREX, and PSTATE access", ARM DDI 0487 C.a, system instructions
85  * for accessing PSTATE fields have the following encoding:
86  *	Op0 = 0, CRn = 4
87  *	Op1, Op2 encodes the PSTATE field modified and defines the constraints.
88  *	CRm = Imm4 for the instruction.
89  *	Rt = 0x1f
90  */
91 #define pstate_field(op1, op2)		((op1) << Op1_shift | (op2) << Op2_shift)
92 #define PSTATE_Imm_shift		CRm_shift
93 #define SET_PSTATE(x, r)		__emit_inst(0xd500401f | PSTATE_ ## r | ((!!x) << PSTATE_Imm_shift))
94 
95 #define PSTATE_PAN			pstate_field(0, 4)
96 #define PSTATE_UAO			pstate_field(0, 3)
97 #define PSTATE_SSBS			pstate_field(3, 1)
98 #define PSTATE_DIT			pstate_field(3, 2)
99 #define PSTATE_TCO			pstate_field(3, 4)
100 
101 #define SET_PSTATE_PAN(x)		SET_PSTATE((x), PAN)
102 #define SET_PSTATE_UAO(x)		SET_PSTATE((x), UAO)
103 #define SET_PSTATE_SSBS(x)		SET_PSTATE((x), SSBS)
104 #define SET_PSTATE_DIT(x)		SET_PSTATE((x), DIT)
105 #define SET_PSTATE_TCO(x)		SET_PSTATE((x), TCO)
106 
107 #define set_pstate_pan(x)		asm volatile(SET_PSTATE_PAN(x))
108 #define set_pstate_uao(x)		asm volatile(SET_PSTATE_UAO(x))
109 #define set_pstate_ssbs(x)		asm volatile(SET_PSTATE_SSBS(x))
110 #define set_pstate_dit(x)		asm volatile(SET_PSTATE_DIT(x))
111 
112 #define __SYS_BARRIER_INSN(CRm, op2, Rt) \
113 	__emit_inst(0xd5000000 | sys_insn(0, 3, 3, (CRm), (op2)) | ((Rt) & 0x1f))
114 
115 #define SB_BARRIER_INSN			__SYS_BARRIER_INSN(0, 7, 31)
116 
117 #define SYS_DC_ISW			sys_insn(1, 0, 7, 6, 2)
118 #define SYS_DC_CSW			sys_insn(1, 0, 7, 10, 2)
119 #define SYS_DC_CISW			sys_insn(1, 0, 7, 14, 2)
120 
121 /*
122  * Automatically generated definitions for system registers, the
123  * manual encodings below are in the process of being converted to
124  * come from here. The header relies on the definition of sys_reg()
125  * earlier in this file.
126  */
127 #include "asm/sysreg-defs.h"
128 
129 /*
130  * System registers, organised loosely by encoding but grouped together
131  * where the architected name contains an index. e.g. ID_MMFR<n>_EL1.
132  */
133 #define SYS_SVCR_SMSTOP_SM_EL0		sys_reg(0, 3, 4, 2, 3)
134 #define SYS_SVCR_SMSTART_SM_EL0		sys_reg(0, 3, 4, 3, 3)
135 #define SYS_SVCR_SMSTOP_SMZA_EL0	sys_reg(0, 3, 4, 6, 3)
136 
137 #define SYS_DBGBVRn_EL1(n)		sys_reg(2, 0, 0, n, 4)
138 #define SYS_DBGBCRn_EL1(n)		sys_reg(2, 0, 0, n, 5)
139 #define SYS_DBGWVRn_EL1(n)		sys_reg(2, 0, 0, n, 6)
140 #define SYS_DBGWCRn_EL1(n)		sys_reg(2, 0, 0, n, 7)
141 #define SYS_MDRAR_EL1			sys_reg(2, 0, 1, 0, 0)
142 
143 #define SYS_OSLSR_EL1			sys_reg(2, 0, 1, 1, 4)
144 #define OSLSR_EL1_OSLM_MASK		(BIT(3) | BIT(0))
145 #define OSLSR_EL1_OSLM_NI		0
146 #define OSLSR_EL1_OSLM_IMPLEMENTED	BIT(3)
147 #define OSLSR_EL1_OSLK			BIT(1)
148 
149 #define SYS_OSDLR_EL1			sys_reg(2, 0, 1, 3, 4)
150 #define SYS_DBGPRCR_EL1			sys_reg(2, 0, 1, 4, 4)
151 #define SYS_DBGCLAIMSET_EL1		sys_reg(2, 0, 7, 8, 6)
152 #define SYS_DBGCLAIMCLR_EL1		sys_reg(2, 0, 7, 9, 6)
153 #define SYS_DBGAUTHSTATUS_EL1		sys_reg(2, 0, 7, 14, 6)
154 #define SYS_MDCCSR_EL0			sys_reg(2, 3, 0, 1, 0)
155 #define SYS_DBGDTR_EL0			sys_reg(2, 3, 0, 4, 0)
156 #define SYS_DBGDTRRX_EL0		sys_reg(2, 3, 0, 5, 0)
157 #define SYS_DBGDTRTX_EL0		sys_reg(2, 3, 0, 5, 0)
158 #define SYS_DBGVCR32_EL2		sys_reg(2, 4, 0, 7, 0)
159 
160 #define SYS_MIDR_EL1			sys_reg(3, 0, 0, 0, 0)
161 #define SYS_MPIDR_EL1			sys_reg(3, 0, 0, 0, 5)
162 #define SYS_REVIDR_EL1			sys_reg(3, 0, 0, 0, 6)
163 
164 #define SYS_ACTLR_EL1			sys_reg(3, 0, 1, 0, 1)
165 #define SYS_RGSR_EL1			sys_reg(3, 0, 1, 0, 5)
166 #define SYS_GCR_EL1			sys_reg(3, 0, 1, 0, 6)
167 
168 #define SYS_TRFCR_EL1			sys_reg(3, 0, 1, 2, 1)
169 
170 #define SYS_TCR_EL1			sys_reg(3, 0, 2, 0, 2)
171 
172 #define SYS_APIAKEYLO_EL1		sys_reg(3, 0, 2, 1, 0)
173 #define SYS_APIAKEYHI_EL1		sys_reg(3, 0, 2, 1, 1)
174 #define SYS_APIBKEYLO_EL1		sys_reg(3, 0, 2, 1, 2)
175 #define SYS_APIBKEYHI_EL1		sys_reg(3, 0, 2, 1, 3)
176 
177 #define SYS_APDAKEYLO_EL1		sys_reg(3, 0, 2, 2, 0)
178 #define SYS_APDAKEYHI_EL1		sys_reg(3, 0, 2, 2, 1)
179 #define SYS_APDBKEYLO_EL1		sys_reg(3, 0, 2, 2, 2)
180 #define SYS_APDBKEYHI_EL1		sys_reg(3, 0, 2, 2, 3)
181 
182 #define SYS_APGAKEYLO_EL1		sys_reg(3, 0, 2, 3, 0)
183 #define SYS_APGAKEYHI_EL1		sys_reg(3, 0, 2, 3, 1)
184 
185 #define SYS_SPSR_EL1			sys_reg(3, 0, 4, 0, 0)
186 #define SYS_ELR_EL1			sys_reg(3, 0, 4, 0, 1)
187 
188 #define SYS_ICC_PMR_EL1			sys_reg(3, 0, 4, 6, 0)
189 
190 #define SYS_AFSR0_EL1			sys_reg(3, 0, 5, 1, 0)
191 #define SYS_AFSR1_EL1			sys_reg(3, 0, 5, 1, 1)
192 #define SYS_ESR_EL1			sys_reg(3, 0, 5, 2, 0)
193 
194 #define SYS_ERRIDR_EL1			sys_reg(3, 0, 5, 3, 0)
195 #define SYS_ERRSELR_EL1			sys_reg(3, 0, 5, 3, 1)
196 #define SYS_ERXFR_EL1			sys_reg(3, 0, 5, 4, 0)
197 #define SYS_ERXCTLR_EL1			sys_reg(3, 0, 5, 4, 1)
198 #define SYS_ERXSTATUS_EL1		sys_reg(3, 0, 5, 4, 2)
199 #define SYS_ERXADDR_EL1			sys_reg(3, 0, 5, 4, 3)
200 #define SYS_ERXMISC0_EL1		sys_reg(3, 0, 5, 5, 0)
201 #define SYS_ERXMISC1_EL1		sys_reg(3, 0, 5, 5, 1)
202 #define SYS_TFSR_EL1			sys_reg(3, 0, 5, 6, 0)
203 #define SYS_TFSRE0_EL1			sys_reg(3, 0, 5, 6, 1)
204 
205 #define SYS_PAR_EL1			sys_reg(3, 0, 7, 4, 0)
206 
207 #define SYS_PAR_EL1_F			BIT(0)
208 #define SYS_PAR_EL1_FST			GENMASK(6, 1)
209 
210 /*** Statistical Profiling Extension ***/
211 #define PMSEVFR_EL1_RES0_IMP	\
212 	(GENMASK_ULL(47, 32) | GENMASK_ULL(23, 16) | GENMASK_ULL(11, 8) |\
213 	 BIT_ULL(6) | BIT_ULL(4) | BIT_ULL(2) | BIT_ULL(0))
214 #define PMSEVFR_EL1_RES0_V1P1	\
215 	(PMSEVFR_EL1_RES0_IMP & ~(BIT_ULL(18) | BIT_ULL(17) | BIT_ULL(11)))
216 #define PMSEVFR_EL1_RES0_V1P2	\
217 	(PMSEVFR_EL1_RES0_V1P1 & ~BIT_ULL(6))
218 
219 /* Buffer error reporting */
220 #define PMBSR_EL1_FAULT_FSC_SHIFT	PMBSR_EL1_MSS_SHIFT
221 #define PMBSR_EL1_FAULT_FSC_MASK	PMBSR_EL1_MSS_MASK
222 
223 #define PMBSR_EL1_BUF_BSC_SHIFT		PMBSR_EL1_MSS_SHIFT
224 #define PMBSR_EL1_BUF_BSC_MASK		PMBSR_EL1_MSS_MASK
225 
226 #define PMBSR_EL1_BUF_BSC_FULL		0x1UL
227 
228 /*** End of Statistical Profiling Extension ***/
229 
230 #define SYS_TRBMAR_EL1			sys_reg(3, 0, 9, 11, 4)
231 #define SYS_TRBTRG_EL1			sys_reg(3, 0, 9, 11, 6)
232 #define SYS_TRBIDR_EL1			sys_reg(3, 0, 9, 11, 7)
233 
234 #define TRBSR_EL1_BSC_MASK		GENMASK(5, 0)
235 #define TRBSR_EL1_BSC_SHIFT		0
236 #define TRBMAR_EL1_SH_MASK		GENMASK(9, 8)
237 #define TRBMAR_EL1_SH_SHIFT		8
238 #define TRBMAR_EL1_Attr_MASK		GENMASK(7, 0)
239 #define TRBMAR_EL1_Attr_SHIFT		0
240 #define TRBTRG_EL1_TRG_MASK		GENMASK(31, 0)
241 #define TRBTRG_EL1_TRG_SHIFT		0
242 #define TRBIDR_EL1_F			BIT(5)
243 #define TRBIDR_EL1_P			BIT(4)
244 #define TRBIDR_EL1_Align_MASK		GENMASK(3, 0)
245 #define TRBIDR_EL1_Align_SHIFT		0
246 
247 #define SYS_PMINTENSET_EL1		sys_reg(3, 0, 9, 14, 1)
248 #define SYS_PMINTENCLR_EL1		sys_reg(3, 0, 9, 14, 2)
249 
250 #define SYS_PMMIR_EL1			sys_reg(3, 0, 9, 14, 6)
251 
252 #define SYS_MAIR_EL1			sys_reg(3, 0, 10, 2, 0)
253 #define SYS_AMAIR_EL1			sys_reg(3, 0, 10, 3, 0)
254 
255 #define SYS_VBAR_EL1			sys_reg(3, 0, 12, 0, 0)
256 #define SYS_DISR_EL1			sys_reg(3, 0, 12, 1, 1)
257 
258 #define SYS_ICC_IAR0_EL1		sys_reg(3, 0, 12, 8, 0)
259 #define SYS_ICC_EOIR0_EL1		sys_reg(3, 0, 12, 8, 1)
260 #define SYS_ICC_HPPIR0_EL1		sys_reg(3, 0, 12, 8, 2)
261 #define SYS_ICC_BPR0_EL1		sys_reg(3, 0, 12, 8, 3)
262 #define SYS_ICC_AP0Rn_EL1(n)		sys_reg(3, 0, 12, 8, 4 | n)
263 #define SYS_ICC_AP0R0_EL1		SYS_ICC_AP0Rn_EL1(0)
264 #define SYS_ICC_AP0R1_EL1		SYS_ICC_AP0Rn_EL1(1)
265 #define SYS_ICC_AP0R2_EL1		SYS_ICC_AP0Rn_EL1(2)
266 #define SYS_ICC_AP0R3_EL1		SYS_ICC_AP0Rn_EL1(3)
267 #define SYS_ICC_AP1Rn_EL1(n)		sys_reg(3, 0, 12, 9, n)
268 #define SYS_ICC_AP1R0_EL1		SYS_ICC_AP1Rn_EL1(0)
269 #define SYS_ICC_AP1R1_EL1		SYS_ICC_AP1Rn_EL1(1)
270 #define SYS_ICC_AP1R2_EL1		SYS_ICC_AP1Rn_EL1(2)
271 #define SYS_ICC_AP1R3_EL1		SYS_ICC_AP1Rn_EL1(3)
272 #define SYS_ICC_DIR_EL1			sys_reg(3, 0, 12, 11, 1)
273 #define SYS_ICC_RPR_EL1			sys_reg(3, 0, 12, 11, 3)
274 #define SYS_ICC_SGI1R_EL1		sys_reg(3, 0, 12, 11, 5)
275 #define SYS_ICC_ASGI1R_EL1		sys_reg(3, 0, 12, 11, 6)
276 #define SYS_ICC_SGI0R_EL1		sys_reg(3, 0, 12, 11, 7)
277 #define SYS_ICC_IAR1_EL1		sys_reg(3, 0, 12, 12, 0)
278 #define SYS_ICC_EOIR1_EL1		sys_reg(3, 0, 12, 12, 1)
279 #define SYS_ICC_HPPIR1_EL1		sys_reg(3, 0, 12, 12, 2)
280 #define SYS_ICC_BPR1_EL1		sys_reg(3, 0, 12, 12, 3)
281 #define SYS_ICC_CTLR_EL1		sys_reg(3, 0, 12, 12, 4)
282 #define SYS_ICC_SRE_EL1			sys_reg(3, 0, 12, 12, 5)
283 #define SYS_ICC_IGRPEN0_EL1		sys_reg(3, 0, 12, 12, 6)
284 #define SYS_ICC_IGRPEN1_EL1		sys_reg(3, 0, 12, 12, 7)
285 
286 #define SYS_CNTKCTL_EL1			sys_reg(3, 0, 14, 1, 0)
287 
288 #define SYS_AIDR_EL1			sys_reg(3, 1, 0, 0, 7)
289 
290 #define SYS_RNDR_EL0			sys_reg(3, 3, 2, 4, 0)
291 #define SYS_RNDRRS_EL0			sys_reg(3, 3, 2, 4, 1)
292 
293 #define SYS_PMCR_EL0			sys_reg(3, 3, 9, 12, 0)
294 #define SYS_PMCNTENSET_EL0		sys_reg(3, 3, 9, 12, 1)
295 #define SYS_PMCNTENCLR_EL0		sys_reg(3, 3, 9, 12, 2)
296 #define SYS_PMOVSCLR_EL0		sys_reg(3, 3, 9, 12, 3)
297 #define SYS_PMSWINC_EL0			sys_reg(3, 3, 9, 12, 4)
298 #define SYS_PMSELR_EL0			sys_reg(3, 3, 9, 12, 5)
299 #define SYS_PMCEID0_EL0			sys_reg(3, 3, 9, 12, 6)
300 #define SYS_PMCEID1_EL0			sys_reg(3, 3, 9, 12, 7)
301 #define SYS_PMCCNTR_EL0			sys_reg(3, 3, 9, 13, 0)
302 #define SYS_PMXEVTYPER_EL0		sys_reg(3, 3, 9, 13, 1)
303 #define SYS_PMXEVCNTR_EL0		sys_reg(3, 3, 9, 13, 2)
304 #define SYS_PMUSERENR_EL0		sys_reg(3, 3, 9, 14, 0)
305 #define SYS_PMOVSSET_EL0		sys_reg(3, 3, 9, 14, 3)
306 
307 #define SYS_TPIDR_EL0			sys_reg(3, 3, 13, 0, 2)
308 #define SYS_TPIDRRO_EL0			sys_reg(3, 3, 13, 0, 3)
309 #define SYS_TPIDR2_EL0			sys_reg(3, 3, 13, 0, 5)
310 
311 #define SYS_SCXTNUM_EL0			sys_reg(3, 3, 13, 0, 7)
312 
313 /* Definitions for system register interface to AMU for ARMv8.4 onwards */
314 #define SYS_AM_EL0(crm, op2)		sys_reg(3, 3, 13, (crm), (op2))
315 #define SYS_AMCR_EL0			SYS_AM_EL0(2, 0)
316 #define SYS_AMCFGR_EL0			SYS_AM_EL0(2, 1)
317 #define SYS_AMCGCR_EL0			SYS_AM_EL0(2, 2)
318 #define SYS_AMUSERENR_EL0		SYS_AM_EL0(2, 3)
319 #define SYS_AMCNTENCLR0_EL0		SYS_AM_EL0(2, 4)
320 #define SYS_AMCNTENSET0_EL0		SYS_AM_EL0(2, 5)
321 #define SYS_AMCNTENCLR1_EL0		SYS_AM_EL0(3, 0)
322 #define SYS_AMCNTENSET1_EL0		SYS_AM_EL0(3, 1)
323 
324 /*
325  * Group 0 of activity monitors (architected):
326  *                op0  op1  CRn   CRm       op2
327  * Counter:       11   011  1101  010:n<3>  n<2:0>
328  * Type:          11   011  1101  011:n<3>  n<2:0>
329  * n: 0-15
330  *
331  * Group 1 of activity monitors (auxiliary):
332  *                op0  op1  CRn   CRm       op2
333  * Counter:       11   011  1101  110:n<3>  n<2:0>
334  * Type:          11   011  1101  111:n<3>  n<2:0>
335  * n: 0-15
336  */
337 
338 #define SYS_AMEVCNTR0_EL0(n)		SYS_AM_EL0(4 + ((n) >> 3), (n) & 7)
339 #define SYS_AMEVTYPER0_EL0(n)		SYS_AM_EL0(6 + ((n) >> 3), (n) & 7)
340 #define SYS_AMEVCNTR1_EL0(n)		SYS_AM_EL0(12 + ((n) >> 3), (n) & 7)
341 #define SYS_AMEVTYPER1_EL0(n)		SYS_AM_EL0(14 + ((n) >> 3), (n) & 7)
342 
343 /* AMU v1: Fixed (architecturally defined) activity monitors */
344 #define SYS_AMEVCNTR0_CORE_EL0		SYS_AMEVCNTR0_EL0(0)
345 #define SYS_AMEVCNTR0_CONST_EL0		SYS_AMEVCNTR0_EL0(1)
346 #define SYS_AMEVCNTR0_INST_RET_EL0	SYS_AMEVCNTR0_EL0(2)
347 #define SYS_AMEVCNTR0_MEM_STALL		SYS_AMEVCNTR0_EL0(3)
348 
349 #define SYS_CNTFRQ_EL0			sys_reg(3, 3, 14, 0, 0)
350 
351 #define SYS_CNTPCT_EL0			sys_reg(3, 3, 14, 0, 1)
352 #define SYS_CNTPCTSS_EL0		sys_reg(3, 3, 14, 0, 5)
353 #define SYS_CNTVCTSS_EL0		sys_reg(3, 3, 14, 0, 6)
354 
355 #define SYS_CNTP_TVAL_EL0		sys_reg(3, 3, 14, 2, 0)
356 #define SYS_CNTP_CTL_EL0		sys_reg(3, 3, 14, 2, 1)
357 #define SYS_CNTP_CVAL_EL0		sys_reg(3, 3, 14, 2, 2)
358 
359 #define SYS_CNTV_CTL_EL0		sys_reg(3, 3, 14, 3, 1)
360 #define SYS_CNTV_CVAL_EL0		sys_reg(3, 3, 14, 3, 2)
361 
362 #define SYS_AARCH32_CNTP_TVAL		sys_reg(0, 0, 14, 2, 0)
363 #define SYS_AARCH32_CNTP_CTL		sys_reg(0, 0, 14, 2, 1)
364 #define SYS_AARCH32_CNTPCT		sys_reg(0, 0, 0, 14, 0)
365 #define SYS_AARCH32_CNTP_CVAL		sys_reg(0, 2, 0, 14, 0)
366 #define SYS_AARCH32_CNTPCTSS		sys_reg(0, 8, 0, 14, 0)
367 
368 #define __PMEV_op2(n)			((n) & 0x7)
369 #define __CNTR_CRm(n)			(0x8 | (((n) >> 3) & 0x3))
370 #define SYS_PMEVCNTRn_EL0(n)		sys_reg(3, 3, 14, __CNTR_CRm(n), __PMEV_op2(n))
371 #define __TYPER_CRm(n)			(0xc | (((n) >> 3) & 0x3))
372 #define SYS_PMEVTYPERn_EL0(n)		sys_reg(3, 3, 14, __TYPER_CRm(n), __PMEV_op2(n))
373 
374 #define SYS_PMCCFILTR_EL0		sys_reg(3, 3, 14, 15, 7)
375 
376 #define SYS_VPIDR_EL2			sys_reg(3, 4, 0, 0, 0)
377 #define SYS_VMPIDR_EL2			sys_reg(3, 4, 0, 0, 5)
378 
379 #define SYS_SCTLR_EL2			sys_reg(3, 4, 1, 0, 0)
380 #define SYS_ACTLR_EL2			sys_reg(3, 4, 1, 0, 1)
381 #define SYS_HCR_EL2			sys_reg(3, 4, 1, 1, 0)
382 #define SYS_MDCR_EL2			sys_reg(3, 4, 1, 1, 1)
383 #define SYS_CPTR_EL2			sys_reg(3, 4, 1, 1, 2)
384 #define SYS_HSTR_EL2			sys_reg(3, 4, 1, 1, 3)
385 #define SYS_HACR_EL2			sys_reg(3, 4, 1, 1, 7)
386 
387 #define SYS_TTBR0_EL2			sys_reg(3, 4, 2, 0, 0)
388 #define SYS_TTBR1_EL2			sys_reg(3, 4, 2, 0, 1)
389 #define SYS_TCR_EL2			sys_reg(3, 4, 2, 0, 2)
390 #define SYS_VTTBR_EL2			sys_reg(3, 4, 2, 1, 0)
391 #define SYS_VTCR_EL2			sys_reg(3, 4, 2, 1, 2)
392 
393 #define SYS_TRFCR_EL2			sys_reg(3, 4, 1, 2, 1)
394 #define SYS_HDFGRTR_EL2			sys_reg(3, 4, 3, 1, 4)
395 #define SYS_HDFGWTR_EL2			sys_reg(3, 4, 3, 1, 5)
396 #define SYS_HAFGRTR_EL2			sys_reg(3, 4, 3, 1, 6)
397 #define SYS_SPSR_EL2			sys_reg(3, 4, 4, 0, 0)
398 #define SYS_ELR_EL2			sys_reg(3, 4, 4, 0, 1)
399 #define SYS_SP_EL1			sys_reg(3, 4, 4, 1, 0)
400 #define SYS_IFSR32_EL2			sys_reg(3, 4, 5, 0, 1)
401 #define SYS_AFSR0_EL2			sys_reg(3, 4, 5, 1, 0)
402 #define SYS_AFSR1_EL2			sys_reg(3, 4, 5, 1, 1)
403 #define SYS_ESR_EL2			sys_reg(3, 4, 5, 2, 0)
404 #define SYS_VSESR_EL2			sys_reg(3, 4, 5, 2, 3)
405 #define SYS_FPEXC32_EL2			sys_reg(3, 4, 5, 3, 0)
406 #define SYS_TFSR_EL2			sys_reg(3, 4, 5, 6, 0)
407 
408 #define SYS_FAR_EL2			sys_reg(3, 4, 6, 0, 0)
409 #define SYS_HPFAR_EL2			sys_reg(3, 4, 6, 0, 4)
410 
411 #define SYS_MAIR_EL2			sys_reg(3, 4, 10, 2, 0)
412 #define SYS_AMAIR_EL2			sys_reg(3, 4, 10, 3, 0)
413 
414 #define SYS_VBAR_EL2			sys_reg(3, 4, 12, 0, 0)
415 #define SYS_RVBAR_EL2			sys_reg(3, 4, 12, 0, 1)
416 #define SYS_RMR_EL2			sys_reg(3, 4, 12, 0, 2)
417 #define SYS_VDISR_EL2			sys_reg(3, 4, 12, 1, 1)
418 #define __SYS__AP0Rx_EL2(x)		sys_reg(3, 4, 12, 8, x)
419 #define SYS_ICH_AP0R0_EL2		__SYS__AP0Rx_EL2(0)
420 #define SYS_ICH_AP0R1_EL2		__SYS__AP0Rx_EL2(1)
421 #define SYS_ICH_AP0R2_EL2		__SYS__AP0Rx_EL2(2)
422 #define SYS_ICH_AP0R3_EL2		__SYS__AP0Rx_EL2(3)
423 
424 #define __SYS__AP1Rx_EL2(x)		sys_reg(3, 4, 12, 9, x)
425 #define SYS_ICH_AP1R0_EL2		__SYS__AP1Rx_EL2(0)
426 #define SYS_ICH_AP1R1_EL2		__SYS__AP1Rx_EL2(1)
427 #define SYS_ICH_AP1R2_EL2		__SYS__AP1Rx_EL2(2)
428 #define SYS_ICH_AP1R3_EL2		__SYS__AP1Rx_EL2(3)
429 
430 #define SYS_ICH_VSEIR_EL2		sys_reg(3, 4, 12, 9, 4)
431 #define SYS_ICC_SRE_EL2			sys_reg(3, 4, 12, 9, 5)
432 #define SYS_ICH_HCR_EL2			sys_reg(3, 4, 12, 11, 0)
433 #define SYS_ICH_VTR_EL2			sys_reg(3, 4, 12, 11, 1)
434 #define SYS_ICH_MISR_EL2		sys_reg(3, 4, 12, 11, 2)
435 #define SYS_ICH_EISR_EL2		sys_reg(3, 4, 12, 11, 3)
436 #define SYS_ICH_ELRSR_EL2		sys_reg(3, 4, 12, 11, 5)
437 #define SYS_ICH_VMCR_EL2		sys_reg(3, 4, 12, 11, 7)
438 
439 #define __SYS__LR0_EL2(x)		sys_reg(3, 4, 12, 12, x)
440 #define SYS_ICH_LR0_EL2			__SYS__LR0_EL2(0)
441 #define SYS_ICH_LR1_EL2			__SYS__LR0_EL2(1)
442 #define SYS_ICH_LR2_EL2			__SYS__LR0_EL2(2)
443 #define SYS_ICH_LR3_EL2			__SYS__LR0_EL2(3)
444 #define SYS_ICH_LR4_EL2			__SYS__LR0_EL2(4)
445 #define SYS_ICH_LR5_EL2			__SYS__LR0_EL2(5)
446 #define SYS_ICH_LR6_EL2			__SYS__LR0_EL2(6)
447 #define SYS_ICH_LR7_EL2			__SYS__LR0_EL2(7)
448 
449 #define __SYS__LR8_EL2(x)		sys_reg(3, 4, 12, 13, x)
450 #define SYS_ICH_LR8_EL2			__SYS__LR8_EL2(0)
451 #define SYS_ICH_LR9_EL2			__SYS__LR8_EL2(1)
452 #define SYS_ICH_LR10_EL2		__SYS__LR8_EL2(2)
453 #define SYS_ICH_LR11_EL2		__SYS__LR8_EL2(3)
454 #define SYS_ICH_LR12_EL2		__SYS__LR8_EL2(4)
455 #define SYS_ICH_LR13_EL2		__SYS__LR8_EL2(5)
456 #define SYS_ICH_LR14_EL2		__SYS__LR8_EL2(6)
457 #define SYS_ICH_LR15_EL2		__SYS__LR8_EL2(7)
458 
459 #define SYS_CONTEXTIDR_EL2		sys_reg(3, 4, 13, 0, 1)
460 #define SYS_TPIDR_EL2			sys_reg(3, 4, 13, 0, 2)
461 
462 #define SYS_CNTVOFF_EL2			sys_reg(3, 4, 14, 0, 3)
463 #define SYS_CNTHCTL_EL2			sys_reg(3, 4, 14, 1, 0)
464 
465 /* VHE encodings for architectural EL0/1 system registers */
466 #define SYS_SCTLR_EL12			sys_reg(3, 5, 1, 0, 0)
467 #define SYS_TTBR0_EL12			sys_reg(3, 5, 2, 0, 0)
468 #define SYS_TTBR1_EL12			sys_reg(3, 5, 2, 0, 1)
469 #define SYS_TCR_EL12			sys_reg(3, 5, 2, 0, 2)
470 #define SYS_SPSR_EL12			sys_reg(3, 5, 4, 0, 0)
471 #define SYS_ELR_EL12			sys_reg(3, 5, 4, 0, 1)
472 #define SYS_AFSR0_EL12			sys_reg(3, 5, 5, 1, 0)
473 #define SYS_AFSR1_EL12			sys_reg(3, 5, 5, 1, 1)
474 #define SYS_ESR_EL12			sys_reg(3, 5, 5, 2, 0)
475 #define SYS_TFSR_EL12			sys_reg(3, 5, 5, 6, 0)
476 #define SYS_MAIR_EL12			sys_reg(3, 5, 10, 2, 0)
477 #define SYS_AMAIR_EL12			sys_reg(3, 5, 10, 3, 0)
478 #define SYS_VBAR_EL12			sys_reg(3, 5, 12, 0, 0)
479 #define SYS_CNTKCTL_EL12		sys_reg(3, 5, 14, 1, 0)
480 #define SYS_CNTP_TVAL_EL02		sys_reg(3, 5, 14, 2, 0)
481 #define SYS_CNTP_CTL_EL02		sys_reg(3, 5, 14, 2, 1)
482 #define SYS_CNTP_CVAL_EL02		sys_reg(3, 5, 14, 2, 2)
483 #define SYS_CNTV_TVAL_EL02		sys_reg(3, 5, 14, 3, 0)
484 #define SYS_CNTV_CTL_EL02		sys_reg(3, 5, 14, 3, 1)
485 #define SYS_CNTV_CVAL_EL02		sys_reg(3, 5, 14, 3, 2)
486 
487 #define SYS_SP_EL2			sys_reg(3, 6,  4, 1, 0)
488 
489 /* Common SCTLR_ELx flags. */
490 #define SCTLR_ELx_ENTP2	(BIT(60))
491 #define SCTLR_ELx_DSSBS	(BIT(44))
492 #define SCTLR_ELx_ATA	(BIT(43))
493 
494 #define SCTLR_ELx_EE_SHIFT	25
495 #define SCTLR_ELx_ENIA_SHIFT	31
496 
497 #define SCTLR_ELx_ITFSB	 (BIT(37))
498 #define SCTLR_ELx_ENIA	 (BIT(SCTLR_ELx_ENIA_SHIFT))
499 #define SCTLR_ELx_ENIB	 (BIT(30))
500 #define SCTLR_ELx_LSMAOE (BIT(29))
501 #define SCTLR_ELx_nTLSMD (BIT(28))
502 #define SCTLR_ELx_ENDA	 (BIT(27))
503 #define SCTLR_ELx_EE     (BIT(SCTLR_ELx_EE_SHIFT))
504 #define SCTLR_ELx_EIS	 (BIT(22))
505 #define SCTLR_ELx_IESB	 (BIT(21))
506 #define SCTLR_ELx_TSCXT	 (BIT(20))
507 #define SCTLR_ELx_WXN	 (BIT(19))
508 #define SCTLR_ELx_ENDB	 (BIT(13))
509 #define SCTLR_ELx_I	 (BIT(12))
510 #define SCTLR_ELx_EOS	 (BIT(11))
511 #define SCTLR_ELx_SA	 (BIT(3))
512 #define SCTLR_ELx_C	 (BIT(2))
513 #define SCTLR_ELx_A	 (BIT(1))
514 #define SCTLR_ELx_M	 (BIT(0))
515 
516 /* SCTLR_EL2 specific flags. */
517 #define SCTLR_EL2_RES1	((BIT(4))  | (BIT(5))  | (BIT(11)) | (BIT(16)) | \
518 			 (BIT(18)) | (BIT(22)) | (BIT(23)) | (BIT(28)) | \
519 			 (BIT(29)))
520 
521 #ifdef CONFIG_CPU_BIG_ENDIAN
522 #define ENDIAN_SET_EL2		SCTLR_ELx_EE
523 #else
524 #define ENDIAN_SET_EL2		0
525 #endif
526 
527 #define INIT_SCTLR_EL2_MMU_ON						\
528 	(SCTLR_ELx_M  | SCTLR_ELx_C | SCTLR_ELx_SA | SCTLR_ELx_I |	\
529 	 SCTLR_ELx_IESB | SCTLR_ELx_WXN | ENDIAN_SET_EL2 |		\
530 	 SCTLR_ELx_ITFSB | SCTLR_EL2_RES1)
531 
532 #define INIT_SCTLR_EL2_MMU_OFF \
533 	(SCTLR_EL2_RES1 | ENDIAN_SET_EL2)
534 
535 /* SCTLR_EL1 specific flags. */
536 #ifdef CONFIG_CPU_BIG_ENDIAN
537 #define ENDIAN_SET_EL1		(SCTLR_EL1_E0E | SCTLR_ELx_EE)
538 #else
539 #define ENDIAN_SET_EL1		0
540 #endif
541 
542 #define INIT_SCTLR_EL1_MMU_OFF \
543 	(ENDIAN_SET_EL1 | SCTLR_EL1_LSMAOE | SCTLR_EL1_nTLSMD | \
544 	 SCTLR_EL1_EIS  | SCTLR_EL1_TSCXT  | SCTLR_EL1_EOS)
545 
546 #define INIT_SCTLR_EL1_MMU_ON \
547 	(SCTLR_ELx_M      | SCTLR_ELx_C      | SCTLR_ELx_SA    | \
548 	 SCTLR_EL1_SA0    | SCTLR_EL1_SED    | SCTLR_ELx_I     | \
549 	 SCTLR_EL1_DZE    | SCTLR_EL1_UCT    | SCTLR_EL1_nTWE  | \
550 	 SCTLR_ELx_IESB   | SCTLR_EL1_SPAN   | SCTLR_ELx_ITFSB | \
551 	 ENDIAN_SET_EL1   | SCTLR_EL1_UCI    | SCTLR_EL1_EPAN  | \
552 	 SCTLR_EL1_LSMAOE | SCTLR_EL1_nTLSMD | SCTLR_EL1_EIS   | \
553 	 SCTLR_EL1_TSCXT  | SCTLR_EL1_EOS)
554 
555 /* MAIR_ELx memory attributes (used by Linux) */
556 #define MAIR_ATTR_DEVICE_nGnRnE		UL(0x00)
557 #define MAIR_ATTR_DEVICE_nGnRE		UL(0x04)
558 #define MAIR_ATTR_NORMAL_NC		UL(0x44)
559 #define MAIR_ATTR_NORMAL_TAGGED		UL(0xf0)
560 #define MAIR_ATTR_NORMAL		UL(0xff)
561 #define MAIR_ATTR_MASK			UL(0xff)
562 
563 /* Position the attr at the correct index */
564 #define MAIR_ATTRIDX(attr, idx)		((attr) << ((idx) * 8))
565 
566 /* id_aa64pfr0 */
567 #define ID_AA64PFR0_EL1_ELx_64BIT_ONLY		0x1
568 #define ID_AA64PFR0_EL1_ELx_32BIT_64BIT		0x2
569 
570 /* id_aa64mmfr0 */
571 #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MIN	0x0
572 #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MAX	0x7
573 #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MIN	0x0
574 #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MAX	0x7
575 #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MIN	0x1
576 #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MAX	0xf
577 
578 #define ARM64_MIN_PARANGE_BITS		32
579 
580 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_DEFAULT	0x0
581 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_NONE		0x1
582 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_MIN		0x2
583 #define ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_MAX		0x7
584 
585 #ifdef CONFIG_ARM64_PA_BITS_52
586 #define ID_AA64MMFR0_EL1_PARANGE_MAX	ID_AA64MMFR0_EL1_PARANGE_52
587 #else
588 #define ID_AA64MMFR0_EL1_PARANGE_MAX	ID_AA64MMFR0_EL1_PARANGE_48
589 #endif
590 
591 #if defined(CONFIG_ARM64_4K_PAGES)
592 #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN4_SHIFT
593 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MIN
594 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED_MAX
595 #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT
596 #elif defined(CONFIG_ARM64_16K_PAGES)
597 #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN16_SHIFT
598 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MIN
599 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED_MAX
600 #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT
601 #elif defined(CONFIG_ARM64_64K_PAGES)
602 #define ID_AA64MMFR0_EL1_TGRAN_SHIFT		ID_AA64MMFR0_EL1_TGRAN64_SHIFT
603 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MIN	ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MIN
604 #define ID_AA64MMFR0_EL1_TGRAN_SUPPORTED_MAX	ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED_MAX
605 #define ID_AA64MMFR0_EL1_TGRAN_2_SHIFT		ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT
606 #endif
607 
608 #define CPACR_EL1_FPEN_EL1EN	(BIT(20)) /* enable EL1 access */
609 #define CPACR_EL1_FPEN_EL0EN	(BIT(21)) /* enable EL0 access, if EL1EN set */
610 
611 #define CPACR_EL1_SMEN_EL1EN	(BIT(24)) /* enable EL1 access */
612 #define CPACR_EL1_SMEN_EL0EN	(BIT(25)) /* enable EL0 access, if EL1EN set */
613 
614 #define CPACR_EL1_ZEN_EL1EN	(BIT(16)) /* enable EL1 access */
615 #define CPACR_EL1_ZEN_EL0EN	(BIT(17)) /* enable EL0 access, if EL1EN set */
616 
617 /* GCR_EL1 Definitions */
618 #define SYS_GCR_EL1_RRND	(BIT(16))
619 #define SYS_GCR_EL1_EXCL_MASK	0xffffUL
620 
621 #ifdef CONFIG_KASAN_HW_TAGS
622 /*
623  * KASAN always uses a whole byte for its tags. With CONFIG_KASAN_HW_TAGS it
624  * only uses tags in the range 0xF0-0xFF, which we map to MTE tags 0x0-0xF.
625  */
626 #define __MTE_TAG_MIN		(KASAN_TAG_MIN & 0xf)
627 #define __MTE_TAG_MAX		(KASAN_TAG_MAX & 0xf)
628 #define __MTE_TAG_INCL		GENMASK(__MTE_TAG_MAX, __MTE_TAG_MIN)
629 #define KERNEL_GCR_EL1_EXCL	(SYS_GCR_EL1_EXCL_MASK & ~__MTE_TAG_INCL)
630 #else
631 #define KERNEL_GCR_EL1_EXCL	SYS_GCR_EL1_EXCL_MASK
632 #endif
633 
634 #define KERNEL_GCR_EL1		(SYS_GCR_EL1_RRND | KERNEL_GCR_EL1_EXCL)
635 
636 /* RGSR_EL1 Definitions */
637 #define SYS_RGSR_EL1_TAG_MASK	0xfUL
638 #define SYS_RGSR_EL1_SEED_SHIFT	8
639 #define SYS_RGSR_EL1_SEED_MASK	0xffffUL
640 
641 /* TFSR{,E0}_EL1 bit definitions */
642 #define SYS_TFSR_EL1_TF0_SHIFT	0
643 #define SYS_TFSR_EL1_TF1_SHIFT	1
644 #define SYS_TFSR_EL1_TF0	(UL(1) << SYS_TFSR_EL1_TF0_SHIFT)
645 #define SYS_TFSR_EL1_TF1	(UL(1) << SYS_TFSR_EL1_TF1_SHIFT)
646 
647 /* Safe value for MPIDR_EL1: Bit31:RES1, Bit30:U:0, Bit24:MT:0 */
648 #define SYS_MPIDR_SAFE_VAL	(BIT(31))
649 
650 #define TRFCR_ELx_TS_SHIFT		5
651 #define TRFCR_ELx_TS_MASK		((0x3UL) << TRFCR_ELx_TS_SHIFT)
652 #define TRFCR_ELx_TS_VIRTUAL		((0x1UL) << TRFCR_ELx_TS_SHIFT)
653 #define TRFCR_ELx_TS_GUEST_PHYSICAL	((0x2UL) << TRFCR_ELx_TS_SHIFT)
654 #define TRFCR_ELx_TS_PHYSICAL		((0x3UL) << TRFCR_ELx_TS_SHIFT)
655 #define TRFCR_EL2_CX			BIT(3)
656 #define TRFCR_ELx_ExTRE			BIT(1)
657 #define TRFCR_ELx_E0TRE			BIT(0)
658 
659 /* GIC Hypervisor interface registers */
660 /* ICH_MISR_EL2 bit definitions */
661 #define ICH_MISR_EOI		(1 << 0)
662 #define ICH_MISR_U		(1 << 1)
663 
664 /* ICH_LR*_EL2 bit definitions */
665 #define ICH_LR_VIRTUAL_ID_MASK	((1ULL << 32) - 1)
666 
667 #define ICH_LR_EOI		(1ULL << 41)
668 #define ICH_LR_GROUP		(1ULL << 60)
669 #define ICH_LR_HW		(1ULL << 61)
670 #define ICH_LR_STATE		(3ULL << 62)
671 #define ICH_LR_PENDING_BIT	(1ULL << 62)
672 #define ICH_LR_ACTIVE_BIT	(1ULL << 63)
673 #define ICH_LR_PHYS_ID_SHIFT	32
674 #define ICH_LR_PHYS_ID_MASK	(0x3ffULL << ICH_LR_PHYS_ID_SHIFT)
675 #define ICH_LR_PRIORITY_SHIFT	48
676 #define ICH_LR_PRIORITY_MASK	(0xffULL << ICH_LR_PRIORITY_SHIFT)
677 
678 /* ICH_HCR_EL2 bit definitions */
679 #define ICH_HCR_EN		(1 << 0)
680 #define ICH_HCR_UIE		(1 << 1)
681 #define ICH_HCR_NPIE		(1 << 3)
682 #define ICH_HCR_TC		(1 << 10)
683 #define ICH_HCR_TALL0		(1 << 11)
684 #define ICH_HCR_TALL1		(1 << 12)
685 #define ICH_HCR_TDIR		(1 << 14)
686 #define ICH_HCR_EOIcount_SHIFT	27
687 #define ICH_HCR_EOIcount_MASK	(0x1f << ICH_HCR_EOIcount_SHIFT)
688 
689 /* ICH_VMCR_EL2 bit definitions */
690 #define ICH_VMCR_ACK_CTL_SHIFT	2
691 #define ICH_VMCR_ACK_CTL_MASK	(1 << ICH_VMCR_ACK_CTL_SHIFT)
692 #define ICH_VMCR_FIQ_EN_SHIFT	3
693 #define ICH_VMCR_FIQ_EN_MASK	(1 << ICH_VMCR_FIQ_EN_SHIFT)
694 #define ICH_VMCR_CBPR_SHIFT	4
695 #define ICH_VMCR_CBPR_MASK	(1 << ICH_VMCR_CBPR_SHIFT)
696 #define ICH_VMCR_EOIM_SHIFT	9
697 #define ICH_VMCR_EOIM_MASK	(1 << ICH_VMCR_EOIM_SHIFT)
698 #define ICH_VMCR_BPR1_SHIFT	18
699 #define ICH_VMCR_BPR1_MASK	(7 << ICH_VMCR_BPR1_SHIFT)
700 #define ICH_VMCR_BPR0_SHIFT	21
701 #define ICH_VMCR_BPR0_MASK	(7 << ICH_VMCR_BPR0_SHIFT)
702 #define ICH_VMCR_PMR_SHIFT	24
703 #define ICH_VMCR_PMR_MASK	(0xffUL << ICH_VMCR_PMR_SHIFT)
704 #define ICH_VMCR_ENG0_SHIFT	0
705 #define ICH_VMCR_ENG0_MASK	(1 << ICH_VMCR_ENG0_SHIFT)
706 #define ICH_VMCR_ENG1_SHIFT	1
707 #define ICH_VMCR_ENG1_MASK	(1 << ICH_VMCR_ENG1_SHIFT)
708 
709 /* ICH_VTR_EL2 bit definitions */
710 #define ICH_VTR_PRI_BITS_SHIFT	29
711 #define ICH_VTR_PRI_BITS_MASK	(7 << ICH_VTR_PRI_BITS_SHIFT)
712 #define ICH_VTR_ID_BITS_SHIFT	23
713 #define ICH_VTR_ID_BITS_MASK	(7 << ICH_VTR_ID_BITS_SHIFT)
714 #define ICH_VTR_SEIS_SHIFT	22
715 #define ICH_VTR_SEIS_MASK	(1 << ICH_VTR_SEIS_SHIFT)
716 #define ICH_VTR_A3V_SHIFT	21
717 #define ICH_VTR_A3V_MASK	(1 << ICH_VTR_A3V_SHIFT)
718 #define ICH_VTR_TDS_SHIFT	19
719 #define ICH_VTR_TDS_MASK	(1 << ICH_VTR_TDS_SHIFT)
720 
721 #define ARM64_FEATURE_FIELD_BITS	4
722 
723 /* Defined for compatibility only, do not add new users. */
724 #define ARM64_FEATURE_MASK(x)	(x##_MASK)
725 
726 #ifdef __ASSEMBLY__
727 
728 	.macro	mrs_s, rt, sreg
729 	 __emit_inst(0xd5200000|(\sreg)|(.L__gpr_num_\rt))
730 	.endm
731 
732 	.macro	msr_s, sreg, rt
733 	__emit_inst(0xd5000000|(\sreg)|(.L__gpr_num_\rt))
734 	.endm
735 
736 #else
737 
738 #include <linux/bitfield.h>
739 #include <linux/build_bug.h>
740 #include <linux/types.h>
741 #include <asm/alternative.h>
742 
743 #define DEFINE_MRS_S						\
744 	__DEFINE_ASM_GPR_NUMS					\
745 "	.macro	mrs_s, rt, sreg\n"				\
746 	__emit_inst(0xd5200000|(\\sreg)|(.L__gpr_num_\\rt))	\
747 "	.endm\n"
748 
749 #define DEFINE_MSR_S						\
750 	__DEFINE_ASM_GPR_NUMS					\
751 "	.macro	msr_s, sreg, rt\n"				\
752 	__emit_inst(0xd5000000|(\\sreg)|(.L__gpr_num_\\rt))	\
753 "	.endm\n"
754 
755 #define UNDEFINE_MRS_S						\
756 "	.purgem	mrs_s\n"
757 
758 #define UNDEFINE_MSR_S						\
759 "	.purgem	msr_s\n"
760 
761 #define __mrs_s(v, r)						\
762 	DEFINE_MRS_S						\
763 "	mrs_s " v ", " __stringify(r) "\n"			\
764 	UNDEFINE_MRS_S
765 
766 #define __msr_s(r, v)						\
767 	DEFINE_MSR_S						\
768 "	msr_s " __stringify(r) ", " v "\n"			\
769 	UNDEFINE_MSR_S
770 
771 /*
772  * Unlike read_cpuid, calls to read_sysreg are never expected to be
773  * optimized away or replaced with synthetic values.
774  */
775 #define read_sysreg(r) ({					\
776 	u64 __val;						\
777 	asm volatile("mrs %0, " __stringify(r) : "=r" (__val));	\
778 	__val;							\
779 })
780 
781 /*
782  * The "Z" constraint normally means a zero immediate, but when combined with
783  * the "%x0" template means XZR.
784  */
785 #define write_sysreg(v, r) do {					\
786 	u64 __val = (u64)(v);					\
787 	asm volatile("msr " __stringify(r) ", %x0"		\
788 		     : : "rZ" (__val));				\
789 } while (0)
790 
791 /*
792  * For registers without architectural names, or simply unsupported by
793  * GAS.
794  */
795 #define read_sysreg_s(r) ({						\
796 	u64 __val;							\
797 	asm volatile(__mrs_s("%0", r) : "=r" (__val));			\
798 	__val;								\
799 })
800 
801 #define write_sysreg_s(v, r) do {					\
802 	u64 __val = (u64)(v);						\
803 	asm volatile(__msr_s(r, "%x0") : : "rZ" (__val));		\
804 } while (0)
805 
806 /*
807  * Modify bits in a sysreg. Bits in the clear mask are zeroed, then bits in the
808  * set mask are set. Other bits are left as-is.
809  */
810 #define sysreg_clear_set(sysreg, clear, set) do {			\
811 	u64 __scs_val = read_sysreg(sysreg);				\
812 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
813 	if (__scs_new != __scs_val)					\
814 		write_sysreg(__scs_new, sysreg);			\
815 } while (0)
816 
817 #define sysreg_clear_set_s(sysreg, clear, set) do {			\
818 	u64 __scs_val = read_sysreg_s(sysreg);				\
819 	u64 __scs_new = (__scs_val & ~(u64)(clear)) | (set);		\
820 	if (__scs_new != __scs_val)					\
821 		write_sysreg_s(__scs_new, sysreg);			\
822 } while (0)
823 
824 #define read_sysreg_par() ({						\
825 	u64 par;							\
826 	asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412));	\
827 	par = read_sysreg(par_el1);					\
828 	asm(ALTERNATIVE("nop", "dmb sy", ARM64_WORKAROUND_1508412));	\
829 	par;								\
830 })
831 
832 #define SYS_FIELD_GET(reg, field, val)		\
833 		 FIELD_GET(reg##_##field##_MASK, val)
834 
835 #define SYS_FIELD_PREP(reg, field, val)		\
836 		 FIELD_PREP(reg##_##field##_MASK, val)
837 
838 #define SYS_FIELD_PREP_ENUM(reg, field, val)		\
839 		 FIELD_PREP(reg##_##field##_MASK, reg##_##field##_##val)
840 
841 #endif
842 
843 #endif	/* __ASM_SYSREG_H */
844