xref: /openbmc/linux/arch/arm64/include/asm/cache.h (revision e3d786a3)
1 /*
2  * Copyright (C) 2012 ARM Ltd.
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License version 2 as
6  * published by the Free Software Foundation.
7  *
8  * This program is distributed in the hope that it will be useful,
9  * but WITHOUT ANY WARRANTY; without even the implied warranty of
10  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11  * GNU General Public License for more details.
12  *
13  * You should have received a copy of the GNU General Public License
14  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
15  */
16 #ifndef __ASM_CACHE_H
17 #define __ASM_CACHE_H
18 
19 #include <asm/cputype.h>
20 
21 #define CTR_L1IP_SHIFT		14
22 #define CTR_L1IP_MASK		3
23 #define CTR_DMINLINE_SHIFT	16
24 #define CTR_IMINLINE_SHIFT	0
25 #define CTR_ERG_SHIFT		20
26 #define CTR_CWG_SHIFT		24
27 #define CTR_CWG_MASK		15
28 #define CTR_IDC_SHIFT		28
29 #define CTR_DIC_SHIFT		29
30 
31 #define CTR_CACHE_MINLINE_MASK	\
32 	(0xf << CTR_DMINLINE_SHIFT | 0xf << CTR_IMINLINE_SHIFT)
33 
34 #define CTR_L1IP(ctr)		(((ctr) >> CTR_L1IP_SHIFT) & CTR_L1IP_MASK)
35 
36 #define ICACHE_POLICY_VPIPT	0
37 #define ICACHE_POLICY_VIPT	2
38 #define ICACHE_POLICY_PIPT	3
39 
40 #define L1_CACHE_SHIFT		(6)
41 #define L1_CACHE_BYTES		(1 << L1_CACHE_SHIFT)
42 
43 
44 #define CLIDR_LOUU_SHIFT	27
45 #define CLIDR_LOC_SHIFT		24
46 #define CLIDR_LOUIS_SHIFT	21
47 
48 #define CLIDR_LOUU(clidr)	(((clidr) >> CLIDR_LOUU_SHIFT) & 0x7)
49 #define CLIDR_LOC(clidr)	(((clidr) >> CLIDR_LOC_SHIFT) & 0x7)
50 #define CLIDR_LOUIS(clidr)	(((clidr) >> CLIDR_LOUIS_SHIFT) & 0x7)
51 
52 /*
53  * Memory returned by kmalloc() may be used for DMA, so we must make
54  * sure that all such allocations are cache aligned. Otherwise,
55  * unrelated code may cause parts of the buffer to be read into the
56  * cache before the transfer is done, causing old data to be seen by
57  * the CPU.
58  */
59 #define ARCH_DMA_MINALIGN	(128)
60 
61 #ifndef __ASSEMBLY__
62 
63 #include <linux/bitops.h>
64 
65 #define ICACHEF_ALIASING	0
66 #define ICACHEF_VPIPT		1
67 extern unsigned long __icache_flags;
68 
69 /*
70  * Whilst the D-side always behaves as PIPT on AArch64, aliasing is
71  * permitted in the I-cache.
72  */
73 static inline int icache_is_aliasing(void)
74 {
75 	return test_bit(ICACHEF_ALIASING, &__icache_flags);
76 }
77 
78 static inline int icache_is_vpipt(void)
79 {
80 	return test_bit(ICACHEF_VPIPT, &__icache_flags);
81 }
82 
83 static inline u32 cache_type_cwg(void)
84 {
85 	return (read_cpuid_cachetype() >> CTR_CWG_SHIFT) & CTR_CWG_MASK;
86 }
87 
88 #define __read_mostly __attribute__((__section__(".data..read_mostly")))
89 
90 static inline int cache_line_size(void)
91 {
92 	u32 cwg = cache_type_cwg();
93 	return cwg ? 4 << cwg : ARCH_DMA_MINALIGN;
94 }
95 
96 /*
97  * Read the effective value of CTR_EL0.
98  *
99  * According to ARM ARM for ARMv8-A (ARM DDI 0487C.a),
100  * section D10.2.33 "CTR_EL0, Cache Type Register" :
101  *
102  * CTR_EL0.IDC reports the data cache clean requirements for
103  * instruction to data coherence.
104  *
105  *  0 - dcache clean to PoU is required unless :
106  *     (CLIDR_EL1.LoC == 0) || (CLIDR_EL1.LoUIS == 0 && CLIDR_EL1.LoUU == 0)
107  *  1 - dcache clean to PoU is not required for i-to-d coherence.
108  *
109  * This routine provides the CTR_EL0 with the IDC field updated to the
110  * effective state.
111  */
112 static inline u32 __attribute_const__ read_cpuid_effective_cachetype(void)
113 {
114 	u32 ctr = read_cpuid_cachetype();
115 
116 	if (!(ctr & BIT(CTR_IDC_SHIFT))) {
117 		u64 clidr = read_sysreg(clidr_el1);
118 
119 		if (CLIDR_LOC(clidr) == 0 ||
120 		    (CLIDR_LOUIS(clidr) == 0 && CLIDR_LOUU(clidr) == 0))
121 			ctr |= BIT(CTR_IDC_SHIFT);
122 	}
123 
124 	return ctr;
125 }
126 
127 #endif	/* __ASSEMBLY__ */
128 
129 #endif
130