1b8aee022SMichal Simek// SPDX-License-Identifier: GPL-2.0+
2b8aee022SMichal Simek/*
3b8aee022SMichal Simek * dts file for Xilinx ZynqMP ZCU111
4b8aee022SMichal Simek *
5c720a1f5SMichal Simek * (C) Copyright 2017 - 2022, Xilinx, Inc.
6c720a1f5SMichal Simek * (C) Copyright 2022 - 2023, Advanced Micro Devices, Inc.
7b8aee022SMichal Simek *
84e4ddd3dSMichal Simek * Michal Simek <michal.simek@amd.com>
9b8aee022SMichal Simek */
10b8aee022SMichal Simek
11b8aee022SMichal Simek/dts-v1/;
12b8aee022SMichal Simek
13b8aee022SMichal Simek#include "zynqmp.dtsi"
149c8a47b4SRajan Vaja#include "zynqmp-clk-ccf.dtsi"
15b8aee022SMichal Simek#include <dt-bindings/input/input.h>
16b8aee022SMichal Simek#include <dt-bindings/gpio/gpio.h>
17c821045fSMichal Simek#include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
1851733f16SMichal Simek#include <dt-bindings/phy/phy.h>
19b8aee022SMichal Simek
20b8aee022SMichal Simek/ {
21b8aee022SMichal Simek	model = "ZynqMP ZCU111 RevA";
22b8aee022SMichal Simek	compatible = "xlnx,zynqmp-zcu111-revA", "xlnx,zynqmp-zcu111", "xlnx,zynqmp";
23b8aee022SMichal Simek
24b8aee022SMichal Simek	aliases {
25b8aee022SMichal Simek		ethernet0 = &gem3;
26b8aee022SMichal Simek		i2c0 = &i2c0;
27b8aee022SMichal Simek		i2c1 = &i2c1;
28b8aee022SMichal Simek		mmc0 = &sdhci1;
29d65ec93fSMichal Simek		nvmem0 = &eeprom;
30b8aee022SMichal Simek		rtc0 = &rtc;
31b8aee022SMichal Simek		serial0 = &uart0;
32b8aee022SMichal Simek		serial1 = &dcc;
3356e54601SMichal Simek		spi0 = &qspi;
34b61c4ff9SMichal Simek		usb0 = &usb0;
35b8aee022SMichal Simek	};
36b8aee022SMichal Simek
37b8aee022SMichal Simek	chosen {
38b8aee022SMichal Simek		bootargs = "earlycon";
39b8aee022SMichal Simek		stdout-path = "serial0:115200n8";
40b8aee022SMichal Simek	};
41b8aee022SMichal Simek
42b8aee022SMichal Simek	memory@0 {
43b8aee022SMichal Simek		device_type = "memory";
44b8aee022SMichal Simek		reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
45b8aee022SMichal Simek		/* Another 4GB connected to PL */
46b8aee022SMichal Simek	};
47b8aee022SMichal Simek
48b8aee022SMichal Simek	gpio-keys {
49b8aee022SMichal Simek		compatible = "gpio-keys";
50b8aee022SMichal Simek		autorepeat;
51228e8a88SKrzysztof Kozlowski		switch-19 {
52b8aee022SMichal Simek			label = "sw19";
53b8aee022SMichal Simek			gpios = <&gpio 22 GPIO_ACTIVE_HIGH>;
54b8aee022SMichal Simek			linux,code = <KEY_DOWN>;
551696acf4SSudeep Holla			wakeup-source;
56b8aee022SMichal Simek			autorepeat;
57b8aee022SMichal Simek		};
58b8aee022SMichal Simek	};
59b8aee022SMichal Simek
60b8aee022SMichal Simek	leds {
61b8aee022SMichal Simek		compatible = "gpio-leds";
62d1d4445aSMichal Simek		heartbeat-led {
63b8aee022SMichal Simek			label = "heartbeat";
64b8aee022SMichal Simek			gpios = <&gpio 23 GPIO_ACTIVE_HIGH>;
65b8aee022SMichal Simek			linux,default-trigger = "heartbeat";
66b8aee022SMichal Simek		};
67b8aee022SMichal Simek	};
682fe83978SMichal Simek
692fe83978SMichal Simek	ina226-u67 {
702fe83978SMichal Simek		compatible = "iio-hwmon";
712fe83978SMichal Simek		io-channels = <&u67 0>, <&u67 1>, <&u67 2>, <&u67 3>;
722fe83978SMichal Simek	};
732fe83978SMichal Simek	ina226-u59 {
742fe83978SMichal Simek		compatible = "iio-hwmon";
752fe83978SMichal Simek		io-channels = <&u59 0>, <&u59 1>, <&u59 2>, <&u59 3>;
762fe83978SMichal Simek	};
772fe83978SMichal Simek	ina226-u61 {
782fe83978SMichal Simek		compatible = "iio-hwmon";
792fe83978SMichal Simek		io-channels = <&u61 0>, <&u61 1>, <&u61 2>, <&u61 3>;
802fe83978SMichal Simek	};
812fe83978SMichal Simek	ina226-u60 {
822fe83978SMichal Simek		compatible = "iio-hwmon";
832fe83978SMichal Simek		io-channels = <&u60 0>, <&u60 1>, <&u60 2>, <&u60 3>;
842fe83978SMichal Simek	};
852fe83978SMichal Simek	ina226-u64 {
862fe83978SMichal Simek		compatible = "iio-hwmon";
872fe83978SMichal Simek		io-channels = <&u64 0>, <&u64 1>, <&u64 2>, <&u64 3>;
882fe83978SMichal Simek	};
892fe83978SMichal Simek	ina226-u69 {
902fe83978SMichal Simek		compatible = "iio-hwmon";
912fe83978SMichal Simek		io-channels = <&u69 0>, <&u69 1>, <&u69 2>, <&u69 3>;
922fe83978SMichal Simek	};
932fe83978SMichal Simek	ina226-u66 {
942fe83978SMichal Simek		compatible = "iio-hwmon";
952fe83978SMichal Simek		io-channels = <&u66 0>, <&u66 1>, <&u66 2>, <&u66 3>;
962fe83978SMichal Simek	};
972fe83978SMichal Simek	ina226-u65 {
982fe83978SMichal Simek		compatible = "iio-hwmon";
992fe83978SMichal Simek		io-channels = <&u65 0>, <&u65 1>, <&u65 2>, <&u65 3>;
1002fe83978SMichal Simek	};
1012fe83978SMichal Simek	ina226-u63 {
1022fe83978SMichal Simek		compatible = "iio-hwmon";
1032fe83978SMichal Simek		io-channels = <&u63 0>, <&u63 1>, <&u63 2>, <&u63 3>;
1042fe83978SMichal Simek	};
1052fe83978SMichal Simek	ina226-u3 {
1062fe83978SMichal Simek		compatible = "iio-hwmon";
1072fe83978SMichal Simek		io-channels = <&u3 0>, <&u3 1>, <&u3 2>, <&u3 3>;
1082fe83978SMichal Simek	};
1092fe83978SMichal Simek	ina226-u71 {
1102fe83978SMichal Simek		compatible = "iio-hwmon";
1112fe83978SMichal Simek		io-channels = <&u71 0>, <&u71 1>, <&u71 2>, <&u71 3>;
1122fe83978SMichal Simek	};
1132fe83978SMichal Simek	ina226-u77 {
1142fe83978SMichal Simek		compatible = "iio-hwmon";
1152fe83978SMichal Simek		io-channels = <&u77 0>, <&u77 1>, <&u77 2>, <&u77 3>;
1162fe83978SMichal Simek	};
1172fe83978SMichal Simek	ina226-u73 {
1182fe83978SMichal Simek		compatible = "iio-hwmon";
1192fe83978SMichal Simek		io-channels = <&u73 0>, <&u73 1>, <&u73 2>, <&u73 3>;
1202fe83978SMichal Simek	};
1212fe83978SMichal Simek	ina226-u79 {
1222fe83978SMichal Simek		compatible = "iio-hwmon";
1232fe83978SMichal Simek		io-channels = <&u79 0>, <&u79 1>, <&u79 2>, <&u79 3>;
1242fe83978SMichal Simek	};
125928a5747SMichal Simek
126928a5747SMichal Simek	/* 48MHz reference crystal */
127928a5747SMichal Simek	ref48: ref48M {
128928a5747SMichal Simek		compatible = "fixed-clock";
129928a5747SMichal Simek		#clock-cells = <0>;
130928a5747SMichal Simek		clock-frequency = <48000000>;
131928a5747SMichal Simek	};
132b8aee022SMichal Simek};
133b8aee022SMichal Simek
134b8aee022SMichal Simek&dcc {
135b8aee022SMichal Simek	status = "okay";
136b8aee022SMichal Simek};
137b8aee022SMichal Simek
138b8aee022SMichal Simek&fpd_dma_chan1 {
139b8aee022SMichal Simek	status = "okay";
140b8aee022SMichal Simek};
141b8aee022SMichal Simek
142b8aee022SMichal Simek&fpd_dma_chan2 {
143b8aee022SMichal Simek	status = "okay";
144b8aee022SMichal Simek};
145b8aee022SMichal Simek
146b8aee022SMichal Simek&fpd_dma_chan3 {
147b8aee022SMichal Simek	status = "okay";
148b8aee022SMichal Simek};
149b8aee022SMichal Simek
150b8aee022SMichal Simek&fpd_dma_chan4 {
151b8aee022SMichal Simek	status = "okay";
152b8aee022SMichal Simek};
153b8aee022SMichal Simek
154b8aee022SMichal Simek&fpd_dma_chan5 {
155b8aee022SMichal Simek	status = "okay";
156b8aee022SMichal Simek};
157b8aee022SMichal Simek
158b8aee022SMichal Simek&fpd_dma_chan6 {
159b8aee022SMichal Simek	status = "okay";
160b8aee022SMichal Simek};
161b8aee022SMichal Simek
162b8aee022SMichal Simek&fpd_dma_chan7 {
163b8aee022SMichal Simek	status = "okay";
164b8aee022SMichal Simek};
165b8aee022SMichal Simek
166b8aee022SMichal Simek&fpd_dma_chan8 {
167b8aee022SMichal Simek	status = "okay";
168b8aee022SMichal Simek};
169b8aee022SMichal Simek
170b8aee022SMichal Simek&gem3 {
171b8aee022SMichal Simek	status = "okay";
172b8aee022SMichal Simek	phy-handle = <&phy0>;
173b8aee022SMichal Simek	phy-mode = "rgmii-id";
174c821045fSMichal Simek	pinctrl-names = "default";
175c821045fSMichal Simek	pinctrl-0 = <&pinctrl_gem3_default>;
176c720a1f5SMichal Simek	mdio: mdio {
177c720a1f5SMichal Simek		#address-cells = <1>;
178c720a1f5SMichal Simek		#size-cells = <0>;
17913d21ebaSMichal Simek		phy0: ethernet-phy@c {
180c720a1f5SMichal Simek			#phy-cells = <1>;
181c720a1f5SMichal Simek			compatible = "ethernet-phy-id2000.a231";
182b8aee022SMichal Simek			reg = <0xc>;
183b8aee022SMichal Simek			ti,rx-internal-delay = <0x8>;
184b8aee022SMichal Simek			ti,tx-internal-delay = <0xa>;
185b8aee022SMichal Simek			ti,fifo-depth = <0x1>;
18678c484a5SHarini Katakam			ti,dp83867-rxctrl-strap-quirk;
187c720a1f5SMichal Simek			reset-gpios = <&tca6416_u22 6 GPIO_ACTIVE_LOW>;
188c720a1f5SMichal Simek		};
189b8aee022SMichal Simek	};
190b8aee022SMichal Simek};
191b8aee022SMichal Simek
192b8aee022SMichal Simek&gpio {
193b8aee022SMichal Simek	status = "okay";
194c821045fSMichal Simek	pinctrl-names = "default";
195c821045fSMichal Simek	pinctrl-0 = <&pinctrl_gpio_default>;
196b8aee022SMichal Simek};
197b8aee022SMichal Simek
19837e78949SParth Gajjar&gpu {
19937e78949SParth Gajjar	status = "okay";
20037e78949SParth Gajjar};
20137e78949SParth Gajjar
202b8aee022SMichal Simek&i2c0 {
203b8aee022SMichal Simek	status = "okay";
204b8aee022SMichal Simek	clock-frequency = <400000>;
205c821045fSMichal Simek	pinctrl-names = "default", "gpio";
206c821045fSMichal Simek	pinctrl-0 = <&pinctrl_i2c0_default>;
207c821045fSMichal Simek	pinctrl-1 = <&pinctrl_i2c0_gpio>;
208*ee6c637fSManikanta Guntupalli	scl-gpios = <&gpio 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
209*ee6c637fSManikanta Guntupalli	sda-gpios = <&gpio 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
210b8aee022SMichal Simek
211b8aee022SMichal Simek	tca6416_u22: gpio@20 {
212b8aee022SMichal Simek		compatible = "ti,tca6416";
213b8aee022SMichal Simek		reg = <0x20>;
214b8aee022SMichal Simek		gpio-controller; /* interrupt not connected */
215b8aee022SMichal Simek		#gpio-cells = <2>;
216b8aee022SMichal Simek		/*
217b8aee022SMichal Simek		 * IRQ not connected
218b8aee022SMichal Simek		 * Lines:
219b8aee022SMichal Simek		 * 0 - MAX6643_OT_B
220b8aee022SMichal Simek		 * 1 - MAX6643_FANFAIL_B
221b8aee022SMichal Simek		 * 2 - MIO26_PMU_INPUT_LS
222b8aee022SMichal Simek		 * 4 - SFP_SI5382_INT_ALM
223b8aee022SMichal Simek		 * 5 - IIC_MUX_RESET_B
224b8aee022SMichal Simek		 * 6 - GEM3_EXP_RESET_B
225b8aee022SMichal Simek		 * 10 - FMCP_HSPC_PRSNT_M2C_B
226b8aee022SMichal Simek		 * 11 - CLK_SPI_MUX_SEL0
227b8aee022SMichal Simek		 * 12 - CLK_SPI_MUX_SEL1
228b8aee022SMichal Simek		 * 16 - IRPS5401_ALERT_B
229b8aee022SMichal Simek		 * 17 - INA226_PMBUS_ALERT
230b8aee022SMichal Simek		 * 3, 7, 13-15 - not connected
231b8aee022SMichal Simek		 */
232b8aee022SMichal Simek	};
233b8aee022SMichal Simek
234b8aee022SMichal Simek	i2c-mux@75 { /* u23 */
235b8aee022SMichal Simek		compatible = "nxp,pca9544";
236b8aee022SMichal Simek		#address-cells = <1>;
237b8aee022SMichal Simek		#size-cells = <0>;
238b8aee022SMichal Simek		reg = <0x75>;
239b8aee022SMichal Simek		i2c@0 {
240b8aee022SMichal Simek			#address-cells = <1>;
241b8aee022SMichal Simek			#size-cells = <0>;
242b8aee022SMichal Simek			reg = <0>;
243b8aee022SMichal Simek			/* PS_PMBUS */
244b8aee022SMichal Simek			/* PMBUS_ALERT done via pca9544 */
2452fe83978SMichal Simek			u67: ina226@40 { /* u67 */
246b8aee022SMichal Simek				compatible = "ti,ina226";
2472fe83978SMichal Simek				#io-channel-cells = <1>;
2489529be14SMichal Simek				label = "ina226-u67";
249b8aee022SMichal Simek				reg = <0x40>;
250b8aee022SMichal Simek				shunt-resistor = <2000>;
251b8aee022SMichal Simek			};
2522fe83978SMichal Simek			u59: ina226@41 { /* u59 */
253b8aee022SMichal Simek				compatible = "ti,ina226";
2542fe83978SMichal Simek				#io-channel-cells = <1>;
2559529be14SMichal Simek				label = "ina226-u59";
256b8aee022SMichal Simek				reg = <0x41>;
257b8aee022SMichal Simek				shunt-resistor = <5000>;
258b8aee022SMichal Simek			};
2592fe83978SMichal Simek			u61: ina226@42 { /* u61 */
260b8aee022SMichal Simek				compatible = "ti,ina226";
2612fe83978SMichal Simek				#io-channel-cells = <1>;
2629529be14SMichal Simek				label = "ina226-u61";
263b8aee022SMichal Simek				reg = <0x42>;
264b8aee022SMichal Simek				shunt-resistor = <5000>;
265b8aee022SMichal Simek			};
2662fe83978SMichal Simek			u60: ina226@43 { /* u60 */
267b8aee022SMichal Simek				compatible = "ti,ina226";
2682fe83978SMichal Simek				#io-channel-cells = <1>;
2699529be14SMichal Simek				label = "ina226-u60";
270b8aee022SMichal Simek				reg = <0x43>;
271b8aee022SMichal Simek				shunt-resistor = <5000>;
272b8aee022SMichal Simek			};
2732fe83978SMichal Simek			u64: ina226@45 { /* u64 */
274b8aee022SMichal Simek				compatible = "ti,ina226";
2752fe83978SMichal Simek				#io-channel-cells = <1>;
2769529be14SMichal Simek				label = "ina226-u64";
277b8aee022SMichal Simek				reg = <0x45>;
278b8aee022SMichal Simek				shunt-resistor = <5000>;
279b8aee022SMichal Simek			};
2802fe83978SMichal Simek			u69: ina226@46 { /* u69 */
281b8aee022SMichal Simek				compatible = "ti,ina226";
2822fe83978SMichal Simek				#io-channel-cells = <1>;
2839529be14SMichal Simek				label = "ina226-u69";
284b8aee022SMichal Simek				reg = <0x46>;
285b8aee022SMichal Simek				shunt-resistor = <2000>;
286b8aee022SMichal Simek			};
2872fe83978SMichal Simek			u66: ina226@47 { /* u66 */
288b8aee022SMichal Simek				compatible = "ti,ina226";
2892fe83978SMichal Simek				#io-channel-cells = <1>;
2909529be14SMichal Simek				label = "ina226-u66";
291b8aee022SMichal Simek				reg = <0x47>;
292b8aee022SMichal Simek				shunt-resistor = <5000>;
293b8aee022SMichal Simek			};
2942fe83978SMichal Simek			u65: ina226@48 { /* u65 */
295b8aee022SMichal Simek				compatible = "ti,ina226";
2962fe83978SMichal Simek				#io-channel-cells = <1>;
2979529be14SMichal Simek				label = "ina226-u65";
298b8aee022SMichal Simek				reg = <0x48>;
299b8aee022SMichal Simek				shunt-resistor = <5000>;
300b8aee022SMichal Simek			};
3012fe83978SMichal Simek			u63: ina226@49 { /* u63 */
302b8aee022SMichal Simek				compatible = "ti,ina226";
3032fe83978SMichal Simek				#io-channel-cells = <1>;
3049529be14SMichal Simek				label = "ina226-u63";
305b8aee022SMichal Simek				reg = <0x49>;
306b8aee022SMichal Simek				shunt-resistor = <5000>;
307b8aee022SMichal Simek			};
3082fe83978SMichal Simek			u3: ina226@4a { /* u3 */
309b8aee022SMichal Simek				compatible = "ti,ina226";
3102fe83978SMichal Simek				#io-channel-cells = <1>;
3119529be14SMichal Simek				label = "ina226-u3";
312b8aee022SMichal Simek				reg = <0x4a>;
313b8aee022SMichal Simek				shunt-resistor = <5000>;
314b8aee022SMichal Simek			};
3152fe83978SMichal Simek			u71: ina226@4b { /* u71 */
316b8aee022SMichal Simek				compatible = "ti,ina226";
3172fe83978SMichal Simek				#io-channel-cells = <1>;
3189529be14SMichal Simek				label = "ina226-u71";
319b8aee022SMichal Simek				reg = <0x4b>;
320b8aee022SMichal Simek				shunt-resistor = <5000>;
321b8aee022SMichal Simek			};
3222fe83978SMichal Simek			u77: ina226@4c { /* u77 */
323b8aee022SMichal Simek				compatible = "ti,ina226";
3242fe83978SMichal Simek				#io-channel-cells = <1>;
3259529be14SMichal Simek				label = "ina226-u77";
326b8aee022SMichal Simek				reg = <0x4c>;
327b8aee022SMichal Simek				shunt-resistor = <5000>;
328b8aee022SMichal Simek			};
3292fe83978SMichal Simek			u73: ina226@4d { /* u73 */
330b8aee022SMichal Simek				compatible = "ti,ina226";
3312fe83978SMichal Simek				#io-channel-cells = <1>;
3329529be14SMichal Simek				label = "ina226-u73";
333b8aee022SMichal Simek				reg = <0x4d>;
334b8aee022SMichal Simek				shunt-resistor = <5000>;
335b8aee022SMichal Simek			};
3362fe83978SMichal Simek			u79: ina226@4e { /* u79 */
337b8aee022SMichal Simek				compatible = "ti,ina226";
3382fe83978SMichal Simek				#io-channel-cells = <1>;
3399529be14SMichal Simek				label = "ina226-u79";
340b8aee022SMichal Simek				reg = <0x4e>;
341b8aee022SMichal Simek				shunt-resistor = <5000>;
342b8aee022SMichal Simek			};
343b8aee022SMichal Simek		};
344b8aee022SMichal Simek		i2c@1 {
345b8aee022SMichal Simek			#address-cells = <1>;
346b8aee022SMichal Simek			#size-cells = <0>;
347b8aee022SMichal Simek			reg = <1>;
348b8aee022SMichal Simek			/* NC */
349b8aee022SMichal Simek		};
350b8aee022SMichal Simek		i2c@2 {
351b8aee022SMichal Simek			#address-cells = <1>;
352b8aee022SMichal Simek			#size-cells = <0>;
353b8aee022SMichal Simek			reg = <2>;
354d8e4bc0bSMichal Simek			irps5401_43: irps5401@43 { /* IRPS5401 - u53 check these */
355d8e4bc0bSMichal Simek				compatible = "infineon,irps5401";
356b8aee022SMichal Simek				reg = <0x43>;
357b8aee022SMichal Simek			};
358d8e4bc0bSMichal Simek			irps5401_44: irps5401@44 { /* IRPS5401 - u55 */
359d8e4bc0bSMichal Simek				compatible = "infineon,irps5401";
360b8aee022SMichal Simek				reg = <0x44>;
361b8aee022SMichal Simek			};
362d8e4bc0bSMichal Simek			irps5401_45: irps5401@45 { /* IRPS5401 - u57 */
363d8e4bc0bSMichal Simek				compatible = "infineon,irps5401";
364b8aee022SMichal Simek				reg = <0x45>;
365b8aee022SMichal Simek			};
366b8aee022SMichal Simek			/* u68 IR38064 +0 */
367b8aee022SMichal Simek			/* u70 IR38060 +1 */
368b8aee022SMichal Simek			/* u74 IR38060 +2 */
369b8aee022SMichal Simek			/* u75 IR38060 +6 */
370b8aee022SMichal Simek			/* J19 header too */
371b8aee022SMichal Simek
372b8aee022SMichal Simek		};
373b8aee022SMichal Simek		i2c@3 {
374b8aee022SMichal Simek			#address-cells = <1>;
375b8aee022SMichal Simek			#size-cells = <0>;
376b8aee022SMichal Simek			reg = <3>;
377b8aee022SMichal Simek			/* SYSMON */
378b8aee022SMichal Simek		};
379b8aee022SMichal Simek	};
380b8aee022SMichal Simek};
381b8aee022SMichal Simek
382b8aee022SMichal Simek&i2c1 {
383b8aee022SMichal Simek	status = "okay";
384b8aee022SMichal Simek	clock-frequency = <400000>;
385c821045fSMichal Simek	pinctrl-names = "default", "gpio";
386c821045fSMichal Simek	pinctrl-0 = <&pinctrl_i2c1_default>;
387c821045fSMichal Simek	pinctrl-1 = <&pinctrl_i2c1_gpio>;
388*ee6c637fSManikanta Guntupalli	scl-gpios = <&gpio 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
389*ee6c637fSManikanta Guntupalli	sda-gpios = <&gpio 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
390b8aee022SMichal Simek
391b8aee022SMichal Simek	i2c-mux@74 { /* u26 */
392b8aee022SMichal Simek		compatible = "nxp,pca9548";
393b8aee022SMichal Simek		#address-cells = <1>;
394b8aee022SMichal Simek		#size-cells = <0>;
395b8aee022SMichal Simek		reg = <0x74>;
396b8aee022SMichal Simek		i2c@0 {
397b8aee022SMichal Simek			#address-cells = <1>;
398b8aee022SMichal Simek			#size-cells = <0>;
399b8aee022SMichal Simek			reg = <0>;
400b8aee022SMichal Simek			/*
401b8aee022SMichal Simek			 * IIC_EEPROM 1kB memory which uses 256B blocks
402b8aee022SMichal Simek			 * where every block has different address.
403b8aee022SMichal Simek			 *    0 - 256B address 0x54
404b8aee022SMichal Simek			 * 256B - 512B address 0x55
405b8aee022SMichal Simek			 * 512B - 768B address 0x56
406b8aee022SMichal Simek			 * 768B - 1024B address 0x57
407b8aee022SMichal Simek			 */
408b8aee022SMichal Simek			eeprom: eeprom@54 { /* u88 */
409b8aee022SMichal Simek				compatible = "atmel,24c08";
410b8aee022SMichal Simek				reg = <0x54>;
411b8aee022SMichal Simek			};
412b8aee022SMichal Simek		};
413b8aee022SMichal Simek		i2c@1 {
414b8aee022SMichal Simek			#address-cells = <1>;
415b8aee022SMichal Simek			#size-cells = <0>;
416b8aee022SMichal Simek			reg = <1>;
417b8aee022SMichal Simek			si5341: clock-generator@36 { /* SI5341 - u46 */
418928a5747SMichal Simek				compatible = "silabs,si5341";
419b8aee022SMichal Simek				reg = <0x36>;
420928a5747SMichal Simek				#clock-cells = <2>;
421928a5747SMichal Simek				#address-cells = <1>;
422928a5747SMichal Simek				#size-cells = <0>;
423928a5747SMichal Simek				clocks = <&ref48>;
424928a5747SMichal Simek				clock-names = "xtal";
425928a5747SMichal Simek				clock-output-names = "si5341";
426b8aee022SMichal Simek
427928a5747SMichal Simek				si5341_0: out@0 {
428928a5747SMichal Simek					/* refclk0 for PS-GT, used for DP */
429928a5747SMichal Simek					reg = <0>;
430928a5747SMichal Simek					always-on;
431928a5747SMichal Simek				};
432928a5747SMichal Simek				si5341_2: out@2 {
433928a5747SMichal Simek					/* refclk2 for PS-GT, used for USB3 */
434928a5747SMichal Simek					reg = <2>;
435928a5747SMichal Simek					always-on;
436928a5747SMichal Simek				};
437928a5747SMichal Simek				si5341_3: out@3 {
438928a5747SMichal Simek					/* refclk3 for PS-GT, used for SATA */
439928a5747SMichal Simek					reg = <3>;
440928a5747SMichal Simek					always-on;
441928a5747SMichal Simek				};
442928a5747SMichal Simek				si5341_5: out@5 {
443928a5747SMichal Simek					/* refclk5 PL CLK100 */
444928a5747SMichal Simek					reg = <5>;
445928a5747SMichal Simek					always-on;
446928a5747SMichal Simek				};
447928a5747SMichal Simek				si5341_6: out@6 {
448928a5747SMichal Simek					/* refclk6 PL CLK125 */
449928a5747SMichal Simek					reg = <6>;
450928a5747SMichal Simek					always-on;
451928a5747SMichal Simek				};
452928a5747SMichal Simek				si5341_9: out@9 {
453928a5747SMichal Simek					/* refclk9 used for PS_REF_CLK 33.3 MHz */
454928a5747SMichal Simek					reg = <9>;
455928a5747SMichal Simek					always-on;
456928a5747SMichal Simek				};
457928a5747SMichal Simek			};
458b8aee022SMichal Simek		};
459b8aee022SMichal Simek		i2c@2 {
460b8aee022SMichal Simek			#address-cells = <1>;
461b8aee022SMichal Simek			#size-cells = <0>;
462b8aee022SMichal Simek			reg = <2>;
463b8aee022SMichal Simek			si570_1: clock-generator@5d { /* USER SI570 - u47 */
464b8aee022SMichal Simek				#clock-cells = <0>;
465b8aee022SMichal Simek				compatible = "silabs,si570";
466b8aee022SMichal Simek				reg = <0x5d>;
467b8aee022SMichal Simek				temperature-stability = <50>;
468b8aee022SMichal Simek				factory-fout = <300000000>;
469b8aee022SMichal Simek				clock-frequency = <300000000>;
47048b44b90SMichal Simek				clock-output-names = "si570_user";
471b8aee022SMichal Simek			};
472b8aee022SMichal Simek		};
473b8aee022SMichal Simek		i2c@3 {
474b8aee022SMichal Simek			#address-cells = <1>;
475b8aee022SMichal Simek			#size-cells = <0>;
476b8aee022SMichal Simek			reg = <3>;
477b8aee022SMichal Simek			si570_2: clock-generator@5d { /* USER MGT SI570 - u49 */
478b8aee022SMichal Simek				#clock-cells = <0>;
479b8aee022SMichal Simek				compatible = "silabs,si570";
480b8aee022SMichal Simek				reg = <0x5d>;
481b8aee022SMichal Simek				temperature-stability = <50>;
482b8aee022SMichal Simek				factory-fout = <156250000>;
48325ef9bb6SVenkatesh Yadav Abbarapu				clock-frequency = <156250000>;
48448b44b90SMichal Simek				clock-output-names = "si570_mgt";
485b8aee022SMichal Simek			};
486b8aee022SMichal Simek		};
487b8aee022SMichal Simek		i2c@4 {
488b8aee022SMichal Simek			#address-cells = <1>;
489b8aee022SMichal Simek			#size-cells = <0>;
490b8aee022SMichal Simek			reg = <4>;
49131533c21SMichal Simek			/* SI5382 - u48 */
492b8aee022SMichal Simek		};
493b8aee022SMichal Simek		i2c@5 {
494b8aee022SMichal Simek			#address-cells = <1>;
495b8aee022SMichal Simek			#size-cells = <0>;
496b8aee022SMichal Simek			reg = <5>;
497b8aee022SMichal Simek				sc18is603@2f { /* sc18is602 - u93 */
498b8aee022SMichal Simek					compatible = "nxp,sc18is603";
499b8aee022SMichal Simek					reg = <0x2f>;
500b8aee022SMichal Simek					/* 4 gpios for CS not handled by driver */
501b8aee022SMichal Simek					/*
502b8aee022SMichal Simek					 * USB2ANY cable or
503b8aee022SMichal Simek					 * LMK04208 - u90 or
504b8aee022SMichal Simek					 * LMX2594 - u102 or
505b8aee022SMichal Simek					 * LMX2594 - u103 or
506b8aee022SMichal Simek					 * LMX2594 - u104
507b8aee022SMichal Simek					 */
508b8aee022SMichal Simek				};
509b8aee022SMichal Simek		};
510b8aee022SMichal Simek		i2c@6 {
511b8aee022SMichal Simek			#address-cells = <1>;
512b8aee022SMichal Simek			#size-cells = <0>;
513b8aee022SMichal Simek			reg = <6>;
514b8aee022SMichal Simek			/* FMC connector */
515b8aee022SMichal Simek		};
516b8aee022SMichal Simek		/* 7 NC */
517b8aee022SMichal Simek	};
518b8aee022SMichal Simek
519b8aee022SMichal Simek	i2c-mux@75 {
520b8aee022SMichal Simek		compatible = "nxp,pca9548"; /* u27 */
521b8aee022SMichal Simek		#address-cells = <1>;
522b8aee022SMichal Simek		#size-cells = <0>;
523b8aee022SMichal Simek		reg = <0x75>;
524b8aee022SMichal Simek
525b8aee022SMichal Simek		i2c@0 {
526b8aee022SMichal Simek			#address-cells = <1>;
527b8aee022SMichal Simek			#size-cells = <0>;
528b8aee022SMichal Simek			reg = <0>;
529b8aee022SMichal Simek			/* FMCP_HSPC_IIC */
530b8aee022SMichal Simek		};
531b8aee022SMichal Simek		i2c@1 {
532b8aee022SMichal Simek			#address-cells = <1>;
533b8aee022SMichal Simek			#size-cells = <0>;
534b8aee022SMichal Simek			reg = <1>;
535b8aee022SMichal Simek			/* NC */
536b8aee022SMichal Simek		};
537b8aee022SMichal Simek		i2c@2 {
538b8aee022SMichal Simek			#address-cells = <1>;
539b8aee022SMichal Simek			#size-cells = <0>;
540b8aee022SMichal Simek			reg = <2>;
541b8aee022SMichal Simek			/* SYSMON */
542b8aee022SMichal Simek		};
543b8aee022SMichal Simek		i2c@3 {
544b8aee022SMichal Simek			#address-cells = <1>;
545b8aee022SMichal Simek			#size-cells = <0>;
546b8aee022SMichal Simek			reg = <3>;
547b8aee022SMichal Simek			/* DDR4 SODIMM */
548b8aee022SMichal Simek		};
549b8aee022SMichal Simek		i2c@4 {
550b8aee022SMichal Simek			#address-cells = <1>;
551b8aee022SMichal Simek			#size-cells = <0>;
552b8aee022SMichal Simek			reg = <4>;
553b8aee022SMichal Simek			/* SFP3 */
554b8aee022SMichal Simek		};
555b8aee022SMichal Simek		i2c@5 {
556b8aee022SMichal Simek			#address-cells = <1>;
557b8aee022SMichal Simek			#size-cells = <0>;
558b8aee022SMichal Simek			reg = <5>;
559b8aee022SMichal Simek			/* SFP2 */
560b8aee022SMichal Simek		};
561b8aee022SMichal Simek		i2c@6 {
562b8aee022SMichal Simek			#address-cells = <1>;
563b8aee022SMichal Simek			#size-cells = <0>;
564b8aee022SMichal Simek			reg = <6>;
565b8aee022SMichal Simek			/* SFP1 */
566b8aee022SMichal Simek		};
567b8aee022SMichal Simek		i2c@7 {
568b8aee022SMichal Simek			#address-cells = <1>;
569b8aee022SMichal Simek			#size-cells = <0>;
570b8aee022SMichal Simek			reg = <7>;
571b8aee022SMichal Simek			/* SFP0 */
572b8aee022SMichal Simek		};
573b8aee022SMichal Simek	};
574b8aee022SMichal Simek};
575b8aee022SMichal Simek
576c821045fSMichal Simek&pinctrl0 {
577c821045fSMichal Simek	status = "okay";
578c821045fSMichal Simek	pinctrl_i2c0_default: i2c0-default {
579c821045fSMichal Simek		mux {
580c821045fSMichal Simek			groups = "i2c0_3_grp";
581c821045fSMichal Simek			function = "i2c0";
582c821045fSMichal Simek		};
583c821045fSMichal Simek
584c821045fSMichal Simek		conf {
585c821045fSMichal Simek			groups = "i2c0_3_grp";
586c821045fSMichal Simek			bias-pull-up;
587c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
588c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
589c821045fSMichal Simek		};
590c821045fSMichal Simek	};
591c821045fSMichal Simek
592c821045fSMichal Simek	pinctrl_i2c0_gpio: i2c0-gpio {
593c821045fSMichal Simek		mux {
594c821045fSMichal Simek			groups = "gpio0_14_grp", "gpio0_15_grp";
595c821045fSMichal Simek			function = "gpio0";
596c821045fSMichal Simek		};
597c821045fSMichal Simek
598c821045fSMichal Simek		conf {
599c821045fSMichal Simek			groups = "gpio0_14_grp", "gpio0_15_grp";
600c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
601c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
602c821045fSMichal Simek		};
603c821045fSMichal Simek	};
604c821045fSMichal Simek
605c821045fSMichal Simek	pinctrl_i2c1_default: i2c1-default {
606c821045fSMichal Simek		mux {
607c821045fSMichal Simek			groups = "i2c1_4_grp";
608c821045fSMichal Simek			function = "i2c1";
609c821045fSMichal Simek		};
610c821045fSMichal Simek
611c821045fSMichal Simek		conf {
612c821045fSMichal Simek			groups = "i2c1_4_grp";
613c821045fSMichal Simek			bias-pull-up;
614c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
615c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
616c821045fSMichal Simek		};
617c821045fSMichal Simek	};
618c821045fSMichal Simek
619c821045fSMichal Simek	pinctrl_i2c1_gpio: i2c1-gpio {
620c821045fSMichal Simek		mux {
621c821045fSMichal Simek			groups = "gpio0_16_grp", "gpio0_17_grp";
622c821045fSMichal Simek			function = "gpio0";
623c821045fSMichal Simek		};
624c821045fSMichal Simek
625c821045fSMichal Simek		conf {
626c821045fSMichal Simek			groups = "gpio0_16_grp", "gpio0_17_grp";
627c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
628c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
629c821045fSMichal Simek		};
630c821045fSMichal Simek	};
631c821045fSMichal Simek
632c821045fSMichal Simek	pinctrl_uart0_default: uart0-default {
633c821045fSMichal Simek		mux {
634c821045fSMichal Simek			groups = "uart0_4_grp";
635c821045fSMichal Simek			function = "uart0";
636c821045fSMichal Simek		};
637c821045fSMichal Simek
638c821045fSMichal Simek		conf {
639c821045fSMichal Simek			groups = "uart0_4_grp";
640c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
641c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
642c821045fSMichal Simek		};
643c821045fSMichal Simek
644c821045fSMichal Simek		conf-rx {
645c821045fSMichal Simek			pins = "MIO18";
646c821045fSMichal Simek			bias-high-impedance;
647c821045fSMichal Simek		};
648c821045fSMichal Simek
649c821045fSMichal Simek		conf-tx {
650c821045fSMichal Simek			pins = "MIO19";
651c821045fSMichal Simek			bias-disable;
652c821045fSMichal Simek		};
653c821045fSMichal Simek	};
654c821045fSMichal Simek
655c821045fSMichal Simek	pinctrl_usb0_default: usb0-default {
656c821045fSMichal Simek		mux {
657c821045fSMichal Simek			groups = "usb0_0_grp";
658c821045fSMichal Simek			function = "usb0";
659c821045fSMichal Simek		};
660c821045fSMichal Simek
661c821045fSMichal Simek		conf {
662c821045fSMichal Simek			groups = "usb0_0_grp";
663c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
664c821045fSMichal Simek		};
665c821045fSMichal Simek
666c821045fSMichal Simek		conf-rx {
667c821045fSMichal Simek			pins = "MIO52", "MIO53", "MIO55";
668c821045fSMichal Simek			bias-high-impedance;
669f8673fd5SAshok Reddy Soma			drive-strength = <12>;
670f8673fd5SAshok Reddy Soma			slew-rate = <SLEW_RATE_FAST>;
671c821045fSMichal Simek		};
672c821045fSMichal Simek
673c821045fSMichal Simek		conf-tx {
674c821045fSMichal Simek			pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59",
675c821045fSMichal Simek			       "MIO60", "MIO61", "MIO62", "MIO63";
676c821045fSMichal Simek			bias-disable;
677f8673fd5SAshok Reddy Soma			drive-strength = <4>;
678f8673fd5SAshok Reddy Soma			slew-rate = <SLEW_RATE_SLOW>;
679c821045fSMichal Simek		};
680c821045fSMichal Simek	};
681c821045fSMichal Simek
682c821045fSMichal Simek	pinctrl_gem3_default: gem3-default {
683c821045fSMichal Simek		mux {
684c821045fSMichal Simek			function = "ethernet3";
685c821045fSMichal Simek			groups = "ethernet3_0_grp";
686c821045fSMichal Simek		};
687c821045fSMichal Simek
688c821045fSMichal Simek		conf {
689c821045fSMichal Simek			groups = "ethernet3_0_grp";
690c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
691c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
692c821045fSMichal Simek		};
693c821045fSMichal Simek
694c821045fSMichal Simek		conf-rx {
695c821045fSMichal Simek			pins = "MIO70", "MIO71", "MIO72", "MIO73", "MIO74",
696c821045fSMichal Simek									"MIO75";
697c821045fSMichal Simek			bias-high-impedance;
698c821045fSMichal Simek			low-power-disable;
699c821045fSMichal Simek		};
700c821045fSMichal Simek
701c821045fSMichal Simek		conf-tx {
702c821045fSMichal Simek			pins = "MIO64", "MIO65", "MIO66", "MIO67", "MIO68",
703c821045fSMichal Simek									"MIO69";
704c821045fSMichal Simek			bias-disable;
705c821045fSMichal Simek			low-power-enable;
706c821045fSMichal Simek		};
707c821045fSMichal Simek
708c821045fSMichal Simek		mux-mdio {
709c821045fSMichal Simek			function = "mdio3";
710c821045fSMichal Simek			groups = "mdio3_0_grp";
711c821045fSMichal Simek		};
712c821045fSMichal Simek
713c821045fSMichal Simek		conf-mdio {
714c821045fSMichal Simek			groups = "mdio3_0_grp";
715c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
716c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
717c821045fSMichal Simek			bias-disable;
718c821045fSMichal Simek		};
719c821045fSMichal Simek	};
720c821045fSMichal Simek
721c821045fSMichal Simek	pinctrl_sdhci1_default: sdhci1-default {
722c821045fSMichal Simek		mux {
723c821045fSMichal Simek			groups = "sdio1_0_grp";
724c821045fSMichal Simek			function = "sdio1";
725c821045fSMichal Simek		};
726c821045fSMichal Simek
727c821045fSMichal Simek		conf {
728c821045fSMichal Simek			groups = "sdio1_0_grp";
729c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
730c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
731c821045fSMichal Simek			bias-disable;
732c821045fSMichal Simek		};
733c821045fSMichal Simek
734c821045fSMichal Simek		mux-cd {
735c821045fSMichal Simek			groups = "sdio1_cd_0_grp";
736c821045fSMichal Simek			function = "sdio1_cd";
737c821045fSMichal Simek		};
738c821045fSMichal Simek
739c821045fSMichal Simek		conf-cd {
740c821045fSMichal Simek			groups = "sdio1_cd_0_grp";
741c821045fSMichal Simek			bias-high-impedance;
742c821045fSMichal Simek			bias-pull-up;
743c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
744c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
745c821045fSMichal Simek		};
746c821045fSMichal Simek	};
747c821045fSMichal Simek
748c821045fSMichal Simek	pinctrl_gpio_default: gpio-default {
749c821045fSMichal Simek		mux {
750c821045fSMichal Simek			function = "gpio0";
751c821045fSMichal Simek			groups = "gpio0_22_grp", "gpio0_23_grp";
752c821045fSMichal Simek		};
753c821045fSMichal Simek
754c821045fSMichal Simek		conf {
755c821045fSMichal Simek			groups = "gpio0_22_grp", "gpio0_23_grp";
756c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
757c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
758c821045fSMichal Simek		};
759c821045fSMichal Simek
760c821045fSMichal Simek		mux-msp {
761c821045fSMichal Simek			function = "gpio0";
762c821045fSMichal Simek			groups = "gpio0_13_grp", "gpio0_38_grp";
763c821045fSMichal Simek		};
764c821045fSMichal Simek
765c821045fSMichal Simek		conf-msp {
766c821045fSMichal Simek			groups = "gpio0_13_grp", "gpio0_38_grp";
767c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
768c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
769c821045fSMichal Simek		};
770c821045fSMichal Simek
771c821045fSMichal Simek		conf-pull-up {
772c821045fSMichal Simek			pins = "MIO22";
773c821045fSMichal Simek			bias-pull-up;
774c821045fSMichal Simek		};
775c821045fSMichal Simek
776c821045fSMichal Simek		conf-pull-none {
777c821045fSMichal Simek			pins = "MIO13", "MIO23", "MIO38";
778c821045fSMichal Simek			bias-disable;
779c821045fSMichal Simek		};
780c821045fSMichal Simek	};
781c821045fSMichal Simek};
782c821045fSMichal Simek
78351733f16SMichal Simek&psgtr {
78451733f16SMichal Simek	status = "okay";
785b20c1e4dSMichal Simek	/* nc, dp, usb3, sata */
786b20c1e4dSMichal Simek	clocks = <&si5341 0 0>, <&si5341 0 2>, <&si5341 0 3>;
78751733f16SMichal Simek	clock-names = "ref1", "ref2", "ref3";
78851733f16SMichal Simek};
78951733f16SMichal Simek
79056e54601SMichal Simek&qspi {
79156e54601SMichal Simek	status = "okay";
79256e54601SMichal Simek	flash@0 {
793adc40ff8SMichal Simek		compatible = "m25p80", "jedec,spi-nor"; /* 16MB + 16MB */
79456e54601SMichal Simek		#address-cells = <1>;
79556e54601SMichal Simek		#size-cells = <1>;
79656e54601SMichal Simek		reg = <0x0>;
7971d831cadSAmit Kumar Mahapatra		spi-tx-bus-width = <4>;
79856e54601SMichal Simek		spi-rx-bus-width = <4>; /* FIXME also DUAL configuration possible */
79956e54601SMichal Simek		spi-max-frequency = <108000000>; /* Based on DC1 spec */
80056e54601SMichal Simek	};
80156e54601SMichal Simek};
80256e54601SMichal Simek
803b8aee022SMichal Simek&rtc {
804b8aee022SMichal Simek	status = "okay";
805b8aee022SMichal Simek};
806b8aee022SMichal Simek
807b8aee022SMichal Simek&sata {
808b8aee022SMichal Simek	status = "okay";
809b8aee022SMichal Simek	/* SATA OOB timing settings */
810b8aee022SMichal Simek	ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
811b8aee022SMichal Simek	ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
812b8aee022SMichal Simek	ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
813b8aee022SMichal Simek	ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
814b8aee022SMichal Simek	ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
815b8aee022SMichal Simek	ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
816b8aee022SMichal Simek	ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
817b8aee022SMichal Simek	ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
81851733f16SMichal Simek	phy-names = "sata-phy";
819b20c1e4dSMichal Simek	phys = <&psgtr 3 PHY_TYPE_SATA 1 3>;
820b8aee022SMichal Simek};
821b8aee022SMichal Simek
822b8aee022SMichal Simek/* SD1 with level shifter */
823b8aee022SMichal Simek&sdhci1 {
824b8aee022SMichal Simek	status = "okay";
825c821045fSMichal Simek	pinctrl-names = "default";
826c821045fSMichal Simek	pinctrl-0 = <&pinctrl_sdhci1_default>;
8272f6aa2a5SMichal Simek	disable-wp;
8281d4bd118SMichal Simek	/*
8291d4bd118SMichal Simek	 * This property should be removed for supporting UHS mode
8301d4bd118SMichal Simek	 */
8311d4bd118SMichal Simek	no-1-8-v;
83263481699SMichal Simek	xlnx,mio-bank = <1>;
833b8aee022SMichal Simek};
834b8aee022SMichal Simek
835b8aee022SMichal Simek&uart0 {
836b8aee022SMichal Simek	status = "okay";
837c821045fSMichal Simek	pinctrl-names = "default";
838c821045fSMichal Simek	pinctrl-0 = <&pinctrl_uart0_default>;
839b8aee022SMichal Simek};
840b8aee022SMichal Simek
841b8aee022SMichal Simek/* ULPI SMSC USB3320 */
842b8aee022SMichal Simek&usb0 {
843b8aee022SMichal Simek	status = "okay";
844c821045fSMichal Simek	pinctrl-names = "default";
845c821045fSMichal Simek	pinctrl-0 = <&pinctrl_usb0_default>;
8468b698f1bSMichal Simek	phy-names = "usb3-phy";
8478b698f1bSMichal Simek	phys = <&psgtr 2 PHY_TYPE_USB3 0 2>;
848b61c4ff9SMichal Simek};
849b61c4ff9SMichal Simek
850b61c4ff9SMichal Simek&dwc3_0 {
851b61c4ff9SMichal Simek	status = "okay";
852b61c4ff9SMichal Simek	dr_mode = "host";
853b61c4ff9SMichal Simek	snps,usb3_lpm_capable;
8548b698f1bSMichal Simek	maximum-speed = "super-speed";
855b8aee022SMichal Simek};
85655563399SLaurent Pinchart
85755563399SLaurent Pinchart&zynqmp_dpdma {
85855563399SLaurent Pinchart	status = "okay";
85955563399SLaurent Pinchart};
86055563399SLaurent Pinchart
86155563399SLaurent Pinchart&zynqmp_dpsub {
86255563399SLaurent Pinchart	status = "okay";
86355563399SLaurent Pinchart	phy-names = "dp-phy0", "dp-phy1";
86455563399SLaurent Pinchart	phys = <&psgtr 1 PHY_TYPE_DP 0 1>,
86555563399SLaurent Pinchart	       <&psgtr 0 PHY_TYPE_DP 1 1>;
86655563399SLaurent Pinchart};
867