1// SPDX-License-Identifier: GPL-2.0 2/* 3 * Device Tree Source for J721S2 SoC Family Main Domain peripherals 4 * 5 * Copyright (C) 2021 Texas Instruments Incorporated - https://www.ti.com/ 6 */ 7 8#include <dt-bindings/phy/phy-cadence.h> 9#include <dt-bindings/phy/phy-ti.h> 10 11/ { 12 serdes_refclk: clock-cmnrefclk { 13 #clock-cells = <0>; 14 compatible = "fixed-clock"; 15 clock-frequency = <0>; 16 }; 17}; 18 19&cbass_main { 20 msmc_ram: sram@70000000 { 21 compatible = "mmio-sram"; 22 reg = <0x0 0x70000000 0x0 0x400000>; 23 #address-cells = <1>; 24 #size-cells = <1>; 25 ranges = <0x0 0x0 0x70000000 0x400000>; 26 27 atf-sram@0 { 28 reg = <0x0 0x20000>; 29 }; 30 31 tifs-sram@1f0000 { 32 reg = <0x1f0000 0x10000>; 33 }; 34 35 l3cache-sram@200000 { 36 reg = <0x200000 0x200000>; 37 }; 38 }; 39 40 scm_conf: syscon@104000 { 41 compatible = "ti,j721e-system-controller", "syscon", "simple-mfd"; 42 reg = <0x00 0x00104000 0x00 0x18000>; 43 #address-cells = <1>; 44 #size-cells = <1>; 45 ranges = <0x00 0x00 0x00104000 0x18000>; 46 47 usb_serdes_mux: mux-controller@0 { 48 compatible = "mmio-mux"; 49 reg = <0x0 0x4>; 50 #mux-control-cells = <1>; 51 mux-reg-masks = <0x0 0x8000000>; /* USB0 to SERDES0 lane 1/3 mux */ 52 }; 53 54 phy_gmii_sel_cpsw: phy@34 { 55 compatible = "ti,am654-phy-gmii-sel"; 56 reg = <0x34 0x4>; 57 #phy-cells = <1>; 58 }; 59 60 serdes_ln_ctrl: mux-controller@80 { 61 compatible = "mmio-mux"; 62 reg = <0x80 0x10>; 63 #mux-control-cells = <1>; 64 mux-reg-masks = <0x80 0x3>, <0x84 0x3>, /* SERDES0 lane0/1 select */ 65 <0x88 0x3>, <0x8c 0x3>; /* SERDES0 lane2/3 select */ 66 }; 67 68 ehrpwm_tbclk: clock-controller@140 { 69 compatible = "ti,am654-ehrpwm-tbclk"; 70 reg = <0x140 0x18>; 71 #clock-cells = <1>; 72 }; 73 }; 74 75 main_ehrpwm0: pwm@3000000 { 76 compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 77 #pwm-cells = <3>; 78 reg = <0x00 0x3000000 0x00 0x100>; 79 power-domains = <&k3_pds 160 TI_SCI_PD_EXCLUSIVE>; 80 clocks = <&ehrpwm_tbclk 0>, <&k3_clks 160 0>; 81 clock-names = "tbclk", "fck"; 82 status = "disabled"; 83 }; 84 85 main_ehrpwm1: pwm@3010000 { 86 compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 87 #pwm-cells = <3>; 88 reg = <0x00 0x3010000 0x00 0x100>; 89 power-domains = <&k3_pds 161 TI_SCI_PD_EXCLUSIVE>; 90 clocks = <&ehrpwm_tbclk 1>, <&k3_clks 161 0>; 91 clock-names = "tbclk", "fck"; 92 status = "disabled"; 93 }; 94 95 main_ehrpwm2: pwm@3020000 { 96 compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 97 #pwm-cells = <3>; 98 reg = <0x00 0x3020000 0x00 0x100>; 99 power-domains = <&k3_pds 162 TI_SCI_PD_EXCLUSIVE>; 100 clocks = <&ehrpwm_tbclk 2>, <&k3_clks 162 0>; 101 clock-names = "tbclk", "fck"; 102 status = "disabled"; 103 }; 104 105 main_ehrpwm3: pwm@3030000 { 106 compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 107 #pwm-cells = <3>; 108 reg = <0x00 0x3030000 0x00 0x100>; 109 power-domains = <&k3_pds 163 TI_SCI_PD_EXCLUSIVE>; 110 clocks = <&ehrpwm_tbclk 3>, <&k3_clks 163 0>; 111 clock-names = "tbclk", "fck"; 112 status = "disabled"; 113 }; 114 115 main_ehrpwm4: pwm@3040000 { 116 compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 117 #pwm-cells = <3>; 118 reg = <0x00 0x3040000 0x00 0x100>; 119 power-domains = <&k3_pds 164 TI_SCI_PD_EXCLUSIVE>; 120 clocks = <&ehrpwm_tbclk 4>, <&k3_clks 164 0>; 121 clock-names = "tbclk", "fck"; 122 status = "disabled"; 123 }; 124 125 main_ehrpwm5: pwm@3050000 { 126 compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 127 #pwm-cells = <3>; 128 reg = <0x00 0x3050000 0x00 0x100>; 129 power-domains = <&k3_pds 165 TI_SCI_PD_EXCLUSIVE>; 130 clocks = <&ehrpwm_tbclk 5>, <&k3_clks 165 0>; 131 clock-names = "tbclk", "fck"; 132 status = "disabled"; 133 }; 134 135 gic500: interrupt-controller@1800000 { 136 compatible = "arm,gic-v3"; 137 #address-cells = <2>; 138 #size-cells = <2>; 139 ranges; 140 #interrupt-cells = <3>; 141 interrupt-controller; 142 reg = <0x00 0x01800000 0x00 0x100000>, /* GICD */ 143 <0x00 0x01900000 0x00 0x100000>, /* GICR */ 144 <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 145 <0x00 0x6f010000 0x00 0x1000>, /* GICH */ 146 <0x00 0x6f020000 0x00 0x2000>; /* GICV */ 147 148 /* vcpumntirq: virtual CPU interface maintenance interrupt */ 149 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 150 151 gic_its: msi-controller@1820000 { 152 compatible = "arm,gic-v3-its"; 153 reg = <0x00 0x01820000 0x00 0x10000>; 154 socionext,synquacer-pre-its = <0x1000000 0x400000>; 155 msi-controller; 156 #msi-cells = <1>; 157 }; 158 }; 159 160 main_gpio_intr: interrupt-controller@a00000 { 161 compatible = "ti,sci-intr"; 162 reg = <0x00 0x00a00000 0x00 0x800>; 163 ti,intr-trigger-type = <1>; 164 interrupt-controller; 165 interrupt-parent = <&gic500>; 166 #interrupt-cells = <1>; 167 ti,sci = <&sms>; 168 ti,sci-dev-id = <148>; 169 ti,interrupt-ranges = <8 392 56>; 170 }; 171 172 main_pmx0: pinctrl@11c000 { 173 compatible = "pinctrl-single"; 174 /* Proxy 0 addressing */ 175 reg = <0x0 0x11c000 0x0 0x120>; 176 #pinctrl-cells = <1>; 177 pinctrl-single,register-width = <32>; 178 pinctrl-single,function-mask = <0xffffffff>; 179 }; 180 181 /* TIMERIO pad input CTRLMMR_TIMER*_CTRL registers */ 182 main_timerio_input: pinctrl@104200 { 183 compatible = "pinctrl-single"; 184 reg = <0x00 0x104200 0x00 0x50>; 185 #pinctrl-cells = <1>; 186 pinctrl-single,register-width = <32>; 187 pinctrl-single,function-mask = <0x00000007>; 188 }; 189 190 /* TIMERIO pad output CTCTRLMMR_TIMERIO*_CTRL registers */ 191 main_timerio_output: pinctrl@104280 { 192 compatible = "pinctrl-single"; 193 reg = <0x00 0x104280 0x00 0x20>; 194 #pinctrl-cells = <1>; 195 pinctrl-single,register-width = <32>; 196 pinctrl-single,function-mask = <0x0000001f>; 197 }; 198 199 main_crypto: crypto@4e00000 { 200 compatible = "ti,j721e-sa2ul"; 201 reg = <0x00 0x04e00000 0x00 0x1200>; 202 power-domains = <&k3_pds 297 TI_SCI_PD_EXCLUSIVE>; 203 #address-cells = <2>; 204 #size-cells = <2>; 205 ranges = <0x00 0x04e00000 0x00 0x04e00000 0x00 0x30000>; 206 207 dmas = <&main_udmap 0xca40>, <&main_udmap 0x4a40>, 208 <&main_udmap 0x4a41>; 209 dma-names = "tx", "rx1", "rx2"; 210 211 rng: rng@4e10000 { 212 compatible = "inside-secure,safexcel-eip76"; 213 reg = <0x00 0x04e10000 0x00 0x7d>; 214 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 215 }; 216 }; 217 218 main_timer0: timer@2400000 { 219 compatible = "ti,am654-timer"; 220 reg = <0x00 0x2400000 0x00 0x400>; 221 interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>; 222 clocks = <&k3_clks 63 1>; 223 clock-names = "fck"; 224 assigned-clocks = <&k3_clks 63 1>; 225 assigned-clock-parents = <&k3_clks 63 2>; 226 power-domains = <&k3_pds 63 TI_SCI_PD_EXCLUSIVE>; 227 ti,timer-pwm; 228 }; 229 230 main_timer1: timer@2410000 { 231 compatible = "ti,am654-timer"; 232 reg = <0x00 0x2410000 0x00 0x400>; 233 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 234 clocks = <&k3_clks 64 1>; 235 clock-names = "fck"; 236 assigned-clocks = <&k3_clks 64 1>; 237 assigned-clock-parents = <&k3_clks 64 2>; 238 power-domains = <&k3_pds 64 TI_SCI_PD_EXCLUSIVE>; 239 ti,timer-pwm; 240 }; 241 242 main_timer2: timer@2420000 { 243 compatible = "ti,am654-timer"; 244 reg = <0x00 0x2420000 0x00 0x400>; 245 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 246 clocks = <&k3_clks 65 1>; 247 clock-names = "fck"; 248 assigned-clocks = <&k3_clks 65 1>; 249 assigned-clock-parents = <&k3_clks 65 2>; 250 power-domains = <&k3_pds 65 TI_SCI_PD_EXCLUSIVE>; 251 ti,timer-pwm; 252 }; 253 254 main_timer3: timer@2430000 { 255 compatible = "ti,am654-timer"; 256 reg = <0x00 0x2430000 0x00 0x400>; 257 interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 258 clocks = <&k3_clks 66 1>; 259 clock-names = "fck"; 260 assigned-clocks = <&k3_clks 66 1>; 261 assigned-clock-parents = <&k3_clks 66 2>; 262 power-domains = <&k3_pds 66 TI_SCI_PD_EXCLUSIVE>; 263 ti,timer-pwm; 264 }; 265 266 main_timer4: timer@2440000 { 267 compatible = "ti,am654-timer"; 268 reg = <0x00 0x2440000 0x00 0x400>; 269 interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>; 270 clocks = <&k3_clks 67 1>; 271 clock-names = "fck"; 272 assigned-clocks = <&k3_clks 67 1>; 273 assigned-clock-parents = <&k3_clks 67 2>; 274 power-domains = <&k3_pds 67 TI_SCI_PD_EXCLUSIVE>; 275 ti,timer-pwm; 276 }; 277 278 main_timer5: timer@2450000 { 279 compatible = "ti,am654-timer"; 280 reg = <0x00 0x2450000 0x00 0x400>; 281 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>; 282 clocks = <&k3_clks 68 1>; 283 clock-names = "fck"; 284 assigned-clocks = <&k3_clks 68 1>; 285 assigned-clock-parents = <&k3_clks 68 2>; 286 power-domains = <&k3_pds 68 TI_SCI_PD_EXCLUSIVE>; 287 ti,timer-pwm; 288 }; 289 290 main_timer6: timer@2460000 { 291 compatible = "ti,am654-timer"; 292 reg = <0x00 0x2460000 0x00 0x400>; 293 interrupts = <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>; 294 clocks = <&k3_clks 69 1>; 295 clock-names = "fck"; 296 assigned-clocks = <&k3_clks 69 1>; 297 assigned-clock-parents = <&k3_clks 69 2>; 298 power-domains = <&k3_pds 69 TI_SCI_PD_EXCLUSIVE>; 299 ti,timer-pwm; 300 }; 301 302 main_timer7: timer@2470000 { 303 compatible = "ti,am654-timer"; 304 reg = <0x00 0x2470000 0x00 0x400>; 305 interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>; 306 clocks = <&k3_clks 70 1>; 307 clock-names = "fck"; 308 assigned-clocks = <&k3_clks 70 1>; 309 assigned-clock-parents = <&k3_clks 70 2>; 310 power-domains = <&k3_pds 70 TI_SCI_PD_EXCLUSIVE>; 311 ti,timer-pwm; 312 }; 313 314 main_timer8: timer@2480000 { 315 compatible = "ti,am654-timer"; 316 reg = <0x00 0x2480000 0x00 0x400>; 317 interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>; 318 clocks = <&k3_clks 71 1>; 319 clock-names = "fck"; 320 assigned-clocks = <&k3_clks 71 1>; 321 assigned-clock-parents = <&k3_clks 71 2>; 322 power-domains = <&k3_pds 71 TI_SCI_PD_EXCLUSIVE>; 323 ti,timer-pwm; 324 }; 325 326 main_timer9: timer@2490000 { 327 compatible = "ti,am654-timer"; 328 reg = <0x00 0x2490000 0x00 0x400>; 329 interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>; 330 clocks = <&k3_clks 72 1>; 331 clock-names = "fck"; 332 assigned-clocks = <&k3_clks 72 1>; 333 assigned-clock-parents = <&k3_clks 72 2>; 334 power-domains = <&k3_pds 72 TI_SCI_PD_EXCLUSIVE>; 335 ti,timer-pwm; 336 }; 337 338 main_timer10: timer@24a0000 { 339 compatible = "ti,am654-timer"; 340 reg = <0x00 0x24a0000 0x00 0x400>; 341 interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>; 342 clocks = <&k3_clks 73 1>; 343 clock-names = "fck"; 344 assigned-clocks = <&k3_clks 73 1>; 345 assigned-clock-parents = <&k3_clks 73 2>; 346 power-domains = <&k3_pds 73 TI_SCI_PD_EXCLUSIVE>; 347 ti,timer-pwm; 348 }; 349 350 main_timer11: timer@24b0000 { 351 compatible = "ti,am654-timer"; 352 reg = <0x00 0x24b0000 0x00 0x400>; 353 interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>; 354 clocks = <&k3_clks 74 1>; 355 clock-names = "fck"; 356 assigned-clocks = <&k3_clks 74 1>; 357 assigned-clock-parents = <&k3_clks 74 2>; 358 power-domains = <&k3_pds 74 TI_SCI_PD_EXCLUSIVE>; 359 ti,timer-pwm; 360 }; 361 362 main_timer12: timer@24c0000 { 363 compatible = "ti,am654-timer"; 364 reg = <0x00 0x24c0000 0x00 0x400>; 365 interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>; 366 clocks = <&k3_clks 75 1>; 367 clock-names = "fck"; 368 assigned-clocks = <&k3_clks 75 1>; 369 assigned-clock-parents = <&k3_clks 75 2>; 370 power-domains = <&k3_pds 75 TI_SCI_PD_EXCLUSIVE>; 371 ti,timer-pwm; 372 }; 373 374 main_timer13: timer@24d0000 { 375 compatible = "ti,am654-timer"; 376 reg = <0x00 0x24d0000 0x00 0x400>; 377 interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>; 378 clocks = <&k3_clks 76 1>; 379 clock-names = "fck"; 380 assigned-clocks = <&k3_clks 76 1>; 381 assigned-clock-parents = <&k3_clks 76 2>; 382 power-domains = <&k3_pds 76 TI_SCI_PD_EXCLUSIVE>; 383 ti,timer-pwm; 384 }; 385 386 main_timer14: timer@24e0000 { 387 compatible = "ti,am654-timer"; 388 reg = <0x00 0x24e0000 0x00 0x400>; 389 interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>; 390 clocks = <&k3_clks 77 1>; 391 clock-names = "fck"; 392 assigned-clocks = <&k3_clks 77 1>; 393 assigned-clock-parents = <&k3_clks 77 2>; 394 power-domains = <&k3_pds 77 TI_SCI_PD_EXCLUSIVE>; 395 ti,timer-pwm; 396 }; 397 398 main_timer15: timer@24f0000 { 399 compatible = "ti,am654-timer"; 400 reg = <0x00 0x24f0000 0x00 0x400>; 401 interrupts = <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>; 402 clocks = <&k3_clks 78 1>; 403 clock-names = "fck"; 404 assigned-clocks = <&k3_clks 78 1>; 405 assigned-clock-parents = <&k3_clks 78 2>; 406 power-domains = <&k3_pds 78 TI_SCI_PD_EXCLUSIVE>; 407 ti,timer-pwm; 408 }; 409 410 main_timer16: timer@2500000 { 411 compatible = "ti,am654-timer"; 412 reg = <0x00 0x2500000 0x00 0x400>; 413 interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>; 414 clocks = <&k3_clks 79 1>; 415 clock-names = "fck"; 416 assigned-clocks = <&k3_clks 79 1>; 417 assigned-clock-parents = <&k3_clks 79 2>; 418 power-domains = <&k3_pds 79 TI_SCI_PD_EXCLUSIVE>; 419 ti,timer-pwm; 420 }; 421 422 main_timer17: timer@2510000 { 423 compatible = "ti,am654-timer"; 424 reg = <0x00 0x2510000 0x00 0x400>; 425 interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>; 426 clocks = <&k3_clks 80 1>; 427 clock-names = "fck"; 428 assigned-clocks = <&k3_clks 80 1>; 429 assigned-clock-parents = <&k3_clks 80 2>; 430 power-domains = <&k3_pds 80 TI_SCI_PD_EXCLUSIVE>; 431 ti,timer-pwm; 432 }; 433 434 main_timer18: timer@2520000 { 435 compatible = "ti,am654-timer"; 436 reg = <0x00 0x2520000 0x00 0x400>; 437 interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>; 438 clocks = <&k3_clks 81 1>; 439 clock-names = "fck"; 440 assigned-clocks = <&k3_clks 81 1>; 441 assigned-clock-parents = <&k3_clks 81 2>; 442 power-domains = <&k3_pds 81 TI_SCI_PD_EXCLUSIVE>; 443 ti,timer-pwm; 444 }; 445 446 main_timer19: timer@2530000 { 447 compatible = "ti,am654-timer"; 448 reg = <0x00 0x2530000 0x00 0x400>; 449 interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>; 450 clocks = <&k3_clks 82 1>; 451 clock-names = "fck"; 452 assigned-clocks = <&k3_clks 82 1>; 453 assigned-clock-parents = <&k3_clks 82 2>; 454 power-domains = <&k3_pds 82 TI_SCI_PD_EXCLUSIVE>; 455 ti,timer-pwm; 456 }; 457 458 main_uart0: serial@2800000 { 459 compatible = "ti,j721e-uart", "ti,am654-uart"; 460 reg = <0x00 0x02800000 0x00 0x200>; 461 interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>; 462 current-speed = <115200>; 463 clocks = <&k3_clks 146 3>; 464 clock-names = "fclk"; 465 power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>; 466 status = "disabled"; 467 }; 468 469 main_uart1: serial@2810000 { 470 compatible = "ti,j721e-uart", "ti,am654-uart"; 471 reg = <0x00 0x02810000 0x00 0x200>; 472 interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>; 473 current-speed = <115200>; 474 clocks = <&k3_clks 350 3>; 475 clock-names = "fclk"; 476 power-domains = <&k3_pds 350 TI_SCI_PD_EXCLUSIVE>; 477 status = "disabled"; 478 }; 479 480 main_uart2: serial@2820000 { 481 compatible = "ti,j721e-uart", "ti,am654-uart"; 482 reg = <0x00 0x02820000 0x00 0x200>; 483 interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>; 484 current-speed = <115200>; 485 clocks = <&k3_clks 351 3>; 486 clock-names = "fclk"; 487 power-domains = <&k3_pds 351 TI_SCI_PD_EXCLUSIVE>; 488 status = "disabled"; 489 }; 490 491 main_uart3: serial@2830000 { 492 compatible = "ti,j721e-uart", "ti,am654-uart"; 493 reg = <0x00 0x02830000 0x00 0x200>; 494 interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>; 495 current-speed = <115200>; 496 clocks = <&k3_clks 352 3>; 497 clock-names = "fclk"; 498 power-domains = <&k3_pds 352 TI_SCI_PD_EXCLUSIVE>; 499 status = "disabled"; 500 }; 501 502 main_uart4: serial@2840000 { 503 compatible = "ti,j721e-uart", "ti,am654-uart"; 504 reg = <0x00 0x02840000 0x00 0x200>; 505 interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>; 506 current-speed = <115200>; 507 clocks = <&k3_clks 353 3>; 508 clock-names = "fclk"; 509 power-domains = <&k3_pds 353 TI_SCI_PD_EXCLUSIVE>; 510 status = "disabled"; 511 }; 512 513 main_uart5: serial@2850000 { 514 compatible = "ti,j721e-uart", "ti,am654-uart"; 515 reg = <0x00 0x02850000 0x00 0x200>; 516 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 517 current-speed = <115200>; 518 clocks = <&k3_clks 354 3>; 519 clock-names = "fclk"; 520 power-domains = <&k3_pds 354 TI_SCI_PD_EXCLUSIVE>; 521 status = "disabled"; 522 }; 523 524 main_uart6: serial@2860000 { 525 compatible = "ti,j721e-uart", "ti,am654-uart"; 526 reg = <0x00 0x02860000 0x00 0x200>; 527 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>; 528 current-speed = <115200>; 529 clocks = <&k3_clks 355 3>; 530 clock-names = "fclk"; 531 power-domains = <&k3_pds 355 TI_SCI_PD_EXCLUSIVE>; 532 status = "disabled"; 533 }; 534 535 main_uart7: serial@2870000 { 536 compatible = "ti,j721e-uart", "ti,am654-uart"; 537 reg = <0x00 0x02870000 0x00 0x200>; 538 interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 539 current-speed = <115200>; 540 clocks = <&k3_clks 356 3>; 541 clock-names = "fclk"; 542 power-domains = <&k3_pds 356 TI_SCI_PD_EXCLUSIVE>; 543 status = "disabled"; 544 }; 545 546 main_uart8: serial@2880000 { 547 compatible = "ti,j721e-uart", "ti,am654-uart"; 548 reg = <0x00 0x02880000 0x00 0x200>; 549 interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>; 550 current-speed = <115200>; 551 clocks = <&k3_clks 357 3>; 552 clock-names = "fclk"; 553 power-domains = <&k3_pds 357 TI_SCI_PD_EXCLUSIVE>; 554 status = "disabled"; 555 }; 556 557 main_uart9: serial@2890000 { 558 compatible = "ti,j721e-uart", "ti,am654-uart"; 559 reg = <0x00 0x02890000 0x00 0x200>; 560 interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>; 561 current-speed = <115200>; 562 clocks = <&k3_clks 358 3>; 563 clock-names = "fclk"; 564 power-domains = <&k3_pds 358 TI_SCI_PD_EXCLUSIVE>; 565 status = "disabled"; 566 }; 567 568 main_gpio0: gpio@600000 { 569 compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 570 reg = <0x00 0x00600000 0x00 0x100>; 571 gpio-controller; 572 #gpio-cells = <2>; 573 interrupt-parent = <&main_gpio_intr>; 574 interrupts = <145>, <146>, <147>, <148>, <149>; 575 interrupt-controller; 576 #interrupt-cells = <2>; 577 ti,ngpio = <66>; 578 ti,davinci-gpio-unbanked = <0>; 579 power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>; 580 clocks = <&k3_clks 111 0>; 581 clock-names = "gpio"; 582 }; 583 584 main_gpio2: gpio@610000 { 585 compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 586 reg = <0x00 0x00610000 0x00 0x100>; 587 gpio-controller; 588 #gpio-cells = <2>; 589 interrupt-parent = <&main_gpio_intr>; 590 interrupts = <154>, <155>, <156>, <157>, <158>; 591 interrupt-controller; 592 #interrupt-cells = <2>; 593 ti,ngpio = <66>; 594 ti,davinci-gpio-unbanked = <0>; 595 power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>; 596 clocks = <&k3_clks 112 0>; 597 clock-names = "gpio"; 598 }; 599 600 main_gpio4: gpio@620000 { 601 compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 602 reg = <0x00 0x00620000 0x00 0x100>; 603 gpio-controller; 604 #gpio-cells = <2>; 605 interrupt-parent = <&main_gpio_intr>; 606 interrupts = <163>, <164>, <165>, <166>, <167>; 607 interrupt-controller; 608 #interrupt-cells = <2>; 609 ti,ngpio = <66>; 610 ti,davinci-gpio-unbanked = <0>; 611 power-domains = <&k3_pds 113 TI_SCI_PD_EXCLUSIVE>; 612 clocks = <&k3_clks 113 0>; 613 clock-names = "gpio"; 614 }; 615 616 main_gpio6: gpio@630000 { 617 compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 618 reg = <0x00 0x00630000 0x00 0x100>; 619 gpio-controller; 620 #gpio-cells = <2>; 621 interrupt-parent = <&main_gpio_intr>; 622 interrupts = <172>, <173>, <174>, <175>, <176>; 623 interrupt-controller; 624 #interrupt-cells = <2>; 625 ti,ngpio = <66>; 626 ti,davinci-gpio-unbanked = <0>; 627 power-domains = <&k3_pds 114 TI_SCI_PD_EXCLUSIVE>; 628 clocks = <&k3_clks 114 0>; 629 clock-names = "gpio"; 630 }; 631 632 main_i2c0: i2c@2000000 { 633 compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 634 reg = <0x00 0x02000000 0x00 0x100>; 635 interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>; 636 #address-cells = <1>; 637 #size-cells = <0>; 638 clocks = <&k3_clks 214 1>; 639 clock-names = "fck"; 640 power-domains = <&k3_pds 214 TI_SCI_PD_EXCLUSIVE>; 641 }; 642 643 main_i2c1: i2c@2010000 { 644 compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 645 reg = <0x00 0x02010000 0x00 0x100>; 646 interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>; 647 #address-cells = <1>; 648 #size-cells = <0>; 649 clocks = <&k3_clks 215 1>; 650 clock-names = "fck"; 651 power-domains = <&k3_pds 215 TI_SCI_PD_EXCLUSIVE>; 652 status = "disabled"; 653 }; 654 655 main_i2c2: i2c@2020000 { 656 compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 657 reg = <0x00 0x02020000 0x00 0x100>; 658 interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>; 659 #address-cells = <1>; 660 #size-cells = <0>; 661 clocks = <&k3_clks 216 1>; 662 clock-names = "fck"; 663 power-domains = <&k3_pds 216 TI_SCI_PD_EXCLUSIVE>; 664 status = "disabled"; 665 }; 666 667 main_i2c3: i2c@2030000 { 668 compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 669 reg = <0x00 0x02030000 0x00 0x100>; 670 interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 671 #address-cells = <1>; 672 #size-cells = <0>; 673 clocks = <&k3_clks 217 1>; 674 clock-names = "fck"; 675 power-domains = <&k3_pds 217 TI_SCI_PD_EXCLUSIVE>; 676 status = "disabled"; 677 }; 678 679 main_i2c4: i2c@2040000 { 680 compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 681 reg = <0x00 0x02040000 0x00 0x100>; 682 interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>; 683 #address-cells = <1>; 684 #size-cells = <0>; 685 clocks = <&k3_clks 218 1>; 686 clock-names = "fck"; 687 power-domains = <&k3_pds 218 TI_SCI_PD_EXCLUSIVE>; 688 status = "disabled"; 689 }; 690 691 main_i2c5: i2c@2050000 { 692 compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 693 reg = <0x00 0x02050000 0x00 0x100>; 694 interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>; 695 #address-cells = <1>; 696 #size-cells = <0>; 697 clocks = <&k3_clks 219 1>; 698 clock-names = "fck"; 699 power-domains = <&k3_pds 219 TI_SCI_PD_EXCLUSIVE>; 700 status = "disabled"; 701 }; 702 703 main_i2c6: i2c@2060000 { 704 compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 705 reg = <0x00 0x02060000 0x00 0x100>; 706 interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>; 707 #address-cells = <1>; 708 #size-cells = <0>; 709 clocks = <&k3_clks 220 1>; 710 clock-names = "fck"; 711 power-domains = <&k3_pds 220 TI_SCI_PD_EXCLUSIVE>; 712 status = "disabled"; 713 }; 714 715 main_sdhci0: mmc@4f80000 { 716 compatible = "ti,j721e-sdhci-8bit"; 717 reg = <0x00 0x04f80000 0x00 0x1000>, 718 <0x00 0x04f88000 0x00 0x400>; 719 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 720 power-domains = <&k3_pds 98 TI_SCI_PD_EXCLUSIVE>; 721 clocks = <&k3_clks 98 7>, <&k3_clks 98 1>; 722 clock-names = "clk_ahb", "clk_xin"; 723 assigned-clocks = <&k3_clks 98 1>; 724 assigned-clock-parents = <&k3_clks 98 2>; 725 bus-width = <8>; 726 ti,otap-del-sel-legacy = <0x0>; 727 ti,otap-del-sel-mmc-hs = <0x0>; 728 ti,otap-del-sel-ddr52 = <0x6>; 729 ti,otap-del-sel-hs200 = <0x8>; 730 ti,otap-del-sel-hs400 = <0x5>; 731 ti,itap-del-sel-legacy = <0x10>; 732 ti,itap-del-sel-mmc-hs = <0xa>; 733 ti,strobe-sel = <0x77>; 734 ti,clkbuf-sel = <0x7>; 735 ti,trm-icp = <0x8>; 736 mmc-ddr-1_8v; 737 mmc-hs200-1_8v; 738 mmc-hs400-1_8v; 739 dma-coherent; 740 status = "disabled"; 741 }; 742 743 main_sdhci1: mmc@4fb0000 { 744 compatible = "ti,j721e-sdhci-4bit"; 745 reg = <0x00 0x04fb0000 0x00 0x1000>, 746 <0x00 0x04fb8000 0x00 0x400>; 747 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 748 power-domains = <&k3_pds 99 TI_SCI_PD_EXCLUSIVE>; 749 clocks = <&k3_clks 99 8>, <&k3_clks 99 1>; 750 clock-names = "clk_ahb", "clk_xin"; 751 assigned-clocks = <&k3_clks 99 1>; 752 assigned-clock-parents = <&k3_clks 99 2>; 753 bus-width = <4>; 754 ti,otap-del-sel-legacy = <0x0>; 755 ti,otap-del-sel-sd-hs = <0x0>; 756 ti,otap-del-sel-sdr12 = <0xf>; 757 ti,otap-del-sel-sdr25 = <0xf>; 758 ti,otap-del-sel-sdr50 = <0xc>; 759 ti,otap-del-sel-sdr104 = <0x5>; 760 ti,otap-del-sel-ddr50 = <0xc>; 761 ti,itap-del-sel-legacy = <0x0>; 762 ti,itap-del-sel-sd-hs = <0x0>; 763 ti,itap-del-sel-sdr12 = <0x0>; 764 ti,itap-del-sel-sdr25 = <0x0>; 765 ti,clkbuf-sel = <0x7>; 766 ti,trm-icp = <0x8>; 767 dma-coherent; 768 /* Masking support for SDR104 capability */ 769 sdhci-caps-mask = <0x00000003 0x00000000>; 770 status = "disabled"; 771 }; 772 773 main_navss: bus@30000000 { 774 compatible = "simple-mfd"; 775 #address-cells = <2>; 776 #size-cells = <2>; 777 ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>; 778 ti,sci-dev-id = <224>; 779 dma-coherent; 780 dma-ranges; 781 782 main_navss_intr: interrupt-controller@310e0000 { 783 compatible = "ti,sci-intr"; 784 reg = <0x00 0x310e0000 0x00 0x4000>; 785 ti,intr-trigger-type = <4>; 786 interrupt-controller; 787 interrupt-parent = <&gic500>; 788 #interrupt-cells = <1>; 789 ti,sci = <&sms>; 790 ti,sci-dev-id = <227>; 791 ti,interrupt-ranges = <0 64 64>, 792 <64 448 64>, 793 <128 672 64>; 794 }; 795 796 main_udmass_inta: msi-controller@33d00000 { 797 compatible = "ti,sci-inta"; 798 reg = <0x00 0x33d00000 0x00 0x100000>; 799 interrupt-controller; 800 #interrupt-cells = <0>; 801 interrupt-parent = <&main_navss_intr>; 802 msi-controller; 803 ti,sci = <&sms>; 804 ti,sci-dev-id = <265>; 805 ti,interrupt-ranges = <0 0 256>; 806 }; 807 808 secure_proxy_main: mailbox@32c00000 { 809 compatible = "ti,am654-secure-proxy"; 810 #mbox-cells = <1>; 811 reg-names = "target_data", "rt", "scfg"; 812 reg = <0x00 0x32c00000 0x00 0x100000>, 813 <0x00 0x32400000 0x00 0x100000>, 814 <0x00 0x32800000 0x00 0x100000>; 815 interrupt-names = "rx_011"; 816 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 817 }; 818 819 hwspinlock: spinlock@30e00000 { 820 compatible = "ti,am654-hwspinlock"; 821 reg = <0x00 0x30e00000 0x00 0x1000>; 822 #hwlock-cells = <1>; 823 }; 824 825 mailbox0_cluster0: mailbox@31f80000 { 826 compatible = "ti,am654-mailbox"; 827 reg = <0x00 0x31f80000 0x00 0x200>; 828 #mbox-cells = <1>; 829 ti,mbox-num-users = <4>; 830 ti,mbox-num-fifos = <16>; 831 interrupt-parent = <&main_navss_intr>; 832 status = "disabled"; 833 }; 834 835 mailbox0_cluster1: mailbox@31f81000 { 836 compatible = "ti,am654-mailbox"; 837 reg = <0x00 0x31f81000 0x00 0x200>; 838 #mbox-cells = <1>; 839 ti,mbox-num-users = <4>; 840 ti,mbox-num-fifos = <16>; 841 interrupt-parent = <&main_navss_intr>; 842 status = "disabled"; 843 }; 844 845 mailbox0_cluster2: mailbox@31f82000 { 846 compatible = "ti,am654-mailbox"; 847 reg = <0x00 0x31f82000 0x00 0x200>; 848 #mbox-cells = <1>; 849 ti,mbox-num-users = <4>; 850 ti,mbox-num-fifos = <16>; 851 interrupt-parent = <&main_navss_intr>; 852 status = "disabled"; 853 }; 854 855 mailbox0_cluster3: mailbox@31f83000 { 856 compatible = "ti,am654-mailbox"; 857 reg = <0x00 0x31f83000 0x00 0x200>; 858 #mbox-cells = <1>; 859 ti,mbox-num-users = <4>; 860 ti,mbox-num-fifos = <16>; 861 interrupt-parent = <&main_navss_intr>; 862 status = "disabled"; 863 }; 864 865 mailbox0_cluster4: mailbox@31f84000 { 866 compatible = "ti,am654-mailbox"; 867 reg = <0x00 0x31f84000 0x00 0x200>; 868 #mbox-cells = <1>; 869 ti,mbox-num-users = <4>; 870 ti,mbox-num-fifos = <16>; 871 interrupt-parent = <&main_navss_intr>; 872 status = "disabled"; 873 }; 874 875 mailbox0_cluster5: mailbox@31f85000 { 876 compatible = "ti,am654-mailbox"; 877 reg = <0x00 0x31f85000 0x00 0x200>; 878 #mbox-cells = <1>; 879 ti,mbox-num-users = <4>; 880 ti,mbox-num-fifos = <16>; 881 interrupt-parent = <&main_navss_intr>; 882 status = "disabled"; 883 }; 884 885 mailbox0_cluster6: mailbox@31f86000 { 886 compatible = "ti,am654-mailbox"; 887 reg = <0x00 0x31f86000 0x00 0x200>; 888 #mbox-cells = <1>; 889 ti,mbox-num-users = <4>; 890 ti,mbox-num-fifos = <16>; 891 interrupt-parent = <&main_navss_intr>; 892 status = "disabled"; 893 }; 894 895 mailbox0_cluster7: mailbox@31f87000 { 896 compatible = "ti,am654-mailbox"; 897 reg = <0x00 0x31f87000 0x00 0x200>; 898 #mbox-cells = <1>; 899 ti,mbox-num-users = <4>; 900 ti,mbox-num-fifos = <16>; 901 interrupt-parent = <&main_navss_intr>; 902 status = "disabled"; 903 }; 904 905 mailbox0_cluster8: mailbox@31f88000 { 906 compatible = "ti,am654-mailbox"; 907 reg = <0x00 0x31f88000 0x00 0x200>; 908 #mbox-cells = <1>; 909 ti,mbox-num-users = <4>; 910 ti,mbox-num-fifos = <16>; 911 interrupt-parent = <&main_navss_intr>; 912 status = "disabled"; 913 }; 914 915 mailbox0_cluster9: mailbox@31f89000 { 916 compatible = "ti,am654-mailbox"; 917 reg = <0x00 0x31f89000 0x00 0x200>; 918 #mbox-cells = <1>; 919 ti,mbox-num-users = <4>; 920 ti,mbox-num-fifos = <16>; 921 interrupt-parent = <&main_navss_intr>; 922 status = "disabled"; 923 }; 924 925 mailbox0_cluster10: mailbox@31f8a000 { 926 compatible = "ti,am654-mailbox"; 927 reg = <0x00 0x31f8a000 0x00 0x200>; 928 #mbox-cells = <1>; 929 ti,mbox-num-users = <4>; 930 ti,mbox-num-fifos = <16>; 931 interrupt-parent = <&main_navss_intr>; 932 status = "disabled"; 933 }; 934 935 mailbox0_cluster11: mailbox@31f8b000 { 936 compatible = "ti,am654-mailbox"; 937 reg = <0x00 0x31f8b000 0x00 0x200>; 938 #mbox-cells = <1>; 939 ti,mbox-num-users = <4>; 940 ti,mbox-num-fifos = <16>; 941 interrupt-parent = <&main_navss_intr>; 942 status = "disabled"; 943 }; 944 945 mailbox1_cluster0: mailbox@31f90000 { 946 compatible = "ti,am654-mailbox"; 947 reg = <0x00 0x31f90000 0x00 0x200>; 948 #mbox-cells = <1>; 949 ti,mbox-num-users = <4>; 950 ti,mbox-num-fifos = <16>; 951 interrupt-parent = <&main_navss_intr>; 952 status = "disabled"; 953 }; 954 955 mailbox1_cluster1: mailbox@31f91000 { 956 compatible = "ti,am654-mailbox"; 957 reg = <0x00 0x31f91000 0x00 0x200>; 958 #mbox-cells = <1>; 959 ti,mbox-num-users = <4>; 960 ti,mbox-num-fifos = <16>; 961 interrupt-parent = <&main_navss_intr>; 962 status = "disabled"; 963 }; 964 965 mailbox1_cluster2: mailbox@31f92000 { 966 compatible = "ti,am654-mailbox"; 967 reg = <0x00 0x31f92000 0x00 0x200>; 968 #mbox-cells = <1>; 969 ti,mbox-num-users = <4>; 970 ti,mbox-num-fifos = <16>; 971 interrupt-parent = <&main_navss_intr>; 972 status = "disabled"; 973 }; 974 975 mailbox1_cluster3: mailbox@31f93000 { 976 compatible = "ti,am654-mailbox"; 977 reg = <0x00 0x31f93000 0x00 0x200>; 978 #mbox-cells = <1>; 979 ti,mbox-num-users = <4>; 980 ti,mbox-num-fifos = <16>; 981 interrupt-parent = <&main_navss_intr>; 982 status = "disabled"; 983 }; 984 985 mailbox1_cluster4: mailbox@31f94000 { 986 compatible = "ti,am654-mailbox"; 987 reg = <0x00 0x31f94000 0x00 0x200>; 988 #mbox-cells = <1>; 989 ti,mbox-num-users = <4>; 990 ti,mbox-num-fifos = <16>; 991 interrupt-parent = <&main_navss_intr>; 992 status = "disabled"; 993 }; 994 995 mailbox1_cluster5: mailbox@31f95000 { 996 compatible = "ti,am654-mailbox"; 997 reg = <0x00 0x31f95000 0x00 0x200>; 998 #mbox-cells = <1>; 999 ti,mbox-num-users = <4>; 1000 ti,mbox-num-fifos = <16>; 1001 interrupt-parent = <&main_navss_intr>; 1002 status = "disabled"; 1003 }; 1004 1005 mailbox1_cluster6: mailbox@31f96000 { 1006 compatible = "ti,am654-mailbox"; 1007 reg = <0x00 0x31f96000 0x00 0x200>; 1008 #mbox-cells = <1>; 1009 ti,mbox-num-users = <4>; 1010 ti,mbox-num-fifos = <16>; 1011 interrupt-parent = <&main_navss_intr>; 1012 status = "disabled"; 1013 }; 1014 1015 mailbox1_cluster7: mailbox@31f97000 { 1016 compatible = "ti,am654-mailbox"; 1017 reg = <0x00 0x31f97000 0x00 0x200>; 1018 #mbox-cells = <1>; 1019 ti,mbox-num-users = <4>; 1020 ti,mbox-num-fifos = <16>; 1021 interrupt-parent = <&main_navss_intr>; 1022 status = "disabled"; 1023 }; 1024 1025 mailbox1_cluster8: mailbox@31f98000 { 1026 compatible = "ti,am654-mailbox"; 1027 reg = <0x00 0x31f98000 0x00 0x200>; 1028 #mbox-cells = <1>; 1029 ti,mbox-num-users = <4>; 1030 ti,mbox-num-fifos = <16>; 1031 interrupt-parent = <&main_navss_intr>; 1032 status = "disabled"; 1033 }; 1034 1035 mailbox1_cluster9: mailbox@31f99000 { 1036 compatible = "ti,am654-mailbox"; 1037 reg = <0x00 0x31f99000 0x00 0x200>; 1038 #mbox-cells = <1>; 1039 ti,mbox-num-users = <4>; 1040 ti,mbox-num-fifos = <16>; 1041 interrupt-parent = <&main_navss_intr>; 1042 status = "disabled"; 1043 }; 1044 1045 mailbox1_cluster10: mailbox@31f9a000 { 1046 compatible = "ti,am654-mailbox"; 1047 reg = <0x00 0x31f9a000 0x00 0x200>; 1048 #mbox-cells = <1>; 1049 ti,mbox-num-users = <4>; 1050 ti,mbox-num-fifos = <16>; 1051 interrupt-parent = <&main_navss_intr>; 1052 status = "disabled"; 1053 }; 1054 1055 mailbox1_cluster11: mailbox@31f9b000 { 1056 compatible = "ti,am654-mailbox"; 1057 reg = <0x00 0x31f9b000 0x00 0x200>; 1058 #mbox-cells = <1>; 1059 ti,mbox-num-users = <4>; 1060 ti,mbox-num-fifos = <16>; 1061 interrupt-parent = <&main_navss_intr>; 1062 status = "disabled"; 1063 }; 1064 1065 main_ringacc: ringacc@3c000000 { 1066 compatible = "ti,am654-navss-ringacc"; 1067 reg = <0x0 0x3c000000 0x0 0x400000>, 1068 <0x0 0x38000000 0x0 0x400000>, 1069 <0x0 0x31120000 0x0 0x100>, 1070 <0x0 0x33000000 0x0 0x40000>, 1071 <0x0 0x31080000 0x0 0x40000>; 1072 reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg"; 1073 ti,num-rings = <1024>; 1074 ti,sci-rm-range-gp-rings = <0x1>; 1075 ti,sci = <&sms>; 1076 ti,sci-dev-id = <259>; 1077 msi-parent = <&main_udmass_inta>; 1078 }; 1079 1080 main_udmap: dma-controller@31150000 { 1081 compatible = "ti,j721e-navss-main-udmap"; 1082 reg = <0x0 0x31150000 0x0 0x100>, 1083 <0x0 0x34000000 0x0 0x80000>, 1084 <0x0 0x35000000 0x0 0x200000>; 1085 reg-names = "gcfg", "rchanrt", "tchanrt"; 1086 msi-parent = <&main_udmass_inta>; 1087 #dma-cells = <1>; 1088 1089 ti,sci = <&sms>; 1090 ti,sci-dev-id = <263>; 1091 ti,ringacc = <&main_ringacc>; 1092 1093 ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */ 1094 <0x0f>, /* TX_HCHAN */ 1095 <0x10>; /* TX_UHCHAN */ 1096 ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */ 1097 <0x0b>, /* RX_HCHAN */ 1098 <0x0c>; /* RX_UHCHAN */ 1099 ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */ 1100 }; 1101 1102 cpts@310d0000 { 1103 compatible = "ti,j721e-cpts"; 1104 reg = <0x0 0x310d0000 0x0 0x400>; 1105 reg-names = "cpts"; 1106 clocks = <&k3_clks 226 5>; 1107 clock-names = "cpts"; 1108 assigned-clocks = <&k3_clks 226 5>; /* NAVSS0_CPTS_0_RCLK */ 1109 assigned-clock-parents = <&k3_clks 226 7>; /* MAIN_0_HSDIVOUT6_CLK */ 1110 interrupts-extended = <&main_navss_intr 391>; 1111 interrupt-names = "cpts"; 1112 ti,cpts-periodic-outputs = <6>; 1113 ti,cpts-ext-ts-inputs = <8>; 1114 }; 1115 }; 1116 1117 main_cpsw: ethernet@c200000 { 1118 compatible = "ti,j721e-cpsw-nuss"; 1119 reg = <0x00 0xc200000 0x00 0x200000>; 1120 reg-names = "cpsw_nuss"; 1121 ranges = <0x0 0x0 0x0 0xc200000 0x0 0x200000>; 1122 #address-cells = <2>; 1123 #size-cells = <2>; 1124 dma-coherent; 1125 clocks = <&k3_clks 28 28>; 1126 clock-names = "fck"; 1127 power-domains = <&k3_pds 28 TI_SCI_PD_EXCLUSIVE>; 1128 1129 dmas = <&main_udmap 0xc640>, 1130 <&main_udmap 0xc641>, 1131 <&main_udmap 0xc642>, 1132 <&main_udmap 0xc643>, 1133 <&main_udmap 0xc644>, 1134 <&main_udmap 0xc645>, 1135 <&main_udmap 0xc646>, 1136 <&main_udmap 0xc647>, 1137 <&main_udmap 0x4640>; 1138 dma-names = "tx0", "tx1", "tx2", "tx3", 1139 "tx4", "tx5", "tx6", "tx7", 1140 "rx"; 1141 1142 status = "disabled"; 1143 1144 ethernet-ports { 1145 #address-cells = <1>; 1146 #size-cells = <0>; 1147 1148 main_cpsw_port1: port@1 { 1149 reg = <1>; 1150 ti,mac-only; 1151 label = "port1"; 1152 phys = <&phy_gmii_sel_cpsw 1>; 1153 status = "disabled"; 1154 }; 1155 }; 1156 1157 main_cpsw_mdio: mdio@f00 { 1158 compatible = "ti,cpsw-mdio","ti,davinci_mdio"; 1159 reg = <0x00 0xf00 0x00 0x100>; 1160 #address-cells = <1>; 1161 #size-cells = <0>; 1162 clocks = <&k3_clks 28 28>; 1163 clock-names = "fck"; 1164 bus_freq = <1000000>; 1165 status = "disabled"; 1166 }; 1167 1168 cpts@3d000 { 1169 compatible = "ti,am65-cpts"; 1170 reg = <0x00 0x3d000 0x00 0x400>; 1171 clocks = <&k3_clks 28 3>; 1172 clock-names = "cpts"; 1173 interrupts-extended = <&gic500 GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 1174 interrupt-names = "cpts"; 1175 ti,cpts-ext-ts-inputs = <4>; 1176 ti,cpts-periodic-outputs = <2>; 1177 }; 1178 }; 1179 1180 usbss0: cdns-usb@4104000 { 1181 compatible = "ti,j721e-usb"; 1182 reg = <0x00 0x04104000 0x00 0x100>; 1183 clocks = <&k3_clks 360 16>, <&k3_clks 360 15>; 1184 clock-names = "ref", "lpm"; 1185 assigned-clocks = <&k3_clks 360 16>; /* USB2_REFCLK */ 1186 assigned-clock-parents = <&k3_clks 360 17>; 1187 power-domains = <&k3_pds 360 TI_SCI_PD_EXCLUSIVE>; 1188 #address-cells = <2>; 1189 #size-cells = <2>; 1190 ranges; 1191 dma-coherent; 1192 1193 status = "disabled"; /* Needs pinmux */ 1194 1195 usb0: usb@6000000 { 1196 compatible = "cdns,usb3"; 1197 reg = <0x00 0x06000000 0x00 0x10000>, 1198 <0x00 0x06010000 0x00 0x10000>, 1199 <0x00 0x06020000 0x00 0x10000>; 1200 reg-names = "otg", "xhci", "dev"; 1201 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 1202 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 1203 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 1204 interrupt-names = "host", "peripheral", "otg"; 1205 maximum-speed = "super-speed"; 1206 dr_mode = "otg"; 1207 }; 1208 }; 1209 1210 serdes_wiz0: wiz@5060000 { 1211 compatible = "ti,j721s2-wiz-10g"; 1212 #address-cells = <1>; 1213 #size-cells = <1>; 1214 power-domains = <&k3_pds 365 TI_SCI_PD_EXCLUSIVE>; 1215 clocks = <&k3_clks 365 0>, <&k3_clks 365 3>, <&serdes_refclk>; 1216 clock-names = "fck", "core_ref_clk", "ext_ref_clk"; 1217 num-lanes = <4>; 1218 #reset-cells = <1>; 1219 #clock-cells = <1>; 1220 ranges = <0x5060000 0x0 0x5060000 0x10000>; 1221 1222 assigned-clocks = <&k3_clks 365 3>; 1223 assigned-clock-parents = <&k3_clks 365 7>; 1224 1225 serdes0: serdes@5060000 { 1226 compatible = "ti,j721e-serdes-10g"; 1227 reg = <0x05060000 0x00010000>; 1228 reg-names = "torrent_phy"; 1229 resets = <&serdes_wiz0 0>; 1230 reset-names = "torrent_reset"; 1231 clocks = <&serdes_wiz0 TI_WIZ_PLL0_REFCLK>, 1232 <&serdes_wiz0 TI_WIZ_PHY_EN_REFCLK>; 1233 clock-names = "refclk", "phy_en_refclk"; 1234 assigned-clocks = <&serdes_wiz0 TI_WIZ_PLL0_REFCLK>, 1235 <&serdes_wiz0 TI_WIZ_PLL1_REFCLK>, 1236 <&serdes_wiz0 TI_WIZ_REFCLK_DIG>; 1237 assigned-clock-parents = <&k3_clks 365 3>, 1238 <&k3_clks 365 3>, 1239 <&k3_clks 365 3>; 1240 #address-cells = <1>; 1241 #size-cells = <0>; 1242 #clock-cells = <1>; 1243 1244 status = "disabled"; /* Needs lane config */ 1245 }; 1246 }; 1247 1248 pcie1_rc: pcie@2910000 { 1249 compatible = "ti,j7200-pcie-host", "ti,j721e-pcie-host"; 1250 reg = <0x00 0x02910000 0x00 0x1000>, 1251 <0x00 0x02917000 0x00 0x400>, 1252 <0x00 0x0d800000 0x00 0x800000>, 1253 <0x00 0x18000000 0x00 0x1000>; 1254 reg-names = "intd_cfg", "user_cfg", "reg", "cfg"; 1255 interrupt-names = "link_state"; 1256 interrupts = <GIC_SPI 330 IRQ_TYPE_EDGE_RISING>; 1257 device_type = "pci"; 1258 ti,syscon-pcie-ctrl = <&scm_conf 0x074>; 1259 max-link-speed = <3>; 1260 num-lanes = <4>; 1261 power-domains = <&k3_pds 276 TI_SCI_PD_EXCLUSIVE>; 1262 clocks = <&k3_clks 276 41>; 1263 clock-names = "fck"; 1264 #address-cells = <3>; 1265 #size-cells = <2>; 1266 bus-range = <0x0 0xff>; 1267 vendor-id = <0x104c>; 1268 device-id = <0xb013>; 1269 msi-map = <0x0 &gic_its 0x0 0x10000>; 1270 dma-coherent; 1271 ranges = <0x01000000 0x0 0x18001000 0x00 0x18001000 0x0 0x0010000>, 1272 <0x02000000 0x0 0x18011000 0x00 0x18011000 0x0 0x7fef000>; 1273 dma-ranges = <0x02000000 0x0 0x0 0x0 0x0 0x10000 0x0>; 1274 #interrupt-cells = <1>; 1275 interrupt-map-mask = <0 0 0 7>; 1276 interrupt-map = <0 0 0 1 &pcie1_intc 0>, /* INT A */ 1277 <0 0 0 2 &pcie1_intc 0>, /* INT B */ 1278 <0 0 0 3 &pcie1_intc 0>, /* INT C */ 1279 <0 0 0 4 &pcie1_intc 0>; /* INT D */ 1280 1281 status = "disabled"; /* Needs gpio and serdes info */ 1282 1283 pcie1_intc: interrupt-controller { 1284 interrupt-controller; 1285 #interrupt-cells = <1>; 1286 interrupt-parent = <&gic500>; 1287 interrupts = <GIC_SPI 324 IRQ_TYPE_EDGE_RISING>; 1288 }; 1289 }; 1290 1291 main_mcan0: can@2701000 { 1292 compatible = "bosch,m_can"; 1293 reg = <0x00 0x02701000 0x00 0x200>, 1294 <0x00 0x02708000 0x00 0x8000>; 1295 reg-names = "m_can", "message_ram"; 1296 power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>; 1297 clocks = <&k3_clks 182 0>, <&k3_clks 182 1>; 1298 clock-names = "hclk", "cclk"; 1299 interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 1300 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 1301 interrupt-names = "int0", "int1"; 1302 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1303 status = "disabled"; 1304 }; 1305 1306 main_mcan1: can@2711000 { 1307 compatible = "bosch,m_can"; 1308 reg = <0x00 0x02711000 0x00 0x200>, 1309 <0x00 0x02718000 0x00 0x8000>; 1310 reg-names = "m_can", "message_ram"; 1311 power-domains = <&k3_pds 183 TI_SCI_PD_EXCLUSIVE>; 1312 clocks = <&k3_clks 183 0>, <&k3_clks 183 1>; 1313 clock-names = "hclk", "cclk"; 1314 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>, 1315 <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>; 1316 interrupt-names = "int0", "int1"; 1317 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1318 status = "disabled"; 1319 }; 1320 1321 main_mcan2: can@2721000 { 1322 compatible = "bosch,m_can"; 1323 reg = <0x00 0x02721000 0x00 0x200>, 1324 <0x00 0x02728000 0x00 0x8000>; 1325 reg-names = "m_can", "message_ram"; 1326 power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>; 1327 clocks = <&k3_clks 184 0>, <&k3_clks 184 1>; 1328 clock-names = "hclk", "cclk"; 1329 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 1330 <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>; 1331 interrupt-names = "int0", "int1"; 1332 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1333 status = "disabled"; 1334 }; 1335 1336 main_mcan3: can@2731000 { 1337 compatible = "bosch,m_can"; 1338 reg = <0x00 0x02731000 0x00 0x200>, 1339 <0x00 0x02738000 0x00 0x8000>; 1340 reg-names = "m_can", "message_ram"; 1341 power-domains = <&k3_pds 185 TI_SCI_PD_EXCLUSIVE>; 1342 clocks = <&k3_clks 185 0>, <&k3_clks 185 1>; 1343 clock-names = "hclk", "cclk"; 1344 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 1345 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>; 1346 interrupt-names = "int0", "int1"; 1347 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1348 status = "disabled"; 1349 }; 1350 1351 main_mcan4: can@2741000 { 1352 compatible = "bosch,m_can"; 1353 reg = <0x00 0x02741000 0x00 0x200>, 1354 <0x00 0x02748000 0x00 0x8000>; 1355 reg-names = "m_can", "message_ram"; 1356 power-domains = <&k3_pds 186 TI_SCI_PD_EXCLUSIVE>; 1357 clocks = <&k3_clks 186 0>, <&k3_clks 186 1>; 1358 clock-names = "hclk", "cclk"; 1359 interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 1360 <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>; 1361 interrupt-names = "int0", "int1"; 1362 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1363 status = "disabled"; 1364 }; 1365 1366 main_mcan5: can@2751000 { 1367 compatible = "bosch,m_can"; 1368 reg = <0x00 0x02751000 0x00 0x200>, 1369 <0x00 0x02758000 0x00 0x8000>; 1370 reg-names = "m_can", "message_ram"; 1371 power-domains = <&k3_pds 187 TI_SCI_PD_EXCLUSIVE>; 1372 clocks = <&k3_clks 187 0>, <&k3_clks 187 1>; 1373 clock-names = "hclk", "cclk"; 1374 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 1375 <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 1376 interrupt-names = "int0", "int1"; 1377 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1378 status = "disabled"; 1379 }; 1380 1381 main_mcan6: can@2761000 { 1382 compatible = "bosch,m_can"; 1383 reg = <0x00 0x02761000 0x00 0x200>, 1384 <0x00 0x02768000 0x00 0x8000>; 1385 reg-names = "m_can", "message_ram"; 1386 power-domains = <&k3_pds 188 TI_SCI_PD_EXCLUSIVE>; 1387 clocks = <&k3_clks 188 0>, <&k3_clks 188 1>; 1388 clock-names = "hclk", "cclk"; 1389 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 1390 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 1391 interrupt-names = "int0", "int1"; 1392 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1393 status = "disabled"; 1394 }; 1395 1396 main_mcan7: can@2771000 { 1397 compatible = "bosch,m_can"; 1398 reg = <0x00 0x02771000 0x00 0x200>, 1399 <0x00 0x02778000 0x00 0x8000>; 1400 reg-names = "m_can", "message_ram"; 1401 power-domains = <&k3_pds 189 TI_SCI_PD_EXCLUSIVE>; 1402 clocks = <&k3_clks 189 0>, <&k3_clks 189 1>; 1403 clock-names = "hclk", "cclk"; 1404 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 1405 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 1406 interrupt-names = "int0", "int1"; 1407 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1408 status = "disabled"; 1409 }; 1410 1411 main_mcan8: can@2781000 { 1412 compatible = "bosch,m_can"; 1413 reg = <0x00 0x02781000 0x00 0x200>, 1414 <0x00 0x02788000 0x00 0x8000>; 1415 reg-names = "m_can", "message_ram"; 1416 power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>; 1417 clocks = <&k3_clks 190 0>, <&k3_clks 190 1>; 1418 clock-names = "hclk", "cclk"; 1419 interrupts = <GIC_SPI 576 IRQ_TYPE_LEVEL_HIGH>, 1420 <GIC_SPI 577 IRQ_TYPE_LEVEL_HIGH>; 1421 interrupt-names = "int0", "int1"; 1422 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1423 status = "disabled"; 1424 }; 1425 1426 main_mcan9: can@2791000 { 1427 compatible = "bosch,m_can"; 1428 reg = <0x00 0x02791000 0x00 0x200>, 1429 <0x00 0x02798000 0x00 0x8000>; 1430 reg-names = "m_can", "message_ram"; 1431 power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>; 1432 clocks = <&k3_clks 191 0>, <&k3_clks 191 1>; 1433 clock-names = "hclk", "cclk"; 1434 interrupts = <GIC_SPI 579 IRQ_TYPE_LEVEL_HIGH>, 1435 <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>; 1436 interrupt-names = "int0", "int1"; 1437 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1438 status = "disabled"; 1439 }; 1440 1441 main_mcan10: can@27a1000 { 1442 compatible = "bosch,m_can"; 1443 reg = <0x00 0x027a1000 0x00 0x200>, 1444 <0x00 0x027a8000 0x00 0x8000>; 1445 reg-names = "m_can", "message_ram"; 1446 power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>; 1447 clocks = <&k3_clks 192 0>, <&k3_clks 192 1>; 1448 clock-names = "hclk", "cclk"; 1449 interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>, 1450 <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>; 1451 interrupt-names = "int0", "int1"; 1452 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1453 status = "disabled"; 1454 }; 1455 1456 main_mcan11: can@27b1000 { 1457 compatible = "bosch,m_can"; 1458 reg = <0x00 0x027b1000 0x00 0x200>, 1459 <0x00 0x027b8000 0x00 0x8000>; 1460 reg-names = "m_can", "message_ram"; 1461 power-domains = <&k3_pds 193 TI_SCI_PD_EXCLUSIVE>; 1462 clocks = <&k3_clks 193 0>, <&k3_clks 193 1>; 1463 clock-names = "hclk", "cclk"; 1464 interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>, 1465 <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>; 1466 interrupt-names = "int0", "int1"; 1467 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1468 status = "disabled"; 1469 }; 1470 1471 main_mcan12: can@27c1000 { 1472 compatible = "bosch,m_can"; 1473 reg = <0x00 0x027c1000 0x00 0x200>, 1474 <0x00 0x027c8000 0x00 0x8000>; 1475 reg-names = "m_can", "message_ram"; 1476 power-domains = <&k3_pds 194 TI_SCI_PD_EXCLUSIVE>; 1477 clocks = <&k3_clks 194 0>, <&k3_clks 194 1>; 1478 clock-names = "hclk", "cclk"; 1479 interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>, 1480 <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>; 1481 interrupt-names = "int0", "int1"; 1482 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1483 status = "disabled"; 1484 }; 1485 1486 main_mcan13: can@27d1000 { 1487 compatible = "bosch,m_can"; 1488 reg = <0x00 0x027d1000 0x00 0x200>, 1489 <0x00 0x027d8000 0x00 0x8000>; 1490 reg-names = "m_can", "message_ram"; 1491 power-domains = <&k3_pds 195 TI_SCI_PD_EXCLUSIVE>; 1492 clocks = <&k3_clks 195 0>, <&k3_clks 195 1>; 1493 clock-names = "hclk", "cclk"; 1494 interrupts = <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>, 1495 <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>; 1496 interrupt-names = "int0", "int1"; 1497 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1498 status = "disabled"; 1499 }; 1500 1501 main_mcan14: can@2681000 { 1502 compatible = "bosch,m_can"; 1503 reg = <0x00 0x02681000 0x00 0x200>, 1504 <0x00 0x02688000 0x00 0x8000>; 1505 reg-names = "m_can", "message_ram"; 1506 power-domains = <&k3_pds 197 TI_SCI_PD_EXCLUSIVE>; 1507 clocks = <&k3_clks 197 0>, <&k3_clks 197 1>; 1508 clock-names = "hclk", "cclk"; 1509 interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH>, 1510 <GIC_SPI 595 IRQ_TYPE_LEVEL_HIGH>; 1511 interrupt-names = "int0", "int1"; 1512 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1513 status = "disabled"; 1514 }; 1515 1516 main_mcan15: can@2691000 { 1517 compatible = "bosch,m_can"; 1518 reg = <0x00 0x02691000 0x00 0x200>, 1519 <0x00 0x02698000 0x00 0x8000>; 1520 reg-names = "m_can", "message_ram"; 1521 power-domains = <&k3_pds 199 TI_SCI_PD_EXCLUSIVE>; 1522 clocks = <&k3_clks 199 0>, <&k3_clks 199 1>; 1523 clock-names = "hclk", "cclk"; 1524 interrupts = <GIC_SPI 597 IRQ_TYPE_LEVEL_HIGH>, 1525 <GIC_SPI 598 IRQ_TYPE_LEVEL_HIGH>; 1526 interrupt-names = "int0", "int1"; 1527 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1528 status = "disabled"; 1529 }; 1530 1531 main_mcan16: can@26a1000 { 1532 compatible = "bosch,m_can"; 1533 reg = <0x00 0x026a1000 0x00 0x200>, 1534 <0x00 0x026a8000 0x00 0x8000>; 1535 reg-names = "m_can", "message_ram"; 1536 power-domains = <&k3_pds 201 TI_SCI_PD_EXCLUSIVE>; 1537 clocks = <&k3_clks 201 0>, <&k3_clks 201 1>; 1538 clock-names = "hclk", "cclk"; 1539 interrupts = <GIC_SPI 784 IRQ_TYPE_LEVEL_HIGH>, 1540 <GIC_SPI 785 IRQ_TYPE_LEVEL_HIGH>; 1541 interrupt-names = "int0", "int1"; 1542 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1543 status = "disabled"; 1544 }; 1545 1546 main_mcan17: can@26b1000 { 1547 compatible = "bosch,m_can"; 1548 reg = <0x00 0x026b1000 0x00 0x200>, 1549 <0x00 0x026b8000 0x00 0x8000>; 1550 reg-names = "m_can", "message_ram"; 1551 power-domains = <&k3_pds 206 TI_SCI_PD_EXCLUSIVE>; 1552 clocks = <&k3_clks 206 0>, <&k3_clks 206 1>; 1553 clock-names = "hclk", "cclk"; 1554 interrupts = <GIC_SPI 787 IRQ_TYPE_LEVEL_HIGH>, 1555 <GIC_SPI 788 IRQ_TYPE_LEVEL_HIGH>; 1556 interrupt-names = "int0", "int1"; 1557 bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 1558 status = "disabled"; 1559 }; 1560 1561 main_spi0: spi@2100000 { 1562 compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 1563 reg = <0x00 0x02100000 0x00 0x400>; 1564 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 1565 #address-cells = <1>; 1566 #size-cells = <0>; 1567 power-domains = <&k3_pds 339 TI_SCI_PD_EXCLUSIVE>; 1568 clocks = <&k3_clks 339 1>; 1569 status = "disabled"; 1570 }; 1571 1572 main_spi1: spi@2110000 { 1573 compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 1574 reg = <0x00 0x02110000 0x00 0x400>; 1575 interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>; 1576 #address-cells = <1>; 1577 #size-cells = <0>; 1578 power-domains = <&k3_pds 340 TI_SCI_PD_EXCLUSIVE>; 1579 clocks = <&k3_clks 340 1>; 1580 status = "disabled"; 1581 }; 1582 1583 main_spi2: spi@2120000 { 1584 compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 1585 reg = <0x00 0x02120000 0x00 0x400>; 1586 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1587 #address-cells = <1>; 1588 #size-cells = <0>; 1589 power-domains = <&k3_pds 341 TI_SCI_PD_EXCLUSIVE>; 1590 clocks = <&k3_clks 341 1>; 1591 status = "disabled"; 1592 }; 1593 1594 main_spi3: spi@2130000 { 1595 compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 1596 reg = <0x00 0x02130000 0x00 0x400>; 1597 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1598 #address-cells = <1>; 1599 #size-cells = <0>; 1600 power-domains = <&k3_pds 342 TI_SCI_PD_EXCLUSIVE>; 1601 clocks = <&k3_clks 342 1>; 1602 status = "disabled"; 1603 }; 1604 1605 main_spi4: spi@2140000 { 1606 compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 1607 reg = <0x00 0x02140000 0x00 0x400>; 1608 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 1609 #address-cells = <1>; 1610 #size-cells = <0>; 1611 power-domains = <&k3_pds 343 TI_SCI_PD_EXCLUSIVE>; 1612 clocks = <&k3_clks 343 1>; 1613 status = "disabled"; 1614 }; 1615 1616 main_spi5: spi@2150000 { 1617 compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 1618 reg = <0x00 0x02150000 0x00 0x400>; 1619 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 1620 #address-cells = <1>; 1621 #size-cells = <0>; 1622 power-domains = <&k3_pds 344 TI_SCI_PD_EXCLUSIVE>; 1623 clocks = <&k3_clks 344 1>; 1624 status = "disabled"; 1625 }; 1626 1627 main_spi6: spi@2160000 { 1628 compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 1629 reg = <0x00 0x02160000 0x00 0x400>; 1630 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 1631 #address-cells = <1>; 1632 #size-cells = <0>; 1633 power-domains = <&k3_pds 345 TI_SCI_PD_EXCLUSIVE>; 1634 clocks = <&k3_clks 345 1>; 1635 status = "disabled"; 1636 }; 1637 1638 main_spi7: spi@2170000 { 1639 compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 1640 reg = <0x00 0x02170000 0x00 0x400>; 1641 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 1642 #address-cells = <1>; 1643 #size-cells = <0>; 1644 power-domains = <&k3_pds 346 TI_SCI_PD_EXCLUSIVE>; 1645 clocks = <&k3_clks 346 1>; 1646 status = "disabled"; 1647 }; 1648 1649 dss: dss@4a00000 { 1650 compatible = "ti,j721e-dss"; 1651 reg = <0x00 0x04a00000 0x00 0x10000>, /* common_m */ 1652 <0x00 0x04a10000 0x00 0x10000>, /* common_s0*/ 1653 <0x00 0x04b00000 0x00 0x10000>, /* common_s1*/ 1654 <0x00 0x04b10000 0x00 0x10000>, /* common_s2*/ 1655 <0x00 0x04a20000 0x00 0x10000>, /* vidl1 */ 1656 <0x00 0x04a30000 0x00 0x10000>, /* vidl2 */ 1657 <0x00 0x04a50000 0x00 0x10000>, /* vid1 */ 1658 <0x00 0x04a60000 0x00 0x10000>, /* vid2 */ 1659 <0x00 0x04a70000 0x00 0x10000>, /* ovr1 */ 1660 <0x00 0x04a90000 0x00 0x10000>, /* ovr2 */ 1661 <0x00 0x04ab0000 0x00 0x10000>, /* ovr3 */ 1662 <0x00 0x04ad0000 0x00 0x10000>, /* ovr4 */ 1663 <0x00 0x04a80000 0x00 0x10000>, /* vp1 */ 1664 <0x00 0x04aa0000 0x00 0x10000>, /* vp2 */ 1665 <0x00 0x04ac0000 0x00 0x10000>, /* vp3 */ 1666 <0x00 0x04ae0000 0x00 0x10000>, /* vp4 */ 1667 <0x00 0x04af0000 0x00 0x10000>; /* wb */ 1668 reg-names = "common_m", "common_s0", 1669 "common_s1", "common_s2", 1670 "vidl1", "vidl2","vid1","vid2", 1671 "ovr1", "ovr2", "ovr3", "ovr4", 1672 "vp1", "vp2", "vp3", "vp4", 1673 "wb"; 1674 clocks = <&k3_clks 158 0>, 1675 <&k3_clks 158 2>, 1676 <&k3_clks 158 5>, 1677 <&k3_clks 158 14>, 1678 <&k3_clks 158 18>; 1679 clock-names = "fck", "vp1", "vp2", "vp3", "vp4"; 1680 power-domains = <&k3_pds 158 TI_SCI_PD_EXCLUSIVE>; 1681 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>, 1682 <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>, 1683 <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>, 1684 <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>; 1685 interrupt-names = "common_m", 1686 "common_s0", 1687 "common_s1", 1688 "common_s2"; 1689 status = "disabled"; 1690 1691 dss_ports: ports { 1692 }; 1693 }; 1694}; 1695