xref: /openbmc/linux/arch/arm64/boot/dts/qcom/sm8150.dtsi (revision f9568d22)
1e13c6d14SVinod Koul// SPDX-License-Identifier: BSD-3-Clause
2e13c6d14SVinod Koul/*
3e13c6d14SVinod Koul * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
4e13c6d14SVinod Koul * Copyright (c) 2019, Linaro Limited
5e13c6d14SVinod Koul */
6e13c6d14SVinod Koul
705006290SFelipe Balbi#include <dt-bindings/dma/qcom-gpi.h>
8e13c6d14SVinod Koul#include <dt-bindings/interrupt-controller/arm-gic.h>
9017e7856SSibi Sankar#include <dt-bindings/power/qcom-rpmpd.h>
10e13c6d14SVinod Koul#include <dt-bindings/soc/qcom,rpmh-rsc.h>
11e13c6d14SVinod Koul#include <dt-bindings/clock/qcom,rpmh.h>
1298874a46SKonrad Dybcio#include <dt-bindings/clock/qcom,dispcc-sm8150.h>
13d6f55763SVinod Koul#include <dt-bindings/clock/qcom,gcc-sm8150.h>
14f1269916SJonathan Marek#include <dt-bindings/clock/qcom,gpucc-sm8150.h>
15a6d435c1SSibi Sankar#include <dt-bindings/interconnect/qcom,osm-l3.h>
162b6187abSThara Gopinath#include <dt-bindings/interconnect/qcom,sm8150.h>
17d2fa630cSAmit Kucheria#include <dt-bindings/thermal/thermal.h>
18e13c6d14SVinod Koul
19e13c6d14SVinod Koul/ {
20e13c6d14SVinod Koul	interrupt-parent = <&intc>;
21e13c6d14SVinod Koul
22e13c6d14SVinod Koul	#address-cells = <2>;
23e13c6d14SVinod Koul	#size-cells = <2>;
24e13c6d14SVinod Koul
25e13c6d14SVinod Koul	chosen { };
26e13c6d14SVinod Koul
27e13c6d14SVinod Koul	clocks {
28e13c6d14SVinod Koul		xo_board: xo-board {
29e13c6d14SVinod Koul			compatible = "fixed-clock";
30e13c6d14SVinod Koul			#clock-cells = <0>;
31e13c6d14SVinod Koul			clock-frequency = <38400000>;
32e13c6d14SVinod Koul			clock-output-names = "xo_board";
33e13c6d14SVinod Koul		};
34e13c6d14SVinod Koul
35e13c6d14SVinod Koul		sleep_clk: sleep-clk {
36e13c6d14SVinod Koul			compatible = "fixed-clock";
37e13c6d14SVinod Koul			#clock-cells = <0>;
38e13c6d14SVinod Koul			clock-frequency = <32764>;
39e13c6d14SVinod Koul			clock-output-names = "sleep_clk";
40e13c6d14SVinod Koul		};
41e13c6d14SVinod Koul	};
42e13c6d14SVinod Koul
43e13c6d14SVinod Koul	cpus {
44e13c6d14SVinod Koul		#address-cells = <2>;
45e13c6d14SVinod Koul		#size-cells = <0>;
46e13c6d14SVinod Koul
47e13c6d14SVinod Koul		CPU0: cpu@0 {
48e13c6d14SVinod Koul			device_type = "cpu";
49e13c6d14SVinod Koul			compatible = "qcom,kryo485";
50e13c6d14SVinod Koul			reg = <0x0 0x0>;
51fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 0>;
52e13c6d14SVinod Koul			enable-method = "psci";
535b2dae72SDanny Lin			capacity-dmips-mhz = <488>;
545b2dae72SDanny Lin			dynamic-power-coefficient = <232>;
55e13c6d14SVinod Koul			next-level-cache = <&L2_0>;
56fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 0>;
572b6187abSThara Gopinath			operating-points-v2 = <&cpu0_opp_table>;
5897c28902SAbel Vesa			interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,
5997c28902SAbel Vesa					<&osm_l3 MASTER_OSM_L3_APPS 0 &osm_l3 SLAVE_OSM_L3 0>;
60b2e3f897SDanny Lin			power-domains = <&CPU_PD0>;
61b2e3f897SDanny Lin			power-domain-names = "psci";
62d2fa630cSAmit Kucheria			#cooling-cells = <2>;
63e13c6d14SVinod Koul			L2_0: l2-cache {
64e13c6d14SVinod Koul				compatible = "cache";
659435294cSPierre Gondois				cache-level = <2>;
669c6e72fbSKrzysztof Kozlowski				cache-unified;
67e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
68e13c6d14SVinod Koul				L3_0: l3-cache {
69e13c6d14SVinod Koul					compatible = "cache";
709435294cSPierre Gondois					cache-level = <3>;
719c6e72fbSKrzysztof Kozlowski					cache-unified;
72e13c6d14SVinod Koul				};
73e13c6d14SVinod Koul			};
74e13c6d14SVinod Koul		};
75e13c6d14SVinod Koul
76e13c6d14SVinod Koul		CPU1: cpu@100 {
77e13c6d14SVinod Koul			device_type = "cpu";
78e13c6d14SVinod Koul			compatible = "qcom,kryo485";
79e13c6d14SVinod Koul			reg = <0x0 0x100>;
80fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 0>;
81e13c6d14SVinod Koul			enable-method = "psci";
825b2dae72SDanny Lin			capacity-dmips-mhz = <488>;
835b2dae72SDanny Lin			dynamic-power-coefficient = <232>;
84e13c6d14SVinod Koul			next-level-cache = <&L2_100>;
85fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 0>;
862b6187abSThara Gopinath			operating-points-v2 = <&cpu0_opp_table>;
8797c28902SAbel Vesa			interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,
8897c28902SAbel Vesa					<&osm_l3 MASTER_OSM_L3_APPS 0 &osm_l3 SLAVE_OSM_L3 0>;
89b2e3f897SDanny Lin			power-domains = <&CPU_PD1>;
90b2e3f897SDanny Lin			power-domain-names = "psci";
91d2fa630cSAmit Kucheria			#cooling-cells = <2>;
92e13c6d14SVinod Koul			L2_100: l2-cache {
93e13c6d14SVinod Koul				compatible = "cache";
949435294cSPierre Gondois				cache-level = <2>;
959c6e72fbSKrzysztof Kozlowski				cache-unified;
96e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
97e13c6d14SVinod Koul			};
98e13c6d14SVinod Koul		};
99e13c6d14SVinod Koul
100e13c6d14SVinod Koul		CPU2: cpu@200 {
101e13c6d14SVinod Koul			device_type = "cpu";
102e13c6d14SVinod Koul			compatible = "qcom,kryo485";
103e13c6d14SVinod Koul			reg = <0x0 0x200>;
104fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 0>;
105e13c6d14SVinod Koul			enable-method = "psci";
1065b2dae72SDanny Lin			capacity-dmips-mhz = <488>;
1075b2dae72SDanny Lin			dynamic-power-coefficient = <232>;
108e13c6d14SVinod Koul			next-level-cache = <&L2_200>;
109fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 0>;
1102b6187abSThara Gopinath			operating-points-v2 = <&cpu0_opp_table>;
11197c28902SAbel Vesa			interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,
11297c28902SAbel Vesa					<&osm_l3 MASTER_OSM_L3_APPS 0 &osm_l3 SLAVE_OSM_L3 0>;
113b2e3f897SDanny Lin			power-domains = <&CPU_PD2>;
114b2e3f897SDanny Lin			power-domain-names = "psci";
115d2fa630cSAmit Kucheria			#cooling-cells = <2>;
116e13c6d14SVinod Koul			L2_200: l2-cache {
117e13c6d14SVinod Koul				compatible = "cache";
1189435294cSPierre Gondois				cache-level = <2>;
1199c6e72fbSKrzysztof Kozlowski				cache-unified;
120e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
121e13c6d14SVinod Koul			};
122e13c6d14SVinod Koul		};
123e13c6d14SVinod Koul
124e13c6d14SVinod Koul		CPU3: cpu@300 {
125e13c6d14SVinod Koul			device_type = "cpu";
126e13c6d14SVinod Koul			compatible = "qcom,kryo485";
127e13c6d14SVinod Koul			reg = <0x0 0x300>;
128fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 0>;
129e13c6d14SVinod Koul			enable-method = "psci";
1305b2dae72SDanny Lin			capacity-dmips-mhz = <488>;
1315b2dae72SDanny Lin			dynamic-power-coefficient = <232>;
132e13c6d14SVinod Koul			next-level-cache = <&L2_300>;
133fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 0>;
1342b6187abSThara Gopinath			operating-points-v2 = <&cpu0_opp_table>;
13597c28902SAbel Vesa			interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,
13697c28902SAbel Vesa					<&osm_l3 MASTER_OSM_L3_APPS 0 &osm_l3 SLAVE_OSM_L3 0>;
137b2e3f897SDanny Lin			power-domains = <&CPU_PD3>;
138b2e3f897SDanny Lin			power-domain-names = "psci";
139d2fa630cSAmit Kucheria			#cooling-cells = <2>;
140e13c6d14SVinod Koul			L2_300: l2-cache {
141e13c6d14SVinod Koul				compatible = "cache";
1429435294cSPierre Gondois				cache-level = <2>;
1439c6e72fbSKrzysztof Kozlowski				cache-unified;
144e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
145e13c6d14SVinod Koul			};
146e13c6d14SVinod Koul		};
147e13c6d14SVinod Koul
148e13c6d14SVinod Koul		CPU4: cpu@400 {
149e13c6d14SVinod Koul			device_type = "cpu";
150e13c6d14SVinod Koul			compatible = "qcom,kryo485";
151e13c6d14SVinod Koul			reg = <0x0 0x400>;
152fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 1>;
153e13c6d14SVinod Koul			enable-method = "psci";
1545b2dae72SDanny Lin			capacity-dmips-mhz = <1024>;
1555b2dae72SDanny Lin			dynamic-power-coefficient = <369>;
156e13c6d14SVinod Koul			next-level-cache = <&L2_400>;
157fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 1>;
1582b6187abSThara Gopinath			operating-points-v2 = <&cpu4_opp_table>;
15997c28902SAbel Vesa			interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,
16097c28902SAbel Vesa					<&osm_l3 MASTER_OSM_L3_APPS 0 &osm_l3 SLAVE_OSM_L3 0>;
161b2e3f897SDanny Lin			power-domains = <&CPU_PD4>;
162b2e3f897SDanny Lin			power-domain-names = "psci";
163d2fa630cSAmit Kucheria			#cooling-cells = <2>;
164e13c6d14SVinod Koul			L2_400: l2-cache {
165e13c6d14SVinod Koul				compatible = "cache";
1669435294cSPierre Gondois				cache-level = <2>;
1679c6e72fbSKrzysztof Kozlowski				cache-unified;
168e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
169e13c6d14SVinod Koul			};
170e13c6d14SVinod Koul		};
171e13c6d14SVinod Koul
172e13c6d14SVinod Koul		CPU5: cpu@500 {
173e13c6d14SVinod Koul			device_type = "cpu";
174e13c6d14SVinod Koul			compatible = "qcom,kryo485";
175e13c6d14SVinod Koul			reg = <0x0 0x500>;
176fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 1>;
177e13c6d14SVinod Koul			enable-method = "psci";
1785b2dae72SDanny Lin			capacity-dmips-mhz = <1024>;
1795b2dae72SDanny Lin			dynamic-power-coefficient = <369>;
180e13c6d14SVinod Koul			next-level-cache = <&L2_500>;
181fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 1>;
1822b6187abSThara Gopinath			operating-points-v2 = <&cpu4_opp_table>;
18397c28902SAbel Vesa			interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,
18497c28902SAbel Vesa					<&osm_l3 MASTER_OSM_L3_APPS 0 &osm_l3 SLAVE_OSM_L3 0>;
185b2e3f897SDanny Lin			power-domains = <&CPU_PD5>;
186b2e3f897SDanny Lin			power-domain-names = "psci";
187d2fa630cSAmit Kucheria			#cooling-cells = <2>;
188e13c6d14SVinod Koul			L2_500: l2-cache {
189e13c6d14SVinod Koul				compatible = "cache";
1909435294cSPierre Gondois				cache-level = <2>;
1919c6e72fbSKrzysztof Kozlowski				cache-unified;
192e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
193e13c6d14SVinod Koul			};
194e13c6d14SVinod Koul		};
195e13c6d14SVinod Koul
196e13c6d14SVinod Koul		CPU6: cpu@600 {
197e13c6d14SVinod Koul			device_type = "cpu";
198e13c6d14SVinod Koul			compatible = "qcom,kryo485";
199e13c6d14SVinod Koul			reg = <0x0 0x600>;
200fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 1>;
201e13c6d14SVinod Koul			enable-method = "psci";
2025b2dae72SDanny Lin			capacity-dmips-mhz = <1024>;
2035b2dae72SDanny Lin			dynamic-power-coefficient = <369>;
204e13c6d14SVinod Koul			next-level-cache = <&L2_600>;
205fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 1>;
2062b6187abSThara Gopinath			operating-points-v2 = <&cpu4_opp_table>;
20797c28902SAbel Vesa			interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,
20897c28902SAbel Vesa					<&osm_l3 MASTER_OSM_L3_APPS 0 &osm_l3 SLAVE_OSM_L3 0>;
209b2e3f897SDanny Lin			power-domains = <&CPU_PD6>;
210b2e3f897SDanny Lin			power-domain-names = "psci";
211d2fa630cSAmit Kucheria			#cooling-cells = <2>;
212e13c6d14SVinod Koul			L2_600: l2-cache {
213e13c6d14SVinod Koul				compatible = "cache";
2149435294cSPierre Gondois				cache-level = <2>;
2159c6e72fbSKrzysztof Kozlowski				cache-unified;
216e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
217e13c6d14SVinod Koul			};
218e13c6d14SVinod Koul		};
219e13c6d14SVinod Koul
220e13c6d14SVinod Koul		CPU7: cpu@700 {
221e13c6d14SVinod Koul			device_type = "cpu";
222e13c6d14SVinod Koul			compatible = "qcom,kryo485";
223e13c6d14SVinod Koul			reg = <0x0 0x700>;
224fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 2>;
225e13c6d14SVinod Koul			enable-method = "psci";
2265b2dae72SDanny Lin			capacity-dmips-mhz = <1024>;
2275b2dae72SDanny Lin			dynamic-power-coefficient = <421>;
228e13c6d14SVinod Koul			next-level-cache = <&L2_700>;
229fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 2>;
2302b6187abSThara Gopinath			operating-points-v2 = <&cpu7_opp_table>;
23197c28902SAbel Vesa			interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,
23297c28902SAbel Vesa					<&osm_l3 MASTER_OSM_L3_APPS 0 &osm_l3 SLAVE_OSM_L3 0>;
233b2e3f897SDanny Lin			power-domains = <&CPU_PD7>;
234b2e3f897SDanny Lin			power-domain-names = "psci";
235d2fa630cSAmit Kucheria			#cooling-cells = <2>;
236e13c6d14SVinod Koul			L2_700: l2-cache {
237e13c6d14SVinod Koul				compatible = "cache";
2389435294cSPierre Gondois				cache-level = <2>;
2399c6e72fbSKrzysztof Kozlowski				cache-unified;
240e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
241e13c6d14SVinod Koul			};
242e13c6d14SVinod Koul		};
243066d21bcSDanny Lin
244066d21bcSDanny Lin		cpu-map {
245066d21bcSDanny Lin			cluster0 {
246066d21bcSDanny Lin				core0 {
247066d21bcSDanny Lin					cpu = <&CPU0>;
248066d21bcSDanny Lin				};
249066d21bcSDanny Lin
250066d21bcSDanny Lin				core1 {
251066d21bcSDanny Lin					cpu = <&CPU1>;
252066d21bcSDanny Lin				};
253066d21bcSDanny Lin
254066d21bcSDanny Lin				core2 {
255066d21bcSDanny Lin					cpu = <&CPU2>;
256066d21bcSDanny Lin				};
257066d21bcSDanny Lin
258066d21bcSDanny Lin				core3 {
259066d21bcSDanny Lin					cpu = <&CPU3>;
260066d21bcSDanny Lin				};
261066d21bcSDanny Lin
262066d21bcSDanny Lin				core4 {
263066d21bcSDanny Lin					cpu = <&CPU4>;
264066d21bcSDanny Lin				};
265066d21bcSDanny Lin
266066d21bcSDanny Lin				core5 {
267066d21bcSDanny Lin					cpu = <&CPU5>;
268066d21bcSDanny Lin				};
269066d21bcSDanny Lin
270066d21bcSDanny Lin				core6 {
271066d21bcSDanny Lin					cpu = <&CPU6>;
272066d21bcSDanny Lin				};
273066d21bcSDanny Lin
274066d21bcSDanny Lin				core7 {
275066d21bcSDanny Lin					cpu = <&CPU7>;
276066d21bcSDanny Lin				};
277066d21bcSDanny Lin			};
278066d21bcSDanny Lin		};
27981188f58SDanny Lin
28081188f58SDanny Lin		idle-states {
28181188f58SDanny Lin			entry-method = "psci";
28281188f58SDanny Lin
28381188f58SDanny Lin			LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 {
28481188f58SDanny Lin				compatible = "arm,idle-state";
28581188f58SDanny Lin				idle-state-name = "little-rail-power-collapse";
28681188f58SDanny Lin				arm,psci-suspend-param = <0x40000004>;
28781188f58SDanny Lin				entry-latency-us = <355>;
28881188f58SDanny Lin				exit-latency-us = <909>;
28981188f58SDanny Lin				min-residency-us = <3934>;
29081188f58SDanny Lin				local-timer-stop;
29181188f58SDanny Lin			};
29281188f58SDanny Lin
29381188f58SDanny Lin			BIG_CPU_SLEEP_0: cpu-sleep-1-0 {
29481188f58SDanny Lin				compatible = "arm,idle-state";
29581188f58SDanny Lin				idle-state-name = "big-rail-power-collapse";
29681188f58SDanny Lin				arm,psci-suspend-param = <0x40000004>;
29781188f58SDanny Lin				entry-latency-us = <241>;
29881188f58SDanny Lin				exit-latency-us = <1461>;
29981188f58SDanny Lin				min-residency-us = <4488>;
30081188f58SDanny Lin				local-timer-stop;
30181188f58SDanny Lin			};
302b2e3f897SDanny Lin		};
30381188f58SDanny Lin
304b2e3f897SDanny Lin		domain-idle-states {
30581188f58SDanny Lin			CLUSTER_SLEEP_0: cluster-sleep-0 {
306b2e3f897SDanny Lin				compatible = "domain-idle-state";
307b2e3f897SDanny Lin				arm,psci-suspend-param = <0x4100c244>;
30881188f58SDanny Lin				entry-latency-us = <3263>;
30981188f58SDanny Lin				exit-latency-us = <6562>;
31081188f58SDanny Lin				min-residency-us = <9987>;
31181188f58SDanny Lin			};
31281188f58SDanny Lin		};
313e13c6d14SVinod Koul	};
314e13c6d14SVinod Koul
3150e3e6546SKrzysztof Kozlowski	cpu0_opp_table: opp-table-cpu0 {
3162b6187abSThara Gopinath		compatible = "operating-points-v2";
3172b6187abSThara Gopinath		opp-shared;
3182b6187abSThara Gopinath
3192b6187abSThara Gopinath		cpu0_opp1: opp-300000000 {
3202b6187abSThara Gopinath			opp-hz = /bits/ 64 <300000000>;
3212b6187abSThara Gopinath			opp-peak-kBps = <800000 9600000>;
3222b6187abSThara Gopinath		};
3232b6187abSThara Gopinath
3242b6187abSThara Gopinath		cpu0_opp2: opp-403200000 {
3252b6187abSThara Gopinath			opp-hz = /bits/ 64 <403200000>;
3262b6187abSThara Gopinath			opp-peak-kBps = <800000 9600000>;
3272b6187abSThara Gopinath		};
3282b6187abSThara Gopinath
3292b6187abSThara Gopinath		cpu0_opp3: opp-499200000 {
3302b6187abSThara Gopinath			opp-hz = /bits/ 64 <499200000>;
3312b6187abSThara Gopinath			opp-peak-kBps = <800000 12902400>;
3322b6187abSThara Gopinath		};
3332b6187abSThara Gopinath
3342b6187abSThara Gopinath		cpu0_opp4: opp-576000000 {
3352b6187abSThara Gopinath			opp-hz = /bits/ 64 <576000000>;
3362b6187abSThara Gopinath			opp-peak-kBps = <800000 12902400>;
3372b6187abSThara Gopinath		};
3382b6187abSThara Gopinath
3392b6187abSThara Gopinath		cpu0_opp5: opp-672000000 {
3402b6187abSThara Gopinath			opp-hz = /bits/ 64 <672000000>;
3412b6187abSThara Gopinath			opp-peak-kBps = <800000 15974400>;
3422b6187abSThara Gopinath		};
3432b6187abSThara Gopinath
3442b6187abSThara Gopinath		cpu0_opp6: opp-768000000 {
345ce3b50cfSThara Gopinath			opp-hz = /bits/ 64 <768000000>;
3462b6187abSThara Gopinath			opp-peak-kBps = <1804000 19660800>;
3472b6187abSThara Gopinath		};
3482b6187abSThara Gopinath
3492b6187abSThara Gopinath		cpu0_opp7: opp-844800000 {
3502b6187abSThara Gopinath			opp-hz = /bits/ 64 <844800000>;
3512b6187abSThara Gopinath			opp-peak-kBps = <1804000 19660800>;
3522b6187abSThara Gopinath		};
3532b6187abSThara Gopinath
3542b6187abSThara Gopinath		cpu0_opp8: opp-940800000 {
3552b6187abSThara Gopinath			opp-hz = /bits/ 64 <940800000>;
3562b6187abSThara Gopinath			opp-peak-kBps = <1804000 22732800>;
3572b6187abSThara Gopinath		};
3582b6187abSThara Gopinath
3592b6187abSThara Gopinath		cpu0_opp9: opp-1036800000 {
3602b6187abSThara Gopinath			opp-hz = /bits/ 64 <1036800000>;
3612b6187abSThara Gopinath			opp-peak-kBps = <1804000 22732800>;
3622b6187abSThara Gopinath		};
3632b6187abSThara Gopinath
3642b6187abSThara Gopinath		cpu0_opp10: opp-1113600000 {
3652b6187abSThara Gopinath			opp-hz = /bits/ 64 <1113600000>;
3662b6187abSThara Gopinath			opp-peak-kBps = <2188000 25804800>;
3672b6187abSThara Gopinath		};
3682b6187abSThara Gopinath
3692b6187abSThara Gopinath		cpu0_opp11: opp-1209600000 {
3702b6187abSThara Gopinath			opp-hz = /bits/ 64 <1209600000>;
3712b6187abSThara Gopinath			opp-peak-kBps = <2188000 31948800>;
3722b6187abSThara Gopinath		};
3732b6187abSThara Gopinath
3742b6187abSThara Gopinath		cpu0_opp12: opp-1305600000 {
3752b6187abSThara Gopinath			opp-hz = /bits/ 64 <1305600000>;
3762b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
3772b6187abSThara Gopinath		};
3782b6187abSThara Gopinath
3792b6187abSThara Gopinath		cpu0_opp13: opp-1382400000 {
3802b6187abSThara Gopinath			opp-hz = /bits/ 64 <1382400000>;
3812b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
3822b6187abSThara Gopinath		};
3832b6187abSThara Gopinath
3842b6187abSThara Gopinath		cpu0_opp14: opp-1478400000 {
3852b6187abSThara Gopinath			opp-hz = /bits/ 64 <1478400000>;
3862b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
3872b6187abSThara Gopinath		};
3882b6187abSThara Gopinath
3892b6187abSThara Gopinath		cpu0_opp15: opp-1555200000 {
3902b6187abSThara Gopinath			opp-hz = /bits/ 64 <1555200000>;
3912b6187abSThara Gopinath			opp-peak-kBps = <3072000 40550400>;
3922b6187abSThara Gopinath		};
3932b6187abSThara Gopinath
3942b6187abSThara Gopinath		cpu0_opp16: opp-1632000000 {
3952b6187abSThara Gopinath			opp-hz = /bits/ 64 <1632000000>;
3962b6187abSThara Gopinath			opp-peak-kBps = <3072000 40550400>;
3972b6187abSThara Gopinath		};
3982b6187abSThara Gopinath
3992b6187abSThara Gopinath		cpu0_opp17: opp-1708800000 {
4002b6187abSThara Gopinath			opp-hz = /bits/ 64 <1708800000>;
4012b6187abSThara Gopinath			opp-peak-kBps = <3072000 43008000>;
4022b6187abSThara Gopinath		};
4032b6187abSThara Gopinath
4042b6187abSThara Gopinath		cpu0_opp18: opp-1785600000 {
4052b6187abSThara Gopinath			opp-hz = /bits/ 64 <1785600000>;
4062b6187abSThara Gopinath			opp-peak-kBps = <3072000 43008000>;
4072b6187abSThara Gopinath		};
4082b6187abSThara Gopinath	};
4092b6187abSThara Gopinath
4100e3e6546SKrzysztof Kozlowski	cpu4_opp_table: opp-table-cpu4 {
4112b6187abSThara Gopinath		compatible = "operating-points-v2";
4122b6187abSThara Gopinath		opp-shared;
4132b6187abSThara Gopinath
4142b6187abSThara Gopinath		cpu4_opp1: opp-710400000 {
4152b6187abSThara Gopinath			opp-hz = /bits/ 64 <710400000>;
4162b6187abSThara Gopinath			opp-peak-kBps = <1804000 15974400>;
4172b6187abSThara Gopinath		};
4182b6187abSThara Gopinath
4192b6187abSThara Gopinath		cpu4_opp2: opp-825600000 {
4202b6187abSThara Gopinath			opp-hz = /bits/ 64 <825600000>;
4212b6187abSThara Gopinath			opp-peak-kBps = <2188000 19660800>;
4222b6187abSThara Gopinath		};
4232b6187abSThara Gopinath
4242b6187abSThara Gopinath		cpu4_opp3: opp-940800000 {
4252b6187abSThara Gopinath			opp-hz = /bits/ 64 <940800000>;
4262b6187abSThara Gopinath			opp-peak-kBps = <2188000 22732800>;
4272b6187abSThara Gopinath		};
4282b6187abSThara Gopinath
4292b6187abSThara Gopinath		cpu4_opp4: opp-1056000000 {
4302b6187abSThara Gopinath			opp-hz = /bits/ 64 <1056000000>;
4312b6187abSThara Gopinath			opp-peak-kBps = <3072000 25804800>;
4322b6187abSThara Gopinath		};
4332b6187abSThara Gopinath
4342b6187abSThara Gopinath		cpu4_opp5: opp-1171200000 {
4352b6187abSThara Gopinath			opp-hz = /bits/ 64 <1171200000>;
4362b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
4372b6187abSThara Gopinath		};
4382b6187abSThara Gopinath
4392b6187abSThara Gopinath		cpu4_opp6: opp-1286400000 {
4402b6187abSThara Gopinath			opp-hz = /bits/ 64 <1286400000>;
4412b6187abSThara Gopinath			opp-peak-kBps = <4068000 31948800>;
4422b6187abSThara Gopinath		};
4432b6187abSThara Gopinath
4442b6187abSThara Gopinath		cpu4_opp7: opp-1401600000 {
4452b6187abSThara Gopinath			opp-hz = /bits/ 64 <1401600000>;
4462b6187abSThara Gopinath			opp-peak-kBps = <4068000 31948800>;
4472b6187abSThara Gopinath		};
4482b6187abSThara Gopinath
4492b6187abSThara Gopinath		cpu4_opp8: opp-1497600000 {
4502b6187abSThara Gopinath			opp-hz = /bits/ 64 <1497600000>;
4512b6187abSThara Gopinath			opp-peak-kBps = <4068000 40550400>;
4522b6187abSThara Gopinath		};
4532b6187abSThara Gopinath
4542b6187abSThara Gopinath		cpu4_opp9: opp-1612800000 {
4552b6187abSThara Gopinath			opp-hz = /bits/ 64 <1612800000>;
4562b6187abSThara Gopinath			opp-peak-kBps = <4068000 40550400>;
4572b6187abSThara Gopinath		};
4582b6187abSThara Gopinath
4592b6187abSThara Gopinath		cpu4_opp10: opp-1708800000 {
4602b6187abSThara Gopinath			opp-hz = /bits/ 64 <1708800000>;
4612b6187abSThara Gopinath			opp-peak-kBps = <4068000 43008000>;
4622b6187abSThara Gopinath		};
4632b6187abSThara Gopinath
4642b6187abSThara Gopinath		cpu4_opp11: opp-1804800000 {
4652b6187abSThara Gopinath			opp-hz = /bits/ 64 <1804800000>;
4662b6187abSThara Gopinath			opp-peak-kBps = <6220000 43008000>;
4672b6187abSThara Gopinath		};
4682b6187abSThara Gopinath
4692b6187abSThara Gopinath		cpu4_opp12: opp-1920000000 {
4702b6187abSThara Gopinath			opp-hz = /bits/ 64 <1920000000>;
4712b6187abSThara Gopinath			opp-peak-kBps = <6220000 49152000>;
4722b6187abSThara Gopinath		};
4732b6187abSThara Gopinath
4742b6187abSThara Gopinath		cpu4_opp13: opp-2016000000 {
4752b6187abSThara Gopinath			opp-hz = /bits/ 64 <2016000000>;
4762b6187abSThara Gopinath			opp-peak-kBps = <7216000 49152000>;
4772b6187abSThara Gopinath		};
4782b6187abSThara Gopinath
4792b6187abSThara Gopinath		cpu4_opp14: opp-2131200000 {
4802b6187abSThara Gopinath			opp-hz = /bits/ 64 <2131200000>;
4812b6187abSThara Gopinath			opp-peak-kBps = <8368000 49152000>;
4822b6187abSThara Gopinath		};
4832b6187abSThara Gopinath
4842b6187abSThara Gopinath		cpu4_opp15: opp-2227200000 {
4852b6187abSThara Gopinath			opp-hz = /bits/ 64 <2227200000>;
4862b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
4872b6187abSThara Gopinath		};
4882b6187abSThara Gopinath
4892b6187abSThara Gopinath		cpu4_opp16: opp-2323200000 {
4902b6187abSThara Gopinath			opp-hz = /bits/ 64 <2323200000>;
4912b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
4922b6187abSThara Gopinath		};
4932b6187abSThara Gopinath
4942b6187abSThara Gopinath		cpu4_opp17: opp-2419200000 {
4952b6187abSThara Gopinath			opp-hz = /bits/ 64 <2419200000>;
4962b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
4972b6187abSThara Gopinath		};
4982b6187abSThara Gopinath	};
4992b6187abSThara Gopinath
5000e3e6546SKrzysztof Kozlowski	cpu7_opp_table: opp-table-cpu7 {
5012b6187abSThara Gopinath		compatible = "operating-points-v2";
5022b6187abSThara Gopinath		opp-shared;
5032b6187abSThara Gopinath
5042b6187abSThara Gopinath		cpu7_opp1: opp-825600000 {
5052b6187abSThara Gopinath			opp-hz = /bits/ 64 <825600000>;
5062b6187abSThara Gopinath			opp-peak-kBps = <2188000 19660800>;
5072b6187abSThara Gopinath		};
5082b6187abSThara Gopinath
5092b6187abSThara Gopinath		cpu7_opp2: opp-940800000 {
5102b6187abSThara Gopinath			opp-hz = /bits/ 64 <940800000>;
5112b6187abSThara Gopinath			opp-peak-kBps = <2188000 22732800>;
5122b6187abSThara Gopinath		};
5132b6187abSThara Gopinath
5142b6187abSThara Gopinath		cpu7_opp3: opp-1056000000 {
5152b6187abSThara Gopinath			opp-hz = /bits/ 64 <1056000000>;
5162b6187abSThara Gopinath			opp-peak-kBps = <3072000 25804800>;
5172b6187abSThara Gopinath		};
5182b6187abSThara Gopinath
5192b6187abSThara Gopinath		cpu7_opp4: opp-1171200000 {
5202b6187abSThara Gopinath			opp-hz = /bits/ 64 <1171200000>;
5212b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
5222b6187abSThara Gopinath		};
5232b6187abSThara Gopinath
5242b6187abSThara Gopinath		cpu7_opp5: opp-1286400000 {
5252b6187abSThara Gopinath			opp-hz = /bits/ 64 <1286400000>;
5262b6187abSThara Gopinath			opp-peak-kBps = <4068000 31948800>;
5272b6187abSThara Gopinath		};
5282b6187abSThara Gopinath
5292b6187abSThara Gopinath		cpu7_opp6: opp-1401600000 {
5302b6187abSThara Gopinath			opp-hz = /bits/ 64 <1401600000>;
5312b6187abSThara Gopinath			opp-peak-kBps = <4068000 31948800>;
5322b6187abSThara Gopinath		};
5332b6187abSThara Gopinath
5342b6187abSThara Gopinath		cpu7_opp7: opp-1497600000 {
5352b6187abSThara Gopinath			opp-hz = /bits/ 64 <1497600000>;
5362b6187abSThara Gopinath			opp-peak-kBps = <4068000 40550400>;
5372b6187abSThara Gopinath		};
5382b6187abSThara Gopinath
5392b6187abSThara Gopinath		cpu7_opp8: opp-1612800000 {
5402b6187abSThara Gopinath			opp-hz = /bits/ 64 <1612800000>;
5412b6187abSThara Gopinath			opp-peak-kBps = <4068000 40550400>;
5422b6187abSThara Gopinath		};
5432b6187abSThara Gopinath
5442b6187abSThara Gopinath		cpu7_opp9: opp-1708800000 {
5452b6187abSThara Gopinath			opp-hz = /bits/ 64 <1708800000>;
5462b6187abSThara Gopinath			opp-peak-kBps = <4068000 43008000>;
5472b6187abSThara Gopinath		};
5482b6187abSThara Gopinath
5492b6187abSThara Gopinath		cpu7_opp10: opp-1804800000 {
5502b6187abSThara Gopinath			opp-hz = /bits/ 64 <1804800000>;
5512b6187abSThara Gopinath			opp-peak-kBps = <6220000 43008000>;
5522b6187abSThara Gopinath		};
5532b6187abSThara Gopinath
5542b6187abSThara Gopinath		cpu7_opp11: opp-1920000000 {
5552b6187abSThara Gopinath			opp-hz = /bits/ 64 <1920000000>;
5562b6187abSThara Gopinath			opp-peak-kBps = <6220000 49152000>;
5572b6187abSThara Gopinath		};
5582b6187abSThara Gopinath
5592b6187abSThara Gopinath		cpu7_opp12: opp-2016000000 {
5602b6187abSThara Gopinath			opp-hz = /bits/ 64 <2016000000>;
5612b6187abSThara Gopinath			opp-peak-kBps = <7216000 49152000>;
5622b6187abSThara Gopinath		};
5632b6187abSThara Gopinath
5642b6187abSThara Gopinath		cpu7_opp13: opp-2131200000 {
5652b6187abSThara Gopinath			opp-hz = /bits/ 64 <2131200000>;
5662b6187abSThara Gopinath			opp-peak-kBps = <8368000 49152000>;
5672b6187abSThara Gopinath		};
5682b6187abSThara Gopinath
5692b6187abSThara Gopinath		cpu7_opp14: opp-2227200000 {
5702b6187abSThara Gopinath			opp-hz = /bits/ 64 <2227200000>;
5712b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5722b6187abSThara Gopinath		};
5732b6187abSThara Gopinath
5742b6187abSThara Gopinath		cpu7_opp15: opp-2323200000 {
5752b6187abSThara Gopinath			opp-hz = /bits/ 64 <2323200000>;
5762b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5772b6187abSThara Gopinath		};
5782b6187abSThara Gopinath
5792b6187abSThara Gopinath		cpu7_opp16: opp-2419200000 {
5802b6187abSThara Gopinath			opp-hz = /bits/ 64 <2419200000>;
5812b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5822b6187abSThara Gopinath		};
5832b6187abSThara Gopinath
5842b6187abSThara Gopinath		cpu7_opp17: opp-2534400000 {
5852b6187abSThara Gopinath			opp-hz = /bits/ 64 <2534400000>;
5862b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5872b6187abSThara Gopinath		};
5882b6187abSThara Gopinath
5892b6187abSThara Gopinath		cpu7_opp18: opp-2649600000 {
5902b6187abSThara Gopinath			opp-hz = /bits/ 64 <2649600000>;
5912b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5922b6187abSThara Gopinath		};
5932b6187abSThara Gopinath
5942b6187abSThara Gopinath		cpu7_opp19: opp-2745600000 {
5952b6187abSThara Gopinath			opp-hz = /bits/ 64 <2745600000>;
5962b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5972b6187abSThara Gopinath		};
5982b6187abSThara Gopinath
5992b6187abSThara Gopinath		cpu7_opp20: opp-2841600000 {
6002b6187abSThara Gopinath			opp-hz = /bits/ 64 <2841600000>;
6012b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
6022b6187abSThara Gopinath		};
6032b6187abSThara Gopinath	};
6042b6187abSThara Gopinath
605e13c6d14SVinod Koul	firmware {
606e13c6d14SVinod Koul		scm: scm {
607e13c6d14SVinod Koul			compatible = "qcom,scm-sm8150", "qcom,scm";
608e13c6d14SVinod Koul			#reset-cells = <1>;
609e13c6d14SVinod Koul		};
610e13c6d14SVinod Koul	};
611e13c6d14SVinod Koul
612e13c6d14SVinod Koul	memory@80000000 {
613e13c6d14SVinod Koul		device_type = "memory";
614e13c6d14SVinod Koul		/* We expect the bootloader to fill in the size */
615e13c6d14SVinod Koul		reg = <0x0 0x80000000 0x0 0x0>;
616e13c6d14SVinod Koul	};
617e13c6d14SVinod Koul
618d8cf9372SVinod Koul	pmu {
619d8cf9372SVinod Koul		compatible = "arm,armv8-pmuv3";
620d8cf9372SVinod Koul		interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>;
621d8cf9372SVinod Koul	};
622d8cf9372SVinod Koul
623e13c6d14SVinod Koul	psci {
624e13c6d14SVinod Koul		compatible = "arm,psci-1.0";
625e13c6d14SVinod Koul		method = "smc";
626b2e3f897SDanny Lin
6275ca45690SKrzysztof Kozlowski		CPU_PD0: power-domain-cpu0 {
628b2e3f897SDanny Lin			#power-domain-cells = <0>;
629b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
630b2e3f897SDanny Lin			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
631b2e3f897SDanny Lin		};
632b2e3f897SDanny Lin
6335ca45690SKrzysztof Kozlowski		CPU_PD1: power-domain-cpu1 {
634b2e3f897SDanny Lin			#power-domain-cells = <0>;
635b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
636b2e3f897SDanny Lin			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
637b2e3f897SDanny Lin		};
638b2e3f897SDanny Lin
6395ca45690SKrzysztof Kozlowski		CPU_PD2: power-domain-cpu2 {
640b2e3f897SDanny Lin			#power-domain-cells = <0>;
641b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
642b2e3f897SDanny Lin			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
643b2e3f897SDanny Lin		};
644b2e3f897SDanny Lin
6455ca45690SKrzysztof Kozlowski		CPU_PD3: power-domain-cpu3 {
646b2e3f897SDanny Lin			#power-domain-cells = <0>;
647b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
648b2e3f897SDanny Lin			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
649b2e3f897SDanny Lin		};
650b2e3f897SDanny Lin
6515ca45690SKrzysztof Kozlowski		CPU_PD4: power-domain-cpu4 {
652b2e3f897SDanny Lin			#power-domain-cells = <0>;
653b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
654b2e3f897SDanny Lin			domain-idle-states = <&BIG_CPU_SLEEP_0>;
655b2e3f897SDanny Lin		};
656b2e3f897SDanny Lin
6575ca45690SKrzysztof Kozlowski		CPU_PD5: power-domain-cpu5 {
658b2e3f897SDanny Lin			#power-domain-cells = <0>;
659b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
660b2e3f897SDanny Lin			domain-idle-states = <&BIG_CPU_SLEEP_0>;
661b2e3f897SDanny Lin		};
662b2e3f897SDanny Lin
6635ca45690SKrzysztof Kozlowski		CPU_PD6: power-domain-cpu6 {
664b2e3f897SDanny Lin			#power-domain-cells = <0>;
665b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
666b2e3f897SDanny Lin			domain-idle-states = <&BIG_CPU_SLEEP_0>;
667b2e3f897SDanny Lin		};
668b2e3f897SDanny Lin
6695ca45690SKrzysztof Kozlowski		CPU_PD7: power-domain-cpu7 {
670b2e3f897SDanny Lin			#power-domain-cells = <0>;
671b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
672b2e3f897SDanny Lin			domain-idle-states = <&BIG_CPU_SLEEP_0>;
673b2e3f897SDanny Lin		};
674b2e3f897SDanny Lin
6755ca45690SKrzysztof Kozlowski		CLUSTER_PD: power-domain-cpu-cluster0 {
676b2e3f897SDanny Lin			#power-domain-cells = <0>;
677b2e3f897SDanny Lin			domain-idle-states = <&CLUSTER_SLEEP_0>;
678b2e3f897SDanny Lin		};
679e13c6d14SVinod Koul	};
680e13c6d14SVinod Koul
681912c373aSVinod Koul	reserved-memory {
682912c373aSVinod Koul		#address-cells = <2>;
683912c373aSVinod Koul		#size-cells = <2>;
684912c373aSVinod Koul		ranges;
685912c373aSVinod Koul
686912c373aSVinod Koul		hyp_mem: memory@85700000 {
687912c373aSVinod Koul			reg = <0x0 0x85700000 0x0 0x600000>;
688912c373aSVinod Koul			no-map;
689912c373aSVinod Koul		};
690912c373aSVinod Koul
691912c373aSVinod Koul		xbl_mem: memory@85d00000 {
692912c373aSVinod Koul			reg = <0x0 0x85d00000 0x0 0x140000>;
693912c373aSVinod Koul			no-map;
694912c373aSVinod Koul		};
695912c373aSVinod Koul
696912c373aSVinod Koul		aop_mem: memory@85f00000 {
697912c373aSVinod Koul			reg = <0x0 0x85f00000 0x0 0x20000>;
698912c373aSVinod Koul			no-map;
699912c373aSVinod Koul		};
700912c373aSVinod Koul
701912c373aSVinod Koul		aop_cmd_db: memory@85f20000 {
702912c373aSVinod Koul			compatible = "qcom,cmd-db";
703912c373aSVinod Koul			reg = <0x0 0x85f20000 0x0 0x20000>;
704912c373aSVinod Koul			no-map;
705912c373aSVinod Koul		};
706912c373aSVinod Koul
707912c373aSVinod Koul		smem_mem: memory@86000000 {
708912c373aSVinod Koul			reg = <0x0 0x86000000 0x0 0x200000>;
709912c373aSVinod Koul			no-map;
710912c373aSVinod Koul		};
711912c373aSVinod Koul
712912c373aSVinod Koul		tz_mem: memory@86200000 {
713912c373aSVinod Koul			reg = <0x0 0x86200000 0x0 0x3900000>;
714912c373aSVinod Koul			no-map;
715912c373aSVinod Koul		};
716912c373aSVinod Koul
717912c373aSVinod Koul		rmtfs_mem: memory@89b00000 {
718912c373aSVinod Koul			compatible = "qcom,rmtfs-mem";
719912c373aSVinod Koul			reg = <0x0 0x89b00000 0x0 0x200000>;
720912c373aSVinod Koul			no-map;
721912c373aSVinod Koul
722912c373aSVinod Koul			qcom,client-id = <1>;
723912c373aSVinod Koul			qcom,vmid = <15>;
724912c373aSVinod Koul		};
725912c373aSVinod Koul
726912c373aSVinod Koul		camera_mem: memory@8b700000 {
727912c373aSVinod Koul			reg = <0x0 0x8b700000 0x0 0x500000>;
728912c373aSVinod Koul			no-map;
729912c373aSVinod Koul		};
730912c373aSVinod Koul
731912c373aSVinod Koul		wlan_mem: memory@8bc00000 {
732912c373aSVinod Koul			reg = <0x0 0x8bc00000 0x0 0x180000>;
733912c373aSVinod Koul			no-map;
734912c373aSVinod Koul		};
735912c373aSVinod Koul
736912c373aSVinod Koul		npu_mem: memory@8bd80000 {
737912c373aSVinod Koul			reg = <0x0 0x8bd80000 0x0 0x80000>;
738912c373aSVinod Koul			no-map;
739912c373aSVinod Koul		};
740912c373aSVinod Koul
741912c373aSVinod Koul		adsp_mem: memory@8be00000 {
742912c373aSVinod Koul			reg = <0x0 0x8be00000 0x0 0x1a00000>;
743912c373aSVinod Koul			no-map;
744912c373aSVinod Koul		};
745912c373aSVinod Koul
746912c373aSVinod Koul		mpss_mem: memory@8d800000 {
747912c373aSVinod Koul			reg = <0x0 0x8d800000 0x0 0x9600000>;
748912c373aSVinod Koul			no-map;
749912c373aSVinod Koul		};
750912c373aSVinod Koul
751912c373aSVinod Koul		venus_mem: memory@96e00000 {
752912c373aSVinod Koul			reg = <0x0 0x96e00000 0x0 0x500000>;
753912c373aSVinod Koul			no-map;
754912c373aSVinod Koul		};
755912c373aSVinod Koul
756912c373aSVinod Koul		slpi_mem: memory@97300000 {
757912c373aSVinod Koul			reg = <0x0 0x97300000 0x0 0x1400000>;
758912c373aSVinod Koul			no-map;
759912c373aSVinod Koul		};
760912c373aSVinod Koul
761912c373aSVinod Koul		ipa_fw_mem: memory@98700000 {
762912c373aSVinod Koul			reg = <0x0 0x98700000 0x0 0x10000>;
763912c373aSVinod Koul			no-map;
764912c373aSVinod Koul		};
765912c373aSVinod Koul
766912c373aSVinod Koul		ipa_gsi_mem: memory@98710000 {
767912c373aSVinod Koul			reg = <0x0 0x98710000 0x0 0x5000>;
768912c373aSVinod Koul			no-map;
769912c373aSVinod Koul		};
770912c373aSVinod Koul
771912c373aSVinod Koul		gpu_mem: memory@98715000 {
772912c373aSVinod Koul			reg = <0x0 0x98715000 0x0 0x2000>;
773912c373aSVinod Koul			no-map;
774912c373aSVinod Koul		};
775912c373aSVinod Koul
776912c373aSVinod Koul		spss_mem: memory@98800000 {
777912c373aSVinod Koul			reg = <0x0 0x98800000 0x0 0x100000>;
778912c373aSVinod Koul			no-map;
779912c373aSVinod Koul		};
780912c373aSVinod Koul
781912c373aSVinod Koul		cdsp_mem: memory@98900000 {
782912c373aSVinod Koul			reg = <0x0 0x98900000 0x0 0x1400000>;
783912c373aSVinod Koul			no-map;
784912c373aSVinod Koul		};
785912c373aSVinod Koul
786912c373aSVinod Koul		qseecom_mem: memory@9e400000 {
787912c373aSVinod Koul			reg = <0x0 0x9e400000 0x0 0x1400000>;
788912c373aSVinod Koul			no-map;
789912c373aSVinod Koul		};
790912c373aSVinod Koul	};
791912c373aSVinod Koul
792d8cf9372SVinod Koul	smem {
793d8cf9372SVinod Koul		compatible = "qcom,smem";
794d8cf9372SVinod Koul		memory-region = <&smem_mem>;
795d8cf9372SVinod Koul		hwlocks = <&tcsr_mutex 3>;
796d8cf9372SVinod Koul	};
797d8cf9372SVinod Koul
79861025b81SSibi Sankar	smp2p-cdsp {
79961025b81SSibi Sankar		compatible = "qcom,smp2p";
80061025b81SSibi Sankar		qcom,smem = <94>, <432>;
80161025b81SSibi Sankar
80261025b81SSibi Sankar		interrupts = <GIC_SPI 576 IRQ_TYPE_EDGE_RISING>;
80361025b81SSibi Sankar
80461025b81SSibi Sankar		mboxes = <&apss_shared 6>;
80561025b81SSibi Sankar
80661025b81SSibi Sankar		qcom,local-pid = <0>;
80761025b81SSibi Sankar		qcom,remote-pid = <5>;
80861025b81SSibi Sankar
80961025b81SSibi Sankar		cdsp_smp2p_out: master-kernel {
81061025b81SSibi Sankar			qcom,entry-name = "master-kernel";
81161025b81SSibi Sankar			#qcom,smem-state-cells = <1>;
81261025b81SSibi Sankar		};
81361025b81SSibi Sankar
81461025b81SSibi Sankar		cdsp_smp2p_in: slave-kernel {
81561025b81SSibi Sankar			qcom,entry-name = "slave-kernel";
81661025b81SSibi Sankar
81761025b81SSibi Sankar			interrupt-controller;
81861025b81SSibi Sankar			#interrupt-cells = <2>;
81961025b81SSibi Sankar		};
82061025b81SSibi Sankar	};
82161025b81SSibi Sankar
82261025b81SSibi Sankar	smp2p-lpass {
82361025b81SSibi Sankar		compatible = "qcom,smp2p";
82461025b81SSibi Sankar		qcom,smem = <443>, <429>;
82561025b81SSibi Sankar
82661025b81SSibi Sankar		interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
82761025b81SSibi Sankar
82861025b81SSibi Sankar		mboxes = <&apss_shared 10>;
82961025b81SSibi Sankar
83061025b81SSibi Sankar		qcom,local-pid = <0>;
83161025b81SSibi Sankar		qcom,remote-pid = <2>;
83261025b81SSibi Sankar
83361025b81SSibi Sankar		adsp_smp2p_out: master-kernel {
83461025b81SSibi Sankar			qcom,entry-name = "master-kernel";
83561025b81SSibi Sankar			#qcom,smem-state-cells = <1>;
83661025b81SSibi Sankar		};
83761025b81SSibi Sankar
83861025b81SSibi Sankar		adsp_smp2p_in: slave-kernel {
83961025b81SSibi Sankar			qcom,entry-name = "slave-kernel";
84061025b81SSibi Sankar
84161025b81SSibi Sankar			interrupt-controller;
84261025b81SSibi Sankar			#interrupt-cells = <2>;
84361025b81SSibi Sankar		};
84461025b81SSibi Sankar	};
84561025b81SSibi Sankar
84661025b81SSibi Sankar	smp2p-mpss {
84761025b81SSibi Sankar		compatible = "qcom,smp2p";
84861025b81SSibi Sankar		qcom,smem = <435>, <428>;
84961025b81SSibi Sankar
85061025b81SSibi Sankar		interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>;
85161025b81SSibi Sankar
85261025b81SSibi Sankar		mboxes = <&apss_shared 14>;
85361025b81SSibi Sankar
85461025b81SSibi Sankar		qcom,local-pid = <0>;
85561025b81SSibi Sankar		qcom,remote-pid = <1>;
85661025b81SSibi Sankar
85761025b81SSibi Sankar		modem_smp2p_out: master-kernel {
85861025b81SSibi Sankar			qcom,entry-name = "master-kernel";
85961025b81SSibi Sankar			#qcom,smem-state-cells = <1>;
86061025b81SSibi Sankar		};
86161025b81SSibi Sankar
86261025b81SSibi Sankar		modem_smp2p_in: slave-kernel {
86361025b81SSibi Sankar			qcom,entry-name = "slave-kernel";
86461025b81SSibi Sankar
86561025b81SSibi Sankar			interrupt-controller;
86661025b81SSibi Sankar			#interrupt-cells = <2>;
86761025b81SSibi Sankar		};
86861025b81SSibi Sankar	};
86961025b81SSibi Sankar
87061025b81SSibi Sankar	smp2p-slpi {
87161025b81SSibi Sankar		compatible = "qcom,smp2p";
87261025b81SSibi Sankar		qcom,smem = <481>, <430>;
87361025b81SSibi Sankar
87461025b81SSibi Sankar		interrupts = <GIC_SPI 172 IRQ_TYPE_EDGE_RISING>;
87561025b81SSibi Sankar
87661025b81SSibi Sankar		mboxes = <&apss_shared 26>;
87761025b81SSibi Sankar
87861025b81SSibi Sankar		qcom,local-pid = <0>;
87961025b81SSibi Sankar		qcom,remote-pid = <3>;
88061025b81SSibi Sankar
88161025b81SSibi Sankar		slpi_smp2p_out: master-kernel {
88261025b81SSibi Sankar			qcom,entry-name = "master-kernel";
88361025b81SSibi Sankar			#qcom,smem-state-cells = <1>;
88461025b81SSibi Sankar		};
88561025b81SSibi Sankar
88661025b81SSibi Sankar		slpi_smp2p_in: slave-kernel {
88761025b81SSibi Sankar			qcom,entry-name = "slave-kernel";
88861025b81SSibi Sankar
88961025b81SSibi Sankar			interrupt-controller;
89061025b81SSibi Sankar			#interrupt-cells = <2>;
89161025b81SSibi Sankar		};
89261025b81SSibi Sankar	};
89361025b81SSibi Sankar
894e13c6d14SVinod Koul	soc: soc@0 {
895e13c6d14SVinod Koul		#address-cells = <2>;
896e13c6d14SVinod Koul		#size-cells = <2>;
897e13c6d14SVinod Koul		ranges = <0 0 0 0 0x10 0>;
898e13c6d14SVinod Koul		dma-ranges = <0 0 0 0 0x10 0>;
899e13c6d14SVinod Koul		compatible = "simple-bus";
900e13c6d14SVinod Koul
901e13c6d14SVinod Koul		gcc: clock-controller@100000 {
902e13c6d14SVinod Koul			compatible = "qcom,gcc-sm8150";
903e13c6d14SVinod Koul			reg = <0x0 0x00100000 0x0 0x1f0000>;
904e13c6d14SVinod Koul			#clock-cells = <1>;
905e13c6d14SVinod Koul			#reset-cells = <1>;
906e13c6d14SVinod Koul			#power-domain-cells = <1>;
907e13c6d14SVinod Koul			clock-names = "bi_tcxo",
908e13c6d14SVinod Koul				      "sleep_clk";
909e13c6d14SVinod Koul			clocks = <&rpmhcc RPMH_CXO_CLK>,
910e13c6d14SVinod Koul				 <&sleep_clk>;
911e13c6d14SVinod Koul		};
912e13c6d14SVinod Koul
91305006290SFelipe Balbi		gpi_dma0: dma-controller@800000 {
914e7e24786SRichard Acayan			compatible = "qcom,sm8150-gpi-dma", "qcom,sdm845-gpi-dma";
915f6973229SKonrad Dybcio			reg = <0 0x00800000 0 0x60000>;
91605006290SFelipe Balbi			interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
91705006290SFelipe Balbi				     <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
91805006290SFelipe Balbi				     <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
91905006290SFelipe Balbi				     <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
92005006290SFelipe Balbi				     <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
92105006290SFelipe Balbi				     <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
92205006290SFelipe Balbi				     <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
92305006290SFelipe Balbi				     <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
92405006290SFelipe Balbi				     <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
92505006290SFelipe Balbi				     <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
92605006290SFelipe Balbi				     <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
92705006290SFelipe Balbi				     <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
92805006290SFelipe Balbi				     <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>;
92905006290SFelipe Balbi			dma-channels = <13>;
93005006290SFelipe Balbi			dma-channel-mask = <0xfa>;
93105006290SFelipe Balbi			iommus = <&apps_smmu 0x00d6 0x0>;
93205006290SFelipe Balbi			#dma-cells = <3>;
93305006290SFelipe Balbi			status = "disabled";
93405006290SFelipe Balbi		};
93505006290SFelipe Balbi
93605f333b7SVinod Koul		ethernet: ethernet@20000 {
93705f333b7SVinod Koul			compatible = "qcom,sm8150-ethqos";
93805f333b7SVinod Koul			reg = <0x0 0x00020000 0x0 0x10000>,
93905f333b7SVinod Koul			      <0x0 0x00036000 0x0 0x100>;
94005f333b7SVinod Koul			reg-names = "stmmaceth", "rgmii";
94105f333b7SVinod Koul			clock-names = "stmmaceth", "pclk", "ptp_ref", "rgmii";
94205f333b7SVinod Koul			clocks = <&gcc GCC_EMAC_AXI_CLK>,
94305f333b7SVinod Koul				<&gcc GCC_EMAC_SLV_AHB_CLK>,
94405f333b7SVinod Koul				<&gcc GCC_EMAC_PTP_CLK>,
94505f333b7SVinod Koul				<&gcc GCC_EMAC_RGMII_CLK>;
94605f333b7SVinod Koul			interrupts = <GIC_SPI 689 IRQ_TYPE_LEVEL_HIGH>,
94705f333b7SVinod Koul				     <GIC_SPI 699 IRQ_TYPE_LEVEL_HIGH>;
94805f333b7SVinod Koul			interrupt-names = "macirq", "eth_lpi";
94905f333b7SVinod Koul
95005f333b7SVinod Koul			power-domains = <&gcc EMAC_GDSC>;
95105f333b7SVinod Koul			resets = <&gcc GCC_EMAC_BCR>;
95205f333b7SVinod Koul
95351f748c6SKonrad Dybcio			iommus = <&apps_smmu 0x3c0 0x0>;
95405f333b7SVinod Koul
95505f333b7SVinod Koul			snps,tso;
95605f333b7SVinod Koul			rx-fifo-depth = <4096>;
95705f333b7SVinod Koul			tx-fifo-depth = <4096>;
95805f333b7SVinod Koul
95905f333b7SVinod Koul			status = "disabled";
96005f333b7SVinod Koul		};
96105f333b7SVinod Koul
962b53ae6b6SKonrad Dybcio		qfprom: efuse@784000 {
963b53ae6b6SKonrad Dybcio			compatible = "qcom,sm8150-qfprom", "qcom,qfprom";
964b53ae6b6SKonrad Dybcio			reg = <0 0x00784000 0 0x8ff>;
965b53ae6b6SKonrad Dybcio			#address-cells = <1>;
966b53ae6b6SKonrad Dybcio			#size-cells = <1>;
967b53ae6b6SKonrad Dybcio
968b53ae6b6SKonrad Dybcio			gpu_speed_bin: gpu_speed_bin@133 {
969b53ae6b6SKonrad Dybcio				reg = <0x133 0x1>;
970b53ae6b6SKonrad Dybcio				bits = <5 3>;
971b53ae6b6SKonrad Dybcio			};
972b53ae6b6SKonrad Dybcio		};
97305f333b7SVinod Koul
9749cf3ebd1SCaleb Connolly		qupv3_id_0: geniqup@8c0000 {
9759cf3ebd1SCaleb Connolly			compatible = "qcom,geni-se-qup";
9769cf3ebd1SCaleb Connolly			reg = <0x0 0x008c0000 0x0 0x6000>;
9779cf3ebd1SCaleb Connolly			clock-names = "m-ahb", "s-ahb";
9789cf3ebd1SCaleb Connolly			clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>,
9799cf3ebd1SCaleb Connolly				 <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>;
9809cf3ebd1SCaleb Connolly			iommus = <&apps_smmu 0xc3 0x0>;
9819cf3ebd1SCaleb Connolly			#address-cells = <2>;
9829cf3ebd1SCaleb Connolly			#size-cells = <2>;
9839cf3ebd1SCaleb Connolly			ranges;
9849cf3ebd1SCaleb Connolly			status = "disabled";
98581bee695SCaleb Connolly
98681bee695SCaleb Connolly			i2c0: i2c@880000 {
98781bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
98881bee695SCaleb Connolly				reg = <0 0x00880000 0 0x4000>;
98981bee695SCaleb Connolly				clock-names = "se";
99081bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
991abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 0 QCOM_GPI_I2C>,
992abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 0 QCOM_GPI_I2C>;
993abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
99481bee695SCaleb Connolly				pinctrl-names = "default";
99581bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c0_default>;
99681bee695SCaleb Connolly				interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
99781bee695SCaleb Connolly				#address-cells = <1>;
99881bee695SCaleb Connolly				#size-cells = <0>;
99981bee695SCaleb Connolly				status = "disabled";
100081bee695SCaleb Connolly			};
100181bee695SCaleb Connolly
1002129e1c96SFelipe Balbi			spi0: spi@880000 {
1003129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1004f6973229SKonrad Dybcio				reg = <0 0x00880000 0 0x4000>;
1005129e1c96SFelipe Balbi				reg-names = "se";
1006129e1c96SFelipe Balbi				clock-names = "se";
1007129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
1008abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 0 QCOM_GPI_SPI>,
1009abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 0 QCOM_GPI_SPI>;
1010abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1011129e1c96SFelipe Balbi				pinctrl-names = "default";
1012129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi0_default>;
1013129e1c96SFelipe Balbi				interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
1014129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1015129e1c96SFelipe Balbi				#address-cells = <1>;
1016129e1c96SFelipe Balbi				#size-cells = <0>;
1017129e1c96SFelipe Balbi				status = "disabled";
1018129e1c96SFelipe Balbi			};
1019129e1c96SFelipe Balbi
102081bee695SCaleb Connolly			i2c1: i2c@884000 {
102181bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
102281bee695SCaleb Connolly				reg = <0 0x00884000 0 0x4000>;
102381bee695SCaleb Connolly				clock-names = "se";
102481bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
1025abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 1 QCOM_GPI_I2C>,
1026abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 1 QCOM_GPI_I2C>;
1027abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
102881bee695SCaleb Connolly				pinctrl-names = "default";
102981bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c1_default>;
103081bee695SCaleb Connolly				interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
103181bee695SCaleb Connolly				#address-cells = <1>;
103281bee695SCaleb Connolly				#size-cells = <0>;
103381bee695SCaleb Connolly				status = "disabled";
103481bee695SCaleb Connolly			};
103581bee695SCaleb Connolly
1036129e1c96SFelipe Balbi			spi1: spi@884000 {
1037129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1038f6973229SKonrad Dybcio				reg = <0 0x00884000 0 0x4000>;
1039129e1c96SFelipe Balbi				reg-names = "se";
1040129e1c96SFelipe Balbi				clock-names = "se";
1041129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
1042abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 1 QCOM_GPI_SPI>,
1043abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 1 QCOM_GPI_SPI>;
1044abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1045129e1c96SFelipe Balbi				pinctrl-names = "default";
1046129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi1_default>;
1047129e1c96SFelipe Balbi				interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
1048129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1049129e1c96SFelipe Balbi				#address-cells = <1>;
1050129e1c96SFelipe Balbi				#size-cells = <0>;
1051129e1c96SFelipe Balbi				status = "disabled";
1052129e1c96SFelipe Balbi			};
1053129e1c96SFelipe Balbi
105481bee695SCaleb Connolly			i2c2: i2c@888000 {
105581bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
105681bee695SCaleb Connolly				reg = <0 0x00888000 0 0x4000>;
105781bee695SCaleb Connolly				clock-names = "se";
105881bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1059abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 2 QCOM_GPI_I2C>,
1060abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 2 QCOM_GPI_I2C>;
1061abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
106281bee695SCaleb Connolly				pinctrl-names = "default";
106381bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c2_default>;
106481bee695SCaleb Connolly				interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
106581bee695SCaleb Connolly				#address-cells = <1>;
106681bee695SCaleb Connolly				#size-cells = <0>;
106781bee695SCaleb Connolly				status = "disabled";
106881bee695SCaleb Connolly			};
106981bee695SCaleb Connolly
1070129e1c96SFelipe Balbi			spi2: spi@888000 {
1071129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1072f6973229SKonrad Dybcio				reg = <0 0x00888000 0 0x4000>;
1073129e1c96SFelipe Balbi				reg-names = "se";
1074129e1c96SFelipe Balbi				clock-names = "se";
1075129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1076abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 2 QCOM_GPI_SPI>,
1077abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 2 QCOM_GPI_SPI>;
1078abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1079129e1c96SFelipe Balbi				pinctrl-names = "default";
1080129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi2_default>;
1081129e1c96SFelipe Balbi				interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
1082129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1083129e1c96SFelipe Balbi				#address-cells = <1>;
1084129e1c96SFelipe Balbi				#size-cells = <0>;
1085129e1c96SFelipe Balbi				status = "disabled";
1086129e1c96SFelipe Balbi			};
1087129e1c96SFelipe Balbi
108881bee695SCaleb Connolly			i2c3: i2c@88c000 {
108981bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
109081bee695SCaleb Connolly				reg = <0 0x0088c000 0 0x4000>;
109181bee695SCaleb Connolly				clock-names = "se";
109281bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1093abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 3 QCOM_GPI_I2C>,
1094abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 3 QCOM_GPI_I2C>;
1095abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
109681bee695SCaleb Connolly				pinctrl-names = "default";
109781bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c3_default>;
109881bee695SCaleb Connolly				interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
109981bee695SCaleb Connolly				#address-cells = <1>;
110081bee695SCaleb Connolly				#size-cells = <0>;
110181bee695SCaleb Connolly				status = "disabled";
110281bee695SCaleb Connolly			};
110381bee695SCaleb Connolly
1104129e1c96SFelipe Balbi			spi3: spi@88c000 {
1105129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1106f6973229SKonrad Dybcio				reg = <0 0x0088c000 0 0x4000>;
1107129e1c96SFelipe Balbi				reg-names = "se";
1108129e1c96SFelipe Balbi				clock-names = "se";
1109129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1110abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 3 QCOM_GPI_SPI>,
1111abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 3 QCOM_GPI_SPI>;
1112abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1113129e1c96SFelipe Balbi				pinctrl-names = "default";
1114129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi3_default>;
1115129e1c96SFelipe Balbi				interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
1116129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1117129e1c96SFelipe Balbi				#address-cells = <1>;
1118129e1c96SFelipe Balbi				#size-cells = <0>;
1119129e1c96SFelipe Balbi				status = "disabled";
1120129e1c96SFelipe Balbi			};
1121129e1c96SFelipe Balbi
112281bee695SCaleb Connolly			i2c4: i2c@890000 {
112381bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
112481bee695SCaleb Connolly				reg = <0 0x00890000 0 0x4000>;
112581bee695SCaleb Connolly				clock-names = "se";
112681bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1127abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 4 QCOM_GPI_I2C>,
1128abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 4 QCOM_GPI_I2C>;
1129abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
113081bee695SCaleb Connolly				pinctrl-names = "default";
113181bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c4_default>;
113281bee695SCaleb Connolly				interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
113381bee695SCaleb Connolly				#address-cells = <1>;
113481bee695SCaleb Connolly				#size-cells = <0>;
113581bee695SCaleb Connolly				status = "disabled";
113681bee695SCaleb Connolly			};
113781bee695SCaleb Connolly
1138129e1c96SFelipe Balbi			spi4: spi@890000 {
1139129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1140f6973229SKonrad Dybcio				reg = <0 0x00890000 0 0x4000>;
1141129e1c96SFelipe Balbi				reg-names = "se";
1142129e1c96SFelipe Balbi				clock-names = "se";
1143129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1144abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 4 QCOM_GPI_SPI>,
1145abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 4 QCOM_GPI_SPI>;
1146abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1147129e1c96SFelipe Balbi				pinctrl-names = "default";
1148129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi4_default>;
1149129e1c96SFelipe Balbi				interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
1150129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1151129e1c96SFelipe Balbi				#address-cells = <1>;
1152129e1c96SFelipe Balbi				#size-cells = <0>;
1153129e1c96SFelipe Balbi				status = "disabled";
1154129e1c96SFelipe Balbi			};
1155129e1c96SFelipe Balbi
115681bee695SCaleb Connolly			i2c5: i2c@894000 {
115781bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
115881bee695SCaleb Connolly				reg = <0 0x00894000 0 0x4000>;
115981bee695SCaleb Connolly				clock-names = "se";
116081bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1161abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 5 QCOM_GPI_I2C>,
1162abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 5 QCOM_GPI_I2C>;
1163abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
116481bee695SCaleb Connolly				pinctrl-names = "default";
116581bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c5_default>;
116681bee695SCaleb Connolly				interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
116781bee695SCaleb Connolly				#address-cells = <1>;
116881bee695SCaleb Connolly				#size-cells = <0>;
116981bee695SCaleb Connolly				status = "disabled";
117081bee695SCaleb Connolly			};
117181bee695SCaleb Connolly
1172129e1c96SFelipe Balbi			spi5: spi@894000 {
1173129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1174f6973229SKonrad Dybcio				reg = <0 0x00894000 0 0x4000>;
1175129e1c96SFelipe Balbi				reg-names = "se";
1176129e1c96SFelipe Balbi				clock-names = "se";
1177129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1178abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 5 QCOM_GPI_SPI>,
1179abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 5 QCOM_GPI_SPI>;
1180abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1181129e1c96SFelipe Balbi				pinctrl-names = "default";
1182129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi5_default>;
1183129e1c96SFelipe Balbi				interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
1184129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1185129e1c96SFelipe Balbi				#address-cells = <1>;
1186129e1c96SFelipe Balbi				#size-cells = <0>;
1187129e1c96SFelipe Balbi				status = "disabled";
1188129e1c96SFelipe Balbi			};
1189129e1c96SFelipe Balbi
119081bee695SCaleb Connolly			i2c6: i2c@898000 {
119181bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
119281bee695SCaleb Connolly				reg = <0 0x00898000 0 0x4000>;
119381bee695SCaleb Connolly				clock-names = "se";
119481bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
1195abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 6 QCOM_GPI_I2C>,
1196abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 6 QCOM_GPI_I2C>;
1197abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
119881bee695SCaleb Connolly				pinctrl-names = "default";
119981bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c6_default>;
120081bee695SCaleb Connolly				interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
120181bee695SCaleb Connolly				#address-cells = <1>;
120281bee695SCaleb Connolly				#size-cells = <0>;
120381bee695SCaleb Connolly				status = "disabled";
120481bee695SCaleb Connolly			};
120581bee695SCaleb Connolly
1206129e1c96SFelipe Balbi			spi6: spi@898000 {
1207129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1208f6973229SKonrad Dybcio				reg = <0 0x00898000 0 0x4000>;
1209129e1c96SFelipe Balbi				reg-names = "se";
1210129e1c96SFelipe Balbi				clock-names = "se";
1211129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
1212abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 6 QCOM_GPI_SPI>,
1213abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 6 QCOM_GPI_SPI>;
1214abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1215129e1c96SFelipe Balbi				pinctrl-names = "default";
1216129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi6_default>;
1217129e1c96SFelipe Balbi				interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
1218129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1219129e1c96SFelipe Balbi				#address-cells = <1>;
1220129e1c96SFelipe Balbi				#size-cells = <0>;
1221129e1c96SFelipe Balbi				status = "disabled";
1222129e1c96SFelipe Balbi			};
1223129e1c96SFelipe Balbi
122481bee695SCaleb Connolly			i2c7: i2c@89c000 {
122581bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
122681bee695SCaleb Connolly				reg = <0 0x0089c000 0 0x4000>;
122781bee695SCaleb Connolly				clock-names = "se";
122881bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
1229abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 7 QCOM_GPI_I2C>,
1230abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 7 QCOM_GPI_I2C>;
1231abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
123281bee695SCaleb Connolly				pinctrl-names = "default";
123381bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c7_default>;
1234*f9568d22SZeyan Li				interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
123581bee695SCaleb Connolly				#address-cells = <1>;
123681bee695SCaleb Connolly				#size-cells = <0>;
123781bee695SCaleb Connolly				status = "disabled";
123881bee695SCaleb Connolly			};
123981bee695SCaleb Connolly
1240129e1c96SFelipe Balbi			spi7: spi@89c000 {
1241129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1242f6973229SKonrad Dybcio				reg = <0 0x0089c000 0 0x4000>;
1243129e1c96SFelipe Balbi				reg-names = "se";
1244129e1c96SFelipe Balbi				clock-names = "se";
1245129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
1246abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 7 QCOM_GPI_SPI>,
1247abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 7 QCOM_GPI_SPI>;
1248abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1249129e1c96SFelipe Balbi				pinctrl-names = "default";
1250129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi7_default>;
1251129e1c96SFelipe Balbi				interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
1252129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1253129e1c96SFelipe Balbi				#address-cells = <1>;
1254129e1c96SFelipe Balbi				#size-cells = <0>;
1255129e1c96SFelipe Balbi				status = "disabled";
1256129e1c96SFelipe Balbi			};
12579cf3ebd1SCaleb Connolly		};
12589cf3ebd1SCaleb Connolly
125905006290SFelipe Balbi		gpi_dma1: dma-controller@a00000 {
1260e7e24786SRichard Acayan			compatible = "qcom,sm8150-gpi-dma", "qcom,sdm845-gpi-dma";
1261f6973229SKonrad Dybcio			reg = <0 0x00a00000 0 0x60000>;
126205006290SFelipe Balbi			interrupts = <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
126305006290SFelipe Balbi				     <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>,
126405006290SFelipe Balbi				     <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>,
126505006290SFelipe Balbi				     <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>,
126605006290SFelipe Balbi				     <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>,
126705006290SFelipe Balbi				     <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>,
126805006290SFelipe Balbi				     <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
126905006290SFelipe Balbi				     <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
127005006290SFelipe Balbi				     <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
127105006290SFelipe Balbi				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
127205006290SFelipe Balbi				     <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
127305006290SFelipe Balbi				     <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
127405006290SFelipe Balbi				     <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
127505006290SFelipe Balbi			dma-channels = <13>;
127605006290SFelipe Balbi			dma-channel-mask = <0xfa>;
127705006290SFelipe Balbi			iommus = <&apps_smmu 0x0616 0x0>;
127805006290SFelipe Balbi			#dma-cells = <3>;
127905006290SFelipe Balbi			status = "disabled";
128005006290SFelipe Balbi		};
128105006290SFelipe Balbi
1282e13c6d14SVinod Koul		qupv3_id_1: geniqup@ac0000 {
1283e13c6d14SVinod Koul			compatible = "qcom,geni-se-qup";
1284e13c6d14SVinod Koul			reg = <0x0 0x00ac0000 0x0 0x6000>;
1285e13c6d14SVinod Koul			clock-names = "m-ahb", "s-ahb";
1286d6f55763SVinod Koul			clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>,
1287d6f55763SVinod Koul				 <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>;
12889cf3ebd1SCaleb Connolly			iommus = <&apps_smmu 0x603 0x0>;
1289e13c6d14SVinod Koul			#address-cells = <2>;
1290e13c6d14SVinod Koul			#size-cells = <2>;
1291e13c6d14SVinod Koul			ranges;
1292e13c6d14SVinod Koul			status = "disabled";
1293e13c6d14SVinod Koul
129481bee695SCaleb Connolly			i2c8: i2c@a80000 {
129581bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
129681bee695SCaleb Connolly				reg = <0 0x00a80000 0 0x4000>;
129781bee695SCaleb Connolly				clock-names = "se";
129881bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1299abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 0 QCOM_GPI_I2C>,
1300abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 0 QCOM_GPI_I2C>;
1301abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
130281bee695SCaleb Connolly				pinctrl-names = "default";
130381bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c8_default>;
130481bee695SCaleb Connolly				interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
130581bee695SCaleb Connolly				#address-cells = <1>;
130681bee695SCaleb Connolly				#size-cells = <0>;
130781bee695SCaleb Connolly				status = "disabled";
130881bee695SCaleb Connolly			};
130981bee695SCaleb Connolly
1310129e1c96SFelipe Balbi			spi8: spi@a80000 {
1311129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1312f6973229SKonrad Dybcio				reg = <0 0x00a80000 0 0x4000>;
1313129e1c96SFelipe Balbi				reg-names = "se";
1314129e1c96SFelipe Balbi				clock-names = "se";
1315129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1316abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 0 QCOM_GPI_SPI>,
1317abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 0 QCOM_GPI_SPI>;
1318abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1319129e1c96SFelipe Balbi				pinctrl-names = "default";
1320129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi8_default>;
1321129e1c96SFelipe Balbi				interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1322129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1323129e1c96SFelipe Balbi				#address-cells = <1>;
1324129e1c96SFelipe Balbi				#size-cells = <0>;
1325129e1c96SFelipe Balbi				status = "disabled";
1326129e1c96SFelipe Balbi			};
1327129e1c96SFelipe Balbi
132881bee695SCaleb Connolly			i2c9: i2c@a84000 {
132981bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
133081bee695SCaleb Connolly				reg = <0 0x00a84000 0 0x4000>;
133181bee695SCaleb Connolly				clock-names = "se";
133281bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1333abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 1 QCOM_GPI_I2C>,
1334abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 1 QCOM_GPI_I2C>;
1335abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
133681bee695SCaleb Connolly				pinctrl-names = "default";
133781bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c9_default>;
133881bee695SCaleb Connolly				interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
133981bee695SCaleb Connolly				#address-cells = <1>;
134081bee695SCaleb Connolly				#size-cells = <0>;
134181bee695SCaleb Connolly				status = "disabled";
134281bee695SCaleb Connolly			};
134381bee695SCaleb Connolly
1344129e1c96SFelipe Balbi			spi9: spi@a84000 {
1345129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1346f6973229SKonrad Dybcio				reg = <0 0x00a84000 0 0x4000>;
1347129e1c96SFelipe Balbi				reg-names = "se";
1348129e1c96SFelipe Balbi				clock-names = "se";
1349129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1350abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 1 QCOM_GPI_SPI>,
1351abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 1 QCOM_GPI_SPI>;
1352abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1353129e1c96SFelipe Balbi				pinctrl-names = "default";
1354129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi9_default>;
1355129e1c96SFelipe Balbi				interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1356129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1357129e1c96SFelipe Balbi				#address-cells = <1>;
1358129e1c96SFelipe Balbi				#size-cells = <0>;
1359129e1c96SFelipe Balbi				status = "disabled";
1360129e1c96SFelipe Balbi			};
1361129e1c96SFelipe Balbi
13629ebaa4a8SBartosz Golaszewski			uart9: serial@a84000 {
136310d900a8SBartosz Golaszewski				compatible = "qcom,geni-uart";
136410d900a8SBartosz Golaszewski				reg = <0x0 0x00a84000 0x0 0x4000>;
136510d900a8SBartosz Golaszewski				clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
136610d900a8SBartosz Golaszewski				clock-names = "se";
136710d900a8SBartosz Golaszewski				pinctrl-0 = <&qup_uart9_default>;
136810d900a8SBartosz Golaszewski				pinctrl-names = "default";
136910d900a8SBartosz Golaszewski				interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
137010d900a8SBartosz Golaszewski				status = "disabled";
137110d900a8SBartosz Golaszewski			};
137210d900a8SBartosz Golaszewski
137381bee695SCaleb Connolly			i2c10: i2c@a88000 {
137481bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
137581bee695SCaleb Connolly				reg = <0 0x00a88000 0 0x4000>;
137681bee695SCaleb Connolly				clock-names = "se";
137781bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1378abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 2 QCOM_GPI_I2C>,
1379abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 2 QCOM_GPI_I2C>;
1380abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
138181bee695SCaleb Connolly				pinctrl-names = "default";
138281bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c10_default>;
138381bee695SCaleb Connolly				interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
138481bee695SCaleb Connolly				#address-cells = <1>;
138581bee695SCaleb Connolly				#size-cells = <0>;
138681bee695SCaleb Connolly				status = "disabled";
138781bee695SCaleb Connolly			};
138881bee695SCaleb Connolly
1389129e1c96SFelipe Balbi			spi10: spi@a88000 {
1390129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1391f6973229SKonrad Dybcio				reg = <0 0x00a88000 0 0x4000>;
1392129e1c96SFelipe Balbi				reg-names = "se";
1393129e1c96SFelipe Balbi				clock-names = "se";
1394129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1395abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 2 QCOM_GPI_SPI>,
1396abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 2 QCOM_GPI_SPI>;
1397abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1398129e1c96SFelipe Balbi				pinctrl-names = "default";
1399129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi10_default>;
1400129e1c96SFelipe Balbi				interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1401129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1402129e1c96SFelipe Balbi				#address-cells = <1>;
1403129e1c96SFelipe Balbi				#size-cells = <0>;
1404129e1c96SFelipe Balbi				status = "disabled";
1405129e1c96SFelipe Balbi			};
1406129e1c96SFelipe Balbi
140781bee695SCaleb Connolly			i2c11: i2c@a8c000 {
140881bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
140981bee695SCaleb Connolly				reg = <0 0x00a8c000 0 0x4000>;
141081bee695SCaleb Connolly				clock-names = "se";
141181bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1412abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 3 QCOM_GPI_I2C>,
1413abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 3 QCOM_GPI_I2C>;
1414abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
141581bee695SCaleb Connolly				pinctrl-names = "default";
141681bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c11_default>;
141781bee695SCaleb Connolly				interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
141881bee695SCaleb Connolly				#address-cells = <1>;
141981bee695SCaleb Connolly				#size-cells = <0>;
142081bee695SCaleb Connolly				status = "disabled";
142181bee695SCaleb Connolly			};
142281bee695SCaleb Connolly
1423129e1c96SFelipe Balbi			spi11: spi@a8c000 {
1424129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1425f6973229SKonrad Dybcio				reg = <0 0x00a8c000 0 0x4000>;
1426129e1c96SFelipe Balbi				reg-names = "se";
1427129e1c96SFelipe Balbi				clock-names = "se";
1428129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1429abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 3 QCOM_GPI_SPI>,
1430abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 3 QCOM_GPI_SPI>;
1431abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1432129e1c96SFelipe Balbi				pinctrl-names = "default";
1433129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi11_default>;
1434129e1c96SFelipe Balbi				interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1435129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1436129e1c96SFelipe Balbi				#address-cells = <1>;
1437129e1c96SFelipe Balbi				#size-cells = <0>;
1438129e1c96SFelipe Balbi				status = "disabled";
1439129e1c96SFelipe Balbi			};
1440129e1c96SFelipe Balbi
1441e13c6d14SVinod Koul			uart2: serial@a90000 {
1442e13c6d14SVinod Koul				compatible = "qcom,geni-debug-uart";
1443e13c6d14SVinod Koul				reg = <0x0 0x00a90000 0x0 0x4000>;
1444e13c6d14SVinod Koul				clock-names = "se";
1445d6f55763SVinod Koul				clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1446e13c6d14SVinod Koul				interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1447e13c6d14SVinod Koul				status = "disabled";
1448e13c6d14SVinod Koul			};
144981bee695SCaleb Connolly
145081bee695SCaleb Connolly			i2c12: i2c@a90000 {
145181bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
145281bee695SCaleb Connolly				reg = <0 0x00a90000 0 0x4000>;
145381bee695SCaleb Connolly				clock-names = "se";
145481bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1455abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 4 QCOM_GPI_I2C>,
1456abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 4 QCOM_GPI_I2C>;
1457abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
145881bee695SCaleb Connolly				pinctrl-names = "default";
145981bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c12_default>;
146081bee695SCaleb Connolly				interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
146181bee695SCaleb Connolly				#address-cells = <1>;
146281bee695SCaleb Connolly				#size-cells = <0>;
146381bee695SCaleb Connolly				status = "disabled";
146481bee695SCaleb Connolly			};
146581bee695SCaleb Connolly
1466129e1c96SFelipe Balbi			spi12: spi@a90000 {
1467129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1468f6973229SKonrad Dybcio				reg = <0 0x00a90000 0 0x4000>;
1469129e1c96SFelipe Balbi				reg-names = "se";
1470129e1c96SFelipe Balbi				clock-names = "se";
1471129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1472abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 4 QCOM_GPI_SPI>,
1473abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 4 QCOM_GPI_SPI>;
1474abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1475129e1c96SFelipe Balbi				pinctrl-names = "default";
1476129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi12_default>;
1477129e1c96SFelipe Balbi				interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1478129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1479129e1c96SFelipe Balbi				#address-cells = <1>;
1480129e1c96SFelipe Balbi				#size-cells = <0>;
1481129e1c96SFelipe Balbi				status = "disabled";
1482129e1c96SFelipe Balbi			};
1483129e1c96SFelipe Balbi
148481bee695SCaleb Connolly			i2c16: i2c@94000 {
148581bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
1486f6973229SKonrad Dybcio				reg = <0 0x00094000 0 0x4000>;
148781bee695SCaleb Connolly				clock-names = "se";
148881bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1489abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 5 QCOM_GPI_I2C>,
1490abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 5 QCOM_GPI_I2C>;
1491abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
149281bee695SCaleb Connolly				pinctrl-names = "default";
149381bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c16_default>;
149481bee695SCaleb Connolly				interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
149581bee695SCaleb Connolly				#address-cells = <1>;
149681bee695SCaleb Connolly				#size-cells = <0>;
149781bee695SCaleb Connolly				status = "disabled";
149881bee695SCaleb Connolly			};
1499129e1c96SFelipe Balbi
1500129e1c96SFelipe Balbi			spi16: spi@a94000 {
1501129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1502f6973229SKonrad Dybcio				reg = <0 0x00a94000 0 0x4000>;
1503129e1c96SFelipe Balbi				reg-names = "se";
1504129e1c96SFelipe Balbi				clock-names = "se";
1505129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1506abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 5 QCOM_GPI_SPI>,
1507abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 5 QCOM_GPI_SPI>;
1508abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1509129e1c96SFelipe Balbi				pinctrl-names = "default";
1510129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi16_default>;
1511129e1c96SFelipe Balbi				interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1512129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1513129e1c96SFelipe Balbi				#address-cells = <1>;
1514129e1c96SFelipe Balbi				#size-cells = <0>;
1515129e1c96SFelipe Balbi				status = "disabled";
1516129e1c96SFelipe Balbi			};
1517e13c6d14SVinod Koul		};
1518e13c6d14SVinod Koul
151905006290SFelipe Balbi		gpi_dma2: dma-controller@c00000 {
1520e7e24786SRichard Acayan			compatible = "qcom,sm8150-gpi-dma", "qcom,sdm845-gpi-dma";
1521f6973229SKonrad Dybcio			reg = <0 0x00c00000 0 0x60000>;
152205006290SFelipe Balbi			interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>,
152305006290SFelipe Balbi				     <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>,
152405006290SFelipe Balbi				     <GIC_SPI 590 IRQ_TYPE_LEVEL_HIGH>,
152505006290SFelipe Balbi				     <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>,
152605006290SFelipe Balbi				     <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>,
152705006290SFelipe Balbi				     <GIC_SPI 593 IRQ_TYPE_LEVEL_HIGH>,
152805006290SFelipe Balbi				     <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH>,
152905006290SFelipe Balbi				     <GIC_SPI 595 IRQ_TYPE_LEVEL_HIGH>,
153005006290SFelipe Balbi				     <GIC_SPI 596 IRQ_TYPE_LEVEL_HIGH>,
153105006290SFelipe Balbi				     <GIC_SPI 597 IRQ_TYPE_LEVEL_HIGH>,
153205006290SFelipe Balbi				     <GIC_SPI 598 IRQ_TYPE_LEVEL_HIGH>,
153305006290SFelipe Balbi				     <GIC_SPI 599 IRQ_TYPE_LEVEL_HIGH>,
153405006290SFelipe Balbi				     <GIC_SPI 600 IRQ_TYPE_LEVEL_HIGH>;
153505006290SFelipe Balbi			dma-channels = <13>;
153605006290SFelipe Balbi			dma-channel-mask = <0xfa>;
153705006290SFelipe Balbi			iommus = <&apps_smmu 0x07b6 0x0>;
153805006290SFelipe Balbi			#dma-cells = <3>;
153905006290SFelipe Balbi			status = "disabled";
154005006290SFelipe Balbi		};
154105006290SFelipe Balbi
15429cf3ebd1SCaleb Connolly		qupv3_id_2: geniqup@cc0000 {
15439cf3ebd1SCaleb Connolly			compatible = "qcom,geni-se-qup";
15449cf3ebd1SCaleb Connolly			reg = <0x0 0x00cc0000 0x0 0x6000>;
15459cf3ebd1SCaleb Connolly
15469cf3ebd1SCaleb Connolly			clock-names = "m-ahb", "s-ahb";
15479cf3ebd1SCaleb Connolly			clocks = <&gcc GCC_QUPV3_WRAP_2_M_AHB_CLK>,
15489cf3ebd1SCaleb Connolly				 <&gcc GCC_QUPV3_WRAP_2_S_AHB_CLK>;
15499cf3ebd1SCaleb Connolly			iommus = <&apps_smmu 0x7a3 0x0>;
15509cf3ebd1SCaleb Connolly			#address-cells = <2>;
15519cf3ebd1SCaleb Connolly			#size-cells = <2>;
15529cf3ebd1SCaleb Connolly			ranges;
15539cf3ebd1SCaleb Connolly			status = "disabled";
155481bee695SCaleb Connolly
155581bee695SCaleb Connolly			i2c17: i2c@c80000 {
155681bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
155781bee695SCaleb Connolly				reg = <0 0x00c80000 0 0x4000>;
155881bee695SCaleb Connolly				clock-names = "se";
155981bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>;
1560abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 0 QCOM_GPI_I2C>,
1561abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 0 QCOM_GPI_I2C>;
1562abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
156381bee695SCaleb Connolly				pinctrl-names = "default";
156481bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c17_default>;
156581bee695SCaleb Connolly				interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
156681bee695SCaleb Connolly				#address-cells = <1>;
156781bee695SCaleb Connolly				#size-cells = <0>;
156881bee695SCaleb Connolly				status = "disabled";
156981bee695SCaleb Connolly			};
157081bee695SCaleb Connolly
1571129e1c96SFelipe Balbi			spi17: spi@c80000 {
1572129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1573f6973229SKonrad Dybcio				reg = <0 0x00c80000 0 0x4000>;
1574129e1c96SFelipe Balbi				reg-names = "se";
1575129e1c96SFelipe Balbi				clock-names = "se";
1576129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>;
1577abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 0 QCOM_GPI_SPI>,
1578abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 0 QCOM_GPI_SPI>;
1579abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1580129e1c96SFelipe Balbi				pinctrl-names = "default";
1581129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi17_default>;
1582129e1c96SFelipe Balbi				interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1583129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1584129e1c96SFelipe Balbi				#address-cells = <1>;
1585129e1c96SFelipe Balbi				#size-cells = <0>;
1586129e1c96SFelipe Balbi				status = "disabled";
1587129e1c96SFelipe Balbi			};
1588129e1c96SFelipe Balbi
158981bee695SCaleb Connolly			i2c18: i2c@c84000 {
159081bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
159181bee695SCaleb Connolly				reg = <0 0x00c84000 0 0x4000>;
159281bee695SCaleb Connolly				clock-names = "se";
159381bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>;
1594abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 1 QCOM_GPI_I2C>,
1595abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 1 QCOM_GPI_I2C>;
1596abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
159781bee695SCaleb Connolly				pinctrl-names = "default";
159881bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c18_default>;
159981bee695SCaleb Connolly				interrupts = <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
160081bee695SCaleb Connolly				#address-cells = <1>;
160181bee695SCaleb Connolly				#size-cells = <0>;
160281bee695SCaleb Connolly				status = "disabled";
160381bee695SCaleb Connolly			};
160481bee695SCaleb Connolly
1605129e1c96SFelipe Balbi			spi18: spi@c84000 {
1606129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1607f6973229SKonrad Dybcio				reg = <0 0x00c84000 0 0x4000>;
1608129e1c96SFelipe Balbi				reg-names = "se";
1609129e1c96SFelipe Balbi				clock-names = "se";
1610129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>;
1611abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 1 QCOM_GPI_SPI>,
1612abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 1 QCOM_GPI_SPI>;
1613abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1614129e1c96SFelipe Balbi				pinctrl-names = "default";
1615129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi18_default>;
1616129e1c96SFelipe Balbi				interrupts = <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
1617129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1618129e1c96SFelipe Balbi				#address-cells = <1>;
1619129e1c96SFelipe Balbi				#size-cells = <0>;
1620129e1c96SFelipe Balbi				status = "disabled";
1621129e1c96SFelipe Balbi			};
1622129e1c96SFelipe Balbi
162381bee695SCaleb Connolly			i2c19: i2c@c88000 {
162481bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
162581bee695SCaleb Connolly				reg = <0 0x00c88000 0 0x4000>;
162681bee695SCaleb Connolly				clock-names = "se";
162781bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>;
1628abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 2 QCOM_GPI_I2C>,
1629abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 2 QCOM_GPI_I2C>;
1630abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
163181bee695SCaleb Connolly				pinctrl-names = "default";
163281bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c19_default>;
163381bee695SCaleb Connolly				interrupts = <GIC_SPI 584 IRQ_TYPE_LEVEL_HIGH>;
163481bee695SCaleb Connolly				#address-cells = <1>;
163581bee695SCaleb Connolly				#size-cells = <0>;
163681bee695SCaleb Connolly				status = "disabled";
163781bee695SCaleb Connolly			};
163881bee695SCaleb Connolly
1639129e1c96SFelipe Balbi			spi19: spi@c88000 {
1640129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1641f6973229SKonrad Dybcio				reg = <0 0x00c88000 0 0x4000>;
1642129e1c96SFelipe Balbi				reg-names = "se";
1643129e1c96SFelipe Balbi				clock-names = "se";
1644129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>;
1645abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 2 QCOM_GPI_SPI>,
1646abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 2 QCOM_GPI_SPI>;
1647abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1648129e1c96SFelipe Balbi				pinctrl-names = "default";
1649129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi19_default>;
1650129e1c96SFelipe Balbi				interrupts = <GIC_SPI 584 IRQ_TYPE_LEVEL_HIGH>;
1651129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1652129e1c96SFelipe Balbi				#address-cells = <1>;
1653129e1c96SFelipe Balbi				#size-cells = <0>;
1654129e1c96SFelipe Balbi				status = "disabled";
1655129e1c96SFelipe Balbi			};
1656129e1c96SFelipe Balbi
165781bee695SCaleb Connolly			i2c13: i2c@c8c000 {
165881bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
165981bee695SCaleb Connolly				reg = <0 0x00c8c000 0 0x4000>;
166081bee695SCaleb Connolly				clock-names = "se";
166181bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>;
1662abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 3 QCOM_GPI_I2C>,
1663abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 3 QCOM_GPI_I2C>;
1664abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
166581bee695SCaleb Connolly				pinctrl-names = "default";
166681bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c13_default>;
166781bee695SCaleb Connolly				interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>;
166881bee695SCaleb Connolly				#address-cells = <1>;
166981bee695SCaleb Connolly				#size-cells = <0>;
167081bee695SCaleb Connolly				status = "disabled";
167181bee695SCaleb Connolly			};
167281bee695SCaleb Connolly
1673129e1c96SFelipe Balbi			spi13: spi@c8c000 {
1674129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1675f6973229SKonrad Dybcio				reg = <0 0x00c8c000 0 0x4000>;
1676129e1c96SFelipe Balbi				reg-names = "se";
1677129e1c96SFelipe Balbi				clock-names = "se";
1678129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>;
1679abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 3 QCOM_GPI_SPI>,
1680abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 3 QCOM_GPI_SPI>;
1681abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1682129e1c96SFelipe Balbi				pinctrl-names = "default";
1683129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi13_default>;
1684129e1c96SFelipe Balbi				interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>;
1685129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1686129e1c96SFelipe Balbi				#address-cells = <1>;
1687129e1c96SFelipe Balbi				#size-cells = <0>;
1688129e1c96SFelipe Balbi				status = "disabled";
1689129e1c96SFelipe Balbi			};
1690129e1c96SFelipe Balbi
169181bee695SCaleb Connolly			i2c14: i2c@c90000 {
169281bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
169381bee695SCaleb Connolly				reg = <0 0x00c90000 0 0x4000>;
169481bee695SCaleb Connolly				clock-names = "se";
169581bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>;
1696abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 4 QCOM_GPI_I2C>,
1697abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 4 QCOM_GPI_I2C>;
1698abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
169981bee695SCaleb Connolly				pinctrl-names = "default";
170081bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c14_default>;
170181bee695SCaleb Connolly				interrupts = <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
170281bee695SCaleb Connolly				#address-cells = <1>;
170381bee695SCaleb Connolly				#size-cells = <0>;
170481bee695SCaleb Connolly				status = "disabled";
170581bee695SCaleb Connolly			};
170681bee695SCaleb Connolly
1707129e1c96SFelipe Balbi			spi14: spi@c90000 {
1708129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1709f6973229SKonrad Dybcio				reg = <0 0x00c90000 0 0x4000>;
1710129e1c96SFelipe Balbi				reg-names = "se";
1711129e1c96SFelipe Balbi				clock-names = "se";
1712129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>;
1713abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 4 QCOM_GPI_SPI>,
1714abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 4 QCOM_GPI_SPI>;
1715abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1716129e1c96SFelipe Balbi				pinctrl-names = "default";
1717129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi14_default>;
1718129e1c96SFelipe Balbi				interrupts = <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
1719129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1720129e1c96SFelipe Balbi				#address-cells = <1>;
1721129e1c96SFelipe Balbi				#size-cells = <0>;
1722129e1c96SFelipe Balbi				status = "disabled";
1723129e1c96SFelipe Balbi			};
1724129e1c96SFelipe Balbi
172581bee695SCaleb Connolly			i2c15: i2c@c94000 {
172681bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
172781bee695SCaleb Connolly				reg = <0 0x00c94000 0 0x4000>;
172881bee695SCaleb Connolly				clock-names = "se";
172981bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>;
1730abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 5 QCOM_GPI_I2C>,
1731abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 5 QCOM_GPI_I2C>;
1732abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
173381bee695SCaleb Connolly				pinctrl-names = "default";
173481bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c15_default>;
173581bee695SCaleb Connolly				interrupts = <GIC_SPI 587 IRQ_TYPE_LEVEL_HIGH>;
173681bee695SCaleb Connolly				#address-cells = <1>;
173781bee695SCaleb Connolly				#size-cells = <0>;
173881bee695SCaleb Connolly				status = "disabled";
173981bee695SCaleb Connolly			};
1740129e1c96SFelipe Balbi
1741129e1c96SFelipe Balbi			spi15: spi@c94000 {
1742129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1743f6973229SKonrad Dybcio				reg = <0 0x00c94000 0 0x4000>;
1744129e1c96SFelipe Balbi				reg-names = "se";
1745129e1c96SFelipe Balbi				clock-names = "se";
1746129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>;
1747abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 5 QCOM_GPI_SPI>,
1748abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 5 QCOM_GPI_SPI>;
1749abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1750129e1c96SFelipe Balbi				pinctrl-names = "default";
1751129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi15_default>;
1752129e1c96SFelipe Balbi				interrupts = <GIC_SPI 587 IRQ_TYPE_LEVEL_HIGH>;
1753129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1754129e1c96SFelipe Balbi				#address-cells = <1>;
1755129e1c96SFelipe Balbi				#size-cells = <0>;
1756129e1c96SFelipe Balbi				status = "disabled";
1757129e1c96SFelipe Balbi			};
17589cf3ebd1SCaleb Connolly		};
17599cf3ebd1SCaleb Connolly
176071a2fc6eSJonathan Marek		config_noc: interconnect@1500000 {
176171a2fc6eSJonathan Marek			compatible = "qcom,sm8150-config-noc";
176271a2fc6eSJonathan Marek			reg = <0 0x01500000 0 0x7400>;
176397c28902SAbel Vesa			#interconnect-cells = <2>;
176471a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
176571a2fc6eSJonathan Marek		};
176671a2fc6eSJonathan Marek
176771a2fc6eSJonathan Marek		system_noc: interconnect@1620000 {
176871a2fc6eSJonathan Marek			compatible = "qcom,sm8150-system-noc";
176971a2fc6eSJonathan Marek			reg = <0 0x01620000 0 0x19400>;
177097c28902SAbel Vesa			#interconnect-cells = <2>;
177171a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
177271a2fc6eSJonathan Marek		};
177371a2fc6eSJonathan Marek
177471a2fc6eSJonathan Marek		mc_virt: interconnect@163a000 {
177571a2fc6eSJonathan Marek			compatible = "qcom,sm8150-mc-virt";
177671a2fc6eSJonathan Marek			reg = <0 0x0163a000 0 0x1000>;
177797c28902SAbel Vesa			#interconnect-cells = <2>;
177871a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
177971a2fc6eSJonathan Marek		};
178071a2fc6eSJonathan Marek
178171a2fc6eSJonathan Marek		aggre1_noc: interconnect@16e0000 {
178271a2fc6eSJonathan Marek			compatible = "qcom,sm8150-aggre1-noc";
178371a2fc6eSJonathan Marek			reg = <0 0x016e0000 0 0xd080>;
178497c28902SAbel Vesa			#interconnect-cells = <2>;
178571a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
178671a2fc6eSJonathan Marek		};
178771a2fc6eSJonathan Marek
178871a2fc6eSJonathan Marek		aggre2_noc: interconnect@1700000 {
178971a2fc6eSJonathan Marek			compatible = "qcom,sm8150-aggre2-noc";
179071a2fc6eSJonathan Marek			reg = <0 0x01700000 0 0x20000>;
179197c28902SAbel Vesa			#interconnect-cells = <2>;
179271a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
179371a2fc6eSJonathan Marek		};
179471a2fc6eSJonathan Marek
179571a2fc6eSJonathan Marek		compute_noc: interconnect@1720000 {
179671a2fc6eSJonathan Marek			compatible = "qcom,sm8150-compute-noc";
179771a2fc6eSJonathan Marek			reg = <0 0x01720000 0 0x7000>;
179897c28902SAbel Vesa			#interconnect-cells = <2>;
179971a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
180071a2fc6eSJonathan Marek		};
180171a2fc6eSJonathan Marek
180271a2fc6eSJonathan Marek		mmss_noc: interconnect@1740000 {
180371a2fc6eSJonathan Marek			compatible = "qcom,sm8150-mmss-noc";
180471a2fc6eSJonathan Marek			reg = <0 0x01740000 0 0x1c100>;
180597c28902SAbel Vesa			#interconnect-cells = <2>;
180671a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
180771a2fc6eSJonathan Marek		};
180871a2fc6eSJonathan Marek
1809bb1f7cf6SSouradeep Chowdhury		system-cache-controller@9200000 {
1810bb1f7cf6SSouradeep Chowdhury			compatible = "qcom,sm8150-llcc";
1811c5ccf8d3SManivannan Sadhasivam			reg = <0 0x09200000 0 0x50000>, <0 0x09280000 0 0x50000>,
1812c5ccf8d3SManivannan Sadhasivam			      <0 0x09300000 0 0x50000>, <0 0x09380000 0 0x50000>,
1813c5ccf8d3SManivannan Sadhasivam			      <0 0x09600000 0 0x50000>;
1814c5ccf8d3SManivannan Sadhasivam			reg-names = "llcc0_base", "llcc1_base", "llcc2_base",
1815c5ccf8d3SManivannan Sadhasivam				    "llcc3_base", "llcc_broadcast_base";
1816bb1f7cf6SSouradeep Chowdhury			interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>;
1817bb1f7cf6SSouradeep Chowdhury		};
1818bb1f7cf6SSouradeep Chowdhury
1819d4b94c82SSouradeep Chowdhury		dma@10a2000 {
1820d4b94c82SSouradeep Chowdhury			compatible = "qcom,sm8150-dcc", "qcom,dcc";
1821d4b94c82SSouradeep Chowdhury			reg = <0x0 0x010a2000 0x0 0x1000>,
1822d4b94c82SSouradeep Chowdhury			      <0x0 0x010ad000 0x0 0x3000>;
1823d4b94c82SSouradeep Chowdhury		};
1824d4b94c82SSouradeep Chowdhury
1825a1c86c68SBhupesh Sharma		pcie0: pci@1c00000 {
18267df52233SKrzysztof Kozlowski			compatible = "qcom,pcie-sm8150";
1827a1c86c68SBhupesh Sharma			reg = <0 0x01c00000 0 0x3000>,
1828a1c86c68SBhupesh Sharma			      <0 0x60000000 0 0xf1d>,
1829a1c86c68SBhupesh Sharma			      <0 0x60000f20 0 0xa8>,
1830a1c86c68SBhupesh Sharma			      <0 0x60001000 0 0x1000>,
1831a1c86c68SBhupesh Sharma			      <0 0x60100000 0 0x100000>;
1832a1c86c68SBhupesh Sharma			reg-names = "parf", "dbi", "elbi", "atu", "config";
1833a1c86c68SBhupesh Sharma			device_type = "pci";
1834a1c86c68SBhupesh Sharma			linux,pci-domain = <0>;
1835a1c86c68SBhupesh Sharma			bus-range = <0x00 0xff>;
1836a1c86c68SBhupesh Sharma			num-lanes = <1>;
1837a1c86c68SBhupesh Sharma
1838a1c86c68SBhupesh Sharma			#address-cells = <3>;
1839a1c86c68SBhupesh Sharma			#size-cells = <2>;
1840a1c86c68SBhupesh Sharma
1841422b110bSManivannan Sadhasivam			ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>,
1842422b110bSManivannan Sadhasivam				 <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>;
1843a1c86c68SBhupesh Sharma
1844a1c86c68SBhupesh Sharma			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
1845a1c86c68SBhupesh Sharma			interrupt-names = "msi";
1846a1c86c68SBhupesh Sharma			#interrupt-cells = <1>;
1847a1c86c68SBhupesh Sharma			interrupt-map-mask = <0 0 0 0x7>;
1848a1c86c68SBhupesh Sharma			interrupt-map = <0 0 0 1 &intc 0 149 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
1849a1c86c68SBhupesh Sharma					<0 0 0 2 &intc 0 150 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
1850a1c86c68SBhupesh Sharma					<0 0 0 3 &intc 0 151 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
1851a1c86c68SBhupesh Sharma					<0 0 0 4 &intc 0 152 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
1852a1c86c68SBhupesh Sharma
1853a1c86c68SBhupesh Sharma			clocks = <&gcc GCC_PCIE_0_PIPE_CLK>,
1854a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_AUX_CLK>,
1855a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
1856a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_MSTR_AXI_CLK>,
1857a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_SLV_AXI_CLK>,
1858a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_SLV_Q2A_AXI_CLK>,
1859a1c86c68SBhupesh Sharma				 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>;
1860a1c86c68SBhupesh Sharma			clock-names = "pipe",
1861a1c86c68SBhupesh Sharma				      "aux",
1862a1c86c68SBhupesh Sharma				      "cfg",
1863a1c86c68SBhupesh Sharma				      "bus_master",
1864a1c86c68SBhupesh Sharma				      "bus_slave",
1865a1c86c68SBhupesh Sharma				      "slave_q2a",
1866a1c86c68SBhupesh Sharma				      "tbu";
1867a1c86c68SBhupesh Sharma
1868a1c86c68SBhupesh Sharma			iommu-map = <0x0   &apps_smmu 0x1d80 0x1>,
1869a1c86c68SBhupesh Sharma				    <0x100 &apps_smmu 0x1d81 0x1>;
1870a1c86c68SBhupesh Sharma
1871a1c86c68SBhupesh Sharma			resets = <&gcc GCC_PCIE_0_BCR>;
1872a1c86c68SBhupesh Sharma			reset-names = "pci";
1873a1c86c68SBhupesh Sharma
1874a1c86c68SBhupesh Sharma			power-domains = <&gcc PCIE_0_GDSC>;
1875a1c86c68SBhupesh Sharma
1876a1c86c68SBhupesh Sharma			phys = <&pcie0_lane>;
1877a1c86c68SBhupesh Sharma			phy-names = "pciephy";
1878a1c86c68SBhupesh Sharma
1879a1c86c68SBhupesh Sharma			perst-gpio = <&tlmm 35 GPIO_ACTIVE_HIGH>;
1880a1c86c68SBhupesh Sharma			enable-gpio = <&tlmm 37 GPIO_ACTIVE_HIGH>;
1881a1c86c68SBhupesh Sharma
1882a1c86c68SBhupesh Sharma			pinctrl-names = "default";
1883a1c86c68SBhupesh Sharma			pinctrl-0 = <&pcie0_default_state>;
1884a1c86c68SBhupesh Sharma
1885a1c86c68SBhupesh Sharma			status = "disabled";
1886a1c86c68SBhupesh Sharma		};
1887a1c86c68SBhupesh Sharma
1888a1c86c68SBhupesh Sharma		pcie0_phy: phy@1c06000 {
1889a1c86c68SBhupesh Sharma			compatible = "qcom,sm8150-qmp-gen3x1-pcie-phy";
1890a1c86c68SBhupesh Sharma			reg = <0 0x01c06000 0 0x1c0>;
1891a1c86c68SBhupesh Sharma			#address-cells = <2>;
1892a1c86c68SBhupesh Sharma			#size-cells = <2>;
1893a1c86c68SBhupesh Sharma			ranges;
1894a1c86c68SBhupesh Sharma			clocks = <&gcc GCC_PCIE_PHY_AUX_CLK>,
1895a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
1896a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE0_PHY_REFGEN_CLK>;
1897a1c86c68SBhupesh Sharma			clock-names = "aux", "cfg_ahb", "refgen";
1898a1c86c68SBhupesh Sharma
1899a1c86c68SBhupesh Sharma			resets = <&gcc GCC_PCIE_0_PHY_BCR>;
1900a1c86c68SBhupesh Sharma			reset-names = "phy";
1901a1c86c68SBhupesh Sharma
1902a1c86c68SBhupesh Sharma			assigned-clocks = <&gcc GCC_PCIE0_PHY_REFGEN_CLK>;
1903a1c86c68SBhupesh Sharma			assigned-clock-rates = <100000000>;
1904a1c86c68SBhupesh Sharma
1905a1c86c68SBhupesh Sharma			status = "disabled";
1906a1c86c68SBhupesh Sharma
1907a1c86c68SBhupesh Sharma			pcie0_lane: phy@1c06200 {
1908f6973229SKonrad Dybcio				reg = <0 0x01c06200 0 0x170>, /* tx */
1909f6973229SKonrad Dybcio				      <0 0x01c06400 0 0x200>, /* rx */
1910f6973229SKonrad Dybcio				      <0 0x01c06800 0 0x1f0>, /* pcs */
1911f6973229SKonrad Dybcio				      <0 0x01c06c00 0 0xf4>; /* "pcs_lane" same as pcs_misc? */
1912a1c86c68SBhupesh Sharma				clocks = <&gcc GCC_PCIE_0_PIPE_CLK>;
1913a1c86c68SBhupesh Sharma				clock-names = "pipe0";
1914a1c86c68SBhupesh Sharma
1915a1c86c68SBhupesh Sharma				#phy-cells = <0>;
1916a1c86c68SBhupesh Sharma				clock-output-names = "pcie_0_pipe_clk";
1917a1c86c68SBhupesh Sharma			};
1918a1c86c68SBhupesh Sharma		};
1919a1c86c68SBhupesh Sharma
1920a1c86c68SBhupesh Sharma		pcie1: pci@1c08000 {
19217df52233SKrzysztof Kozlowski			compatible = "qcom,pcie-sm8150";
1922a1c86c68SBhupesh Sharma			reg = <0 0x01c08000 0 0x3000>,
1923a1c86c68SBhupesh Sharma			      <0 0x40000000 0 0xf1d>,
1924a1c86c68SBhupesh Sharma			      <0 0x40000f20 0 0xa8>,
1925a1c86c68SBhupesh Sharma			      <0 0x40001000 0 0x1000>,
1926a1c86c68SBhupesh Sharma			      <0 0x40100000 0 0x100000>;
1927a1c86c68SBhupesh Sharma			reg-names = "parf", "dbi", "elbi", "atu", "config";
1928a1c86c68SBhupesh Sharma			device_type = "pci";
1929a1c86c68SBhupesh Sharma			linux,pci-domain = <1>;
1930a1c86c68SBhupesh Sharma			bus-range = <0x00 0xff>;
1931a1c86c68SBhupesh Sharma			num-lanes = <2>;
1932a1c86c68SBhupesh Sharma
1933a1c86c68SBhupesh Sharma			#address-cells = <3>;
1934a1c86c68SBhupesh Sharma			#size-cells = <2>;
1935a1c86c68SBhupesh Sharma
1936422b110bSManivannan Sadhasivam			ranges = <0x01000000 0x0 0x00000000 0x0 0x40200000 0x0 0x100000>,
1937a1c86c68SBhupesh Sharma				 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>;
1938a1c86c68SBhupesh Sharma
1939a1c86c68SBhupesh Sharma			interrupts = <GIC_SPI 307 IRQ_TYPE_EDGE_RISING>;
1940a1c86c68SBhupesh Sharma			interrupt-names = "msi";
1941a1c86c68SBhupesh Sharma			#interrupt-cells = <1>;
1942a1c86c68SBhupesh Sharma			interrupt-map-mask = <0 0 0 0x7>;
1943a1c86c68SBhupesh Sharma			interrupt-map = <0 0 0 1 &intc 0 434 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
1944a1c86c68SBhupesh Sharma					<0 0 0 2 &intc 0 435 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
1945a1c86c68SBhupesh Sharma					<0 0 0 3 &intc 0 438 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
1946a1c86c68SBhupesh Sharma					<0 0 0 4 &intc 0 439 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
1947a1c86c68SBhupesh Sharma
1948a1c86c68SBhupesh Sharma			clocks = <&gcc GCC_PCIE_1_PIPE_CLK>,
1949a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_AUX_CLK>,
1950a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_CFG_AHB_CLK>,
1951a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_MSTR_AXI_CLK>,
1952a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_SLV_AXI_CLK>,
1953a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>,
1954a1c86c68SBhupesh Sharma				 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>;
1955a1c86c68SBhupesh Sharma			clock-names = "pipe",
1956a1c86c68SBhupesh Sharma				      "aux",
1957a1c86c68SBhupesh Sharma				      "cfg",
1958a1c86c68SBhupesh Sharma				      "bus_master",
1959a1c86c68SBhupesh Sharma				      "bus_slave",
1960a1c86c68SBhupesh Sharma				      "slave_q2a",
1961a1c86c68SBhupesh Sharma				      "tbu";
1962a1c86c68SBhupesh Sharma
1963a1c86c68SBhupesh Sharma			assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>;
1964a1c86c68SBhupesh Sharma			assigned-clock-rates = <19200000>;
1965a1c86c68SBhupesh Sharma
1966a1c86c68SBhupesh Sharma			iommu-map = <0x0   &apps_smmu 0x1e00 0x1>,
1967a1c86c68SBhupesh Sharma				    <0x100 &apps_smmu 0x1e01 0x1>;
1968a1c86c68SBhupesh Sharma
1969a1c86c68SBhupesh Sharma			resets = <&gcc GCC_PCIE_1_BCR>;
1970a1c86c68SBhupesh Sharma			reset-names = "pci";
1971a1c86c68SBhupesh Sharma
1972a1c86c68SBhupesh Sharma			power-domains = <&gcc PCIE_1_GDSC>;
1973a1c86c68SBhupesh Sharma
1974a1c86c68SBhupesh Sharma			phys = <&pcie1_lane>;
1975a1c86c68SBhupesh Sharma			phy-names = "pciephy";
1976a1c86c68SBhupesh Sharma
1977a1c86c68SBhupesh Sharma			perst-gpio = <&tlmm 102 GPIO_ACTIVE_HIGH>;
1978a1c86c68SBhupesh Sharma			enable-gpio = <&tlmm 104 GPIO_ACTIVE_HIGH>;
1979a1c86c68SBhupesh Sharma
1980a1c86c68SBhupesh Sharma			pinctrl-names = "default";
1981a1c86c68SBhupesh Sharma			pinctrl-0 = <&pcie1_default_state>;
1982a1c86c68SBhupesh Sharma
1983a1c86c68SBhupesh Sharma			status = "disabled";
1984a1c86c68SBhupesh Sharma		};
1985a1c86c68SBhupesh Sharma
1986a1c86c68SBhupesh Sharma		pcie1_phy: phy@1c0e000 {
1987a1c86c68SBhupesh Sharma			compatible = "qcom,sm8150-qmp-gen3x2-pcie-phy";
1988a1c86c68SBhupesh Sharma			reg = <0 0x01c0e000 0 0x1c0>;
1989a1c86c68SBhupesh Sharma			#address-cells = <2>;
1990a1c86c68SBhupesh Sharma			#size-cells = <2>;
1991a1c86c68SBhupesh Sharma			ranges;
1992a1c86c68SBhupesh Sharma			clocks = <&gcc GCC_PCIE_PHY_AUX_CLK>,
1993a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_CFG_AHB_CLK>,
1994a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE1_PHY_REFGEN_CLK>;
1995a1c86c68SBhupesh Sharma			clock-names = "aux", "cfg_ahb", "refgen";
1996a1c86c68SBhupesh Sharma
1997a1c86c68SBhupesh Sharma			resets = <&gcc GCC_PCIE_1_PHY_BCR>;
1998a1c86c68SBhupesh Sharma			reset-names = "phy";
1999a1c86c68SBhupesh Sharma
2000a1c86c68SBhupesh Sharma			assigned-clocks = <&gcc GCC_PCIE1_PHY_REFGEN_CLK>;
2001a1c86c68SBhupesh Sharma			assigned-clock-rates = <100000000>;
2002a1c86c68SBhupesh Sharma
2003a1c86c68SBhupesh Sharma			status = "disabled";
2004a1c86c68SBhupesh Sharma
2005a1c86c68SBhupesh Sharma			pcie1_lane: phy@1c0e200 {
2006f6973229SKonrad Dybcio				reg = <0 0x01c0e200 0 0x170>, /* tx0 */
2007f6973229SKonrad Dybcio				      <0 0x01c0e400 0 0x200>, /* rx0 */
2008f6973229SKonrad Dybcio				      <0 0x01c0ea00 0 0x1f0>, /* pcs */
2009f6973229SKonrad Dybcio				      <0 0x01c0e600 0 0x170>, /* tx1 */
2010f6973229SKonrad Dybcio				      <0 0x01c0e800 0 0x200>, /* rx1 */
2011f6973229SKonrad Dybcio				      <0 0x01c0ee00 0 0xf4>; /* "pcs_com" same as pcs_misc? */
2012a1c86c68SBhupesh Sharma				clocks = <&gcc GCC_PCIE_1_PIPE_CLK>;
2013a1c86c68SBhupesh Sharma				clock-names = "pipe0";
2014a1c86c68SBhupesh Sharma
2015a1c86c68SBhupesh Sharma				#phy-cells = <0>;
2016a1c86c68SBhupesh Sharma				clock-output-names = "pcie_1_pipe_clk";
2017a1c86c68SBhupesh Sharma			};
2018a1c86c68SBhupesh Sharma		};
2019a1c86c68SBhupesh Sharma
20203834a2e9SVinod Koul		ufs_mem_hc: ufshc@1d84000 {
20213834a2e9SVinod Koul			compatible = "qcom,sm8150-ufshc", "qcom,ufshc",
20223834a2e9SVinod Koul				     "jedec,ufs-2.0";
202398aee1e3SBhupesh Sharma			reg = <0 0x01d84000 0 0x2500>,
202498aee1e3SBhupesh Sharma			      <0 0x01d90000 0 0x8000>;
202598aee1e3SBhupesh Sharma			reg-names = "std", "ice";
20263834a2e9SVinod Koul			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>;
20273834a2e9SVinod Koul			phys = <&ufs_mem_phy_lanes>;
20283834a2e9SVinod Koul			phy-names = "ufsphy";
20293834a2e9SVinod Koul			lanes-per-direction = <2>;
20303834a2e9SVinod Koul			#reset-cells = <1>;
20313834a2e9SVinod Koul			resets = <&gcc GCC_UFS_PHY_BCR>;
20323834a2e9SVinod Koul			reset-names = "rst";
20333834a2e9SVinod Koul
203448156232SJonathan Marek			iommus = <&apps_smmu 0x300 0>;
203548156232SJonathan Marek
20363834a2e9SVinod Koul			clock-names =
20373834a2e9SVinod Koul				"core_clk",
20383834a2e9SVinod Koul				"bus_aggr_clk",
20393834a2e9SVinod Koul				"iface_clk",
20403834a2e9SVinod Koul				"core_clk_unipro",
20413834a2e9SVinod Koul				"ref_clk",
20423834a2e9SVinod Koul				"tx_lane0_sync_clk",
20433834a2e9SVinod Koul				"rx_lane0_sync_clk",
204498aee1e3SBhupesh Sharma				"rx_lane1_sync_clk",
204598aee1e3SBhupesh Sharma				"ice_core_clk";
20463834a2e9SVinod Koul			clocks =
20473834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_AXI_CLK>,
20483834a2e9SVinod Koul				<&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>,
20493834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_AHB_CLK>,
20503834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>,
20513834a2e9SVinod Koul				<&rpmhcc RPMH_CXO_CLK>,
20523834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>,
20533834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>,
205498aee1e3SBhupesh Sharma				<&gcc GCC_UFS_PHY_RX_SYMBOL_1_CLK>,
205598aee1e3SBhupesh Sharma				<&gcc GCC_UFS_PHY_ICE_CORE_CLK>;
20563834a2e9SVinod Koul			freq-table-hz =
20573834a2e9SVinod Koul				<37500000 300000000>,
20583834a2e9SVinod Koul				<0 0>,
20593834a2e9SVinod Koul				<0 0>,
20603834a2e9SVinod Koul				<37500000 300000000>,
20613834a2e9SVinod Koul				<0 0>,
20623834a2e9SVinod Koul				<0 0>,
20633834a2e9SVinod Koul				<0 0>,
206498aee1e3SBhupesh Sharma				<0 0>,
206598aee1e3SBhupesh Sharma				<0 300000000>;
20663834a2e9SVinod Koul
20673834a2e9SVinod Koul			status = "disabled";
20683834a2e9SVinod Koul		};
20693834a2e9SVinod Koul
20703834a2e9SVinod Koul		ufs_mem_phy: phy@1d87000 {
20713834a2e9SVinod Koul			compatible = "qcom,sm8150-qmp-ufs-phy";
2072c79ec891SVinod Koul			reg = <0 0x01d87000 0 0x1c0>;
20733834a2e9SVinod Koul			#address-cells = <2>;
20743834a2e9SVinod Koul			#size-cells = <2>;
20753834a2e9SVinod Koul			ranges;
20763834a2e9SVinod Koul			clock-names = "ref",
20773834a2e9SVinod Koul				      "ref_aux";
20783834a2e9SVinod Koul			clocks = <&gcc GCC_UFS_MEM_CLKREF_CLK>,
20793834a2e9SVinod Koul				 <&gcc GCC_UFS_PHY_PHY_AUX_CLK>;
20803834a2e9SVinod Koul
2081fe75b0c4SBhupesh Sharma			power-domains = <&gcc UFS_PHY_GDSC>;
2082fe75b0c4SBhupesh Sharma
20833834a2e9SVinod Koul			resets = <&ufs_mem_hc 0>;
20843834a2e9SVinod Koul			reset-names = "ufsphy";
20853834a2e9SVinod Koul			status = "disabled";
20863834a2e9SVinod Koul
20871351512fSShawn Guo			ufs_mem_phy_lanes: phy@1d87400 {
208836a31b3aSJohan Hovold				reg = <0 0x01d87400 0 0x16c>,
208936a31b3aSJohan Hovold				      <0 0x01d87600 0 0x200>,
209036a31b3aSJohan Hovold				      <0 0x01d87c00 0 0x200>,
209136a31b3aSJohan Hovold				      <0 0x01d87800 0 0x16c>,
209236a31b3aSJohan Hovold				      <0 0x01d87a00 0 0x200>;
20933834a2e9SVinod Koul				#phy-cells = <0>;
20943834a2e9SVinod Koul			};
20953834a2e9SVinod Koul		};
20963834a2e9SVinod Koul
2097f7f485f3SBhupesh Sharma		cryptobam: dma-controller@1dc4000 {
2098f7f485f3SBhupesh Sharma			compatible = "qcom,bam-v1.7.4", "qcom,bam-v1.7.0";
2099f7f485f3SBhupesh Sharma			reg = <0 0x01dc4000 0 0x24000>;
2100f7f485f3SBhupesh Sharma			interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
2101f7f485f3SBhupesh Sharma			#dma-cells = <1>;
2102f7f485f3SBhupesh Sharma			qcom,ee = <0>;
2103f7f485f3SBhupesh Sharma			qcom,controlled-remotely;
2104f7f485f3SBhupesh Sharma			num-channels = <8>;
2105f7f485f3SBhupesh Sharma			qcom,num-ees = <2>;
2106f7f485f3SBhupesh Sharma			iommus = <&apps_smmu 0x502 0x0641>,
2107f7f485f3SBhupesh Sharma				 <&apps_smmu 0x504 0x0011>,
2108f7f485f3SBhupesh Sharma				 <&apps_smmu 0x506 0x0011>,
2109f7f485f3SBhupesh Sharma				 <&apps_smmu 0x508 0x0011>,
2110f7f485f3SBhupesh Sharma				 <&apps_smmu 0x512 0x0000>;
2111f7f485f3SBhupesh Sharma		};
2112f7f485f3SBhupesh Sharma
2113f7f485f3SBhupesh Sharma		crypto: crypto@1dfa000 {
2114f7f485f3SBhupesh Sharma			compatible = "qcom,sm8150-qce", "qcom,qce";
2115f7f485f3SBhupesh Sharma			reg = <0 0x01dfa000 0 0x6000>;
2116f7f485f3SBhupesh Sharma			dmas = <&cryptobam 4>, <&cryptobam 5>;
2117f7f485f3SBhupesh Sharma			dma-names = "rx", "tx";
2118f7f485f3SBhupesh Sharma			iommus = <&apps_smmu 0x502 0x0641>,
2119f7f485f3SBhupesh Sharma				 <&apps_smmu 0x504 0x0011>,
2120f7f485f3SBhupesh Sharma				 <&apps_smmu 0x506 0x0011>,
2121f7f485f3SBhupesh Sharma				 <&apps_smmu 0x508 0x0011>,
2122f7f485f3SBhupesh Sharma				 <&apps_smmu 0x512 0x0000>;
212397c28902SAbel Vesa			interconnects = <&aggre2_noc MASTER_CRYPTO_CORE_0 0 &mc_virt SLAVE_EBI_CH0 0>;
2124f7f485f3SBhupesh Sharma			interconnect-names = "memory";
2125f7f485f3SBhupesh Sharma		};
2126f7f485f3SBhupesh Sharma
2127c752d491SKrzysztof Kozlowski		tcsr_mutex: hwlock@1f40000 {
2128c752d491SKrzysztof Kozlowski			compatible = "qcom,tcsr-mutex";
212986d7c946SKrzysztof Kozlowski			reg = <0x0 0x01f40000 0x0 0x20000>;
2130c752d491SKrzysztof Kozlowski			#hwlock-cells = <1>;
213186d7c946SKrzysztof Kozlowski		};
213286d7c946SKrzysztof Kozlowski
2133d0909bf4SJohan Hovold		tcsr_regs_1: syscon@1f60000 {
213486d7c946SKrzysztof Kozlowski			compatible = "qcom,sm8150-tcsr", "syscon";
213586d7c946SKrzysztof Kozlowski			reg = <0x0 0x01f60000 0x0 0x20000>;
2136d8cf9372SVinod Koul		};
2137d8cf9372SVinod Koul
213849076351SSibi Sankar		remoteproc_slpi: remoteproc@2400000 {
213949076351SSibi Sankar			compatible = "qcom,sm8150-slpi-pas";
214049076351SSibi Sankar			reg = <0x0 0x02400000 0x0 0x4040>;
214149076351SSibi Sankar
214249076351SSibi Sankar			interrupts-extended = <&intc GIC_SPI 494 IRQ_TYPE_EDGE_RISING>,
214349076351SSibi Sankar					      <&slpi_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
214449076351SSibi Sankar					      <&slpi_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
214549076351SSibi Sankar					      <&slpi_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
214649076351SSibi Sankar					      <&slpi_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
214749076351SSibi Sankar			interrupt-names = "wdog", "fatal", "ready",
214849076351SSibi Sankar					  "handover", "stop-ack";
214949076351SSibi Sankar
215049076351SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>;
215149076351SSibi Sankar			clock-names = "xo";
215249076351SSibi Sankar
2153a94ed9f3SKonrad Dybcio			power-domains = <&rpmhpd SM8150_LCX>,
2154a94ed9f3SKonrad Dybcio					<&rpmhpd SM8150_LMX>;
2155d9d327f6SSibi Sankar			power-domain-names = "lcx", "lmx";
215649076351SSibi Sankar
215749076351SSibi Sankar			memory-region = <&slpi_mem>;
215849076351SSibi Sankar
2159d9d327f6SSibi Sankar			qcom,qmp = <&aoss_qmp>;
2160d9d327f6SSibi Sankar
216149076351SSibi Sankar			qcom,smem-states = <&slpi_smp2p_out 0>;
216249076351SSibi Sankar			qcom,smem-state-names = "stop";
216349076351SSibi Sankar
216449076351SSibi Sankar			status = "disabled";
216549076351SSibi Sankar
216649076351SSibi Sankar			glink-edge {
216749076351SSibi Sankar				interrupts = <GIC_SPI 170 IRQ_TYPE_EDGE_RISING>;
216849076351SSibi Sankar				label = "dsps";
216949076351SSibi Sankar				qcom,remote-pid = <3>;
217049076351SSibi Sankar				mboxes = <&apss_shared 24>;
217181729330SBhupesh Sharma
217281729330SBhupesh Sharma				fastrpc {
217381729330SBhupesh Sharma					compatible = "qcom,fastrpc";
217481729330SBhupesh Sharma					qcom,glink-channels = "fastrpcglink-apps-dsp";
217581729330SBhupesh Sharma					label = "sdsp";
21768c8ce95bSJeya R					qcom,non-secure-domain;
217781729330SBhupesh Sharma					#address-cells = <1>;
217881729330SBhupesh Sharma					#size-cells = <0>;
217981729330SBhupesh Sharma
218081729330SBhupesh Sharma					compute-cb@1 {
218181729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
218281729330SBhupesh Sharma						reg = <1>;
218381729330SBhupesh Sharma						iommus = <&apps_smmu 0x05a1 0x0>;
218481729330SBhupesh Sharma					};
218581729330SBhupesh Sharma
218681729330SBhupesh Sharma					compute-cb@2 {
218781729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
218881729330SBhupesh Sharma						reg = <2>;
218981729330SBhupesh Sharma						iommus = <&apps_smmu 0x05a2 0x0>;
219081729330SBhupesh Sharma					};
219181729330SBhupesh Sharma
219281729330SBhupesh Sharma					compute-cb@3 {
219381729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
219481729330SBhupesh Sharma						reg = <3>;
219581729330SBhupesh Sharma						iommus = <&apps_smmu 0x05a3 0x0>;
219681729330SBhupesh Sharma						/* note: shared-cb = <4> in downstream */
219781729330SBhupesh Sharma					};
219881729330SBhupesh Sharma				};
219949076351SSibi Sankar			};
220049076351SSibi Sankar		};
220149076351SSibi Sankar
2202f30ac26dSJonathan Marek		gpu: gpu@2c00000 {
22031642ab96SKonrad Dybcio			compatible = "qcom,adreno-640.1", "qcom,adreno";
2204f30ac26dSJonathan Marek			reg = <0 0x02c00000 0 0x40000>;
2205f30ac26dSJonathan Marek			reg-names = "kgsl_3d0_reg_memory";
2206f30ac26dSJonathan Marek
2207f30ac26dSJonathan Marek			interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>;
2208f30ac26dSJonathan Marek
2209f30ac26dSJonathan Marek			iommus = <&adreno_smmu 0 0x401>;
2210f30ac26dSJonathan Marek
2211f30ac26dSJonathan Marek			operating-points-v2 = <&gpu_opp_table>;
2212f30ac26dSJonathan Marek
2213f30ac26dSJonathan Marek			qcom,gmu = <&gmu>;
2214f30ac26dSJonathan Marek
2215b53ae6b6SKonrad Dybcio			nvmem-cells = <&gpu_speed_bin>;
2216b53ae6b6SKonrad Dybcio			nvmem-cell-names = "speed_bin";
2217b53ae6b6SKonrad Dybcio
2218b1dc3c6bSKonrad Dybcio			status = "disabled";
2219b1dc3c6bSKonrad Dybcio
2220f30ac26dSJonathan Marek			zap-shader {
2221f30ac26dSJonathan Marek				memory-region = <&gpu_mem>;
2222f30ac26dSJonathan Marek			};
2223f30ac26dSJonathan Marek
2224f30ac26dSJonathan Marek			gpu_opp_table: opp-table {
2225f30ac26dSJonathan Marek				compatible = "operating-points-v2";
2226f30ac26dSJonathan Marek
2227f30ac26dSJonathan Marek				opp-675000000 {
2228f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <675000000>;
2229f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
2230b53ae6b6SKonrad Dybcio					opp-supported-hw = <0x2>;
2231f30ac26dSJonathan Marek				};
2232f30ac26dSJonathan Marek
2233f30ac26dSJonathan Marek				opp-585000000 {
2234f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <585000000>;
2235f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
2236b53ae6b6SKonrad Dybcio					opp-supported-hw = <0x3>;
2237f30ac26dSJonathan Marek				};
2238f30ac26dSJonathan Marek
2239f30ac26dSJonathan Marek				opp-499200000 {
2240f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <499200000>;
2241f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>;
2242b53ae6b6SKonrad Dybcio					opp-supported-hw = <0x3>;
2243f30ac26dSJonathan Marek				};
2244f30ac26dSJonathan Marek
2245f30ac26dSJonathan Marek				opp-427000000 {
2246f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <427000000>;
2247f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
2248b53ae6b6SKonrad Dybcio					opp-supported-hw = <0x3>;
2249f30ac26dSJonathan Marek				};
2250f30ac26dSJonathan Marek
2251f30ac26dSJonathan Marek				opp-345000000 {
2252f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <345000000>;
2253f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
2254b53ae6b6SKonrad Dybcio					opp-supported-hw = <0x3>;
2255f30ac26dSJonathan Marek				};
2256f30ac26dSJonathan Marek
2257f30ac26dSJonathan Marek				opp-257000000 {
2258f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <257000000>;
2259f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
2260b53ae6b6SKonrad Dybcio					opp-supported-hw = <0x3>;
2261f30ac26dSJonathan Marek				};
2262f30ac26dSJonathan Marek			};
2263f30ac26dSJonathan Marek		};
2264f30ac26dSJonathan Marek
2265f30ac26dSJonathan Marek		gmu: gmu@2c6a000 {
2266f30ac26dSJonathan Marek			compatible = "qcom,adreno-gmu-640.1", "qcom,adreno-gmu";
2267f30ac26dSJonathan Marek
2268f30ac26dSJonathan Marek			reg = <0 0x02c6a000 0 0x30000>,
2269f30ac26dSJonathan Marek			      <0 0x0b290000 0 0x10000>,
2270f30ac26dSJonathan Marek			      <0 0x0b490000 0 0x10000>;
2271f30ac26dSJonathan Marek			reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq";
2272f30ac26dSJonathan Marek
2273f30ac26dSJonathan Marek			interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
2274f30ac26dSJonathan Marek				     <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
2275f30ac26dSJonathan Marek			interrupt-names = "hfi", "gmu";
2276f30ac26dSJonathan Marek
2277f1269916SJonathan Marek			clocks = <&gpucc GPU_CC_AHB_CLK>,
2278f1269916SJonathan Marek				 <&gpucc GPU_CC_CX_GMU_CLK>,
2279f1269916SJonathan Marek				 <&gpucc GPU_CC_CXO_CLK>,
2280f30ac26dSJonathan Marek				 <&gcc GCC_DDRSS_GPU_AXI_CLK>,
2281f30ac26dSJonathan Marek				 <&gcc GCC_GPU_MEMNOC_GFX_CLK>;
2282f30ac26dSJonathan Marek			clock-names = "ahb", "gmu", "cxo", "axi", "memnoc";
2283f30ac26dSJonathan Marek
2284f1269916SJonathan Marek			power-domains = <&gpucc GPU_CX_GDSC>,
2285f1269916SJonathan Marek					<&gpucc GPU_GX_GDSC>;
2286f30ac26dSJonathan Marek			power-domain-names = "cx", "gx";
2287f30ac26dSJonathan Marek
2288f30ac26dSJonathan Marek			iommus = <&adreno_smmu 5 0x400>;
2289f30ac26dSJonathan Marek
2290f30ac26dSJonathan Marek			operating-points-v2 = <&gmu_opp_table>;
2291f30ac26dSJonathan Marek
2292b1dc3c6bSKonrad Dybcio			status = "disabled";
2293b1dc3c6bSKonrad Dybcio
2294f30ac26dSJonathan Marek			gmu_opp_table: opp-table {
2295f30ac26dSJonathan Marek				compatible = "operating-points-v2";
2296f30ac26dSJonathan Marek
2297f30ac26dSJonathan Marek				opp-200000000 {
2298f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <200000000>;
2299f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
2300f30ac26dSJonathan Marek				};
2301f30ac26dSJonathan Marek			};
2302f30ac26dSJonathan Marek		};
2303f30ac26dSJonathan Marek
2304f30ac26dSJonathan Marek		gpucc: clock-controller@2c90000 {
2305f30ac26dSJonathan Marek			compatible = "qcom,sm8150-gpucc";
2306f30ac26dSJonathan Marek			reg = <0 0x02c90000 0 0x9000>;
2307f30ac26dSJonathan Marek			clocks = <&rpmhcc RPMH_CXO_CLK>,
2308f30ac26dSJonathan Marek				 <&gcc GCC_GPU_GPLL0_CLK_SRC>,
2309f30ac26dSJonathan Marek				 <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>;
2310f30ac26dSJonathan Marek			clock-names = "bi_tcxo",
2311f30ac26dSJonathan Marek				      "gcc_gpu_gpll0_clk_src",
2312f30ac26dSJonathan Marek				      "gcc_gpu_gpll0_div_clk_src";
2313f30ac26dSJonathan Marek			#clock-cells = <1>;
2314f30ac26dSJonathan Marek			#reset-cells = <1>;
2315f30ac26dSJonathan Marek			#power-domain-cells = <1>;
2316f30ac26dSJonathan Marek		};
2317f30ac26dSJonathan Marek
2318f30ac26dSJonathan Marek		adreno_smmu: iommu@2ca0000 {
23193e5c0025SKonrad Dybcio			compatible = "qcom,sm8150-smmu-500", "qcom,adreno-smmu",
23203e5c0025SKonrad Dybcio				     "qcom,smmu-500", "arm,mmu-500";
2321f30ac26dSJonathan Marek			reg = <0 0x02ca0000 0 0x10000>;
2322f30ac26dSJonathan Marek			#iommu-cells = <2>;
2323f30ac26dSJonathan Marek			#global-interrupts = <1>;
2324f30ac26dSJonathan Marek			interrupts = <GIC_SPI 674 IRQ_TYPE_LEVEL_HIGH>,
2325f30ac26dSJonathan Marek				<GIC_SPI 681 IRQ_TYPE_LEVEL_HIGH>,
2326f30ac26dSJonathan Marek				<GIC_SPI 682 IRQ_TYPE_LEVEL_HIGH>,
2327f30ac26dSJonathan Marek				<GIC_SPI 683 IRQ_TYPE_LEVEL_HIGH>,
2328f30ac26dSJonathan Marek				<GIC_SPI 684 IRQ_TYPE_LEVEL_HIGH>,
2329f30ac26dSJonathan Marek				<GIC_SPI 685 IRQ_TYPE_LEVEL_HIGH>,
2330f30ac26dSJonathan Marek				<GIC_SPI 686 IRQ_TYPE_LEVEL_HIGH>,
2331f30ac26dSJonathan Marek				<GIC_SPI 687 IRQ_TYPE_LEVEL_HIGH>,
2332f30ac26dSJonathan Marek				<GIC_SPI 688 IRQ_TYPE_LEVEL_HIGH>;
2333f1269916SJonathan Marek			clocks = <&gpucc GPU_CC_AHB_CLK>,
2334f30ac26dSJonathan Marek				 <&gcc GCC_GPU_MEMNOC_GFX_CLK>,
2335f30ac26dSJonathan Marek				 <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>;
2336f30ac26dSJonathan Marek			clock-names = "ahb", "bus", "iface";
2337f30ac26dSJonathan Marek
2338f1269916SJonathan Marek			power-domains = <&gpucc GPU_CX_GDSC>;
2339f30ac26dSJonathan Marek		};
2340f30ac26dSJonathan Marek
2341e13c6d14SVinod Koul		tlmm: pinctrl@3100000 {
2342e13c6d14SVinod Koul			compatible = "qcom,sm8150-pinctrl";
2343e13c6d14SVinod Koul			reg = <0x0 0x03100000 0x0 0x300000>,
2344e13c6d14SVinod Koul			      <0x0 0x03500000 0x0 0x300000>,
2345e13c6d14SVinod Koul			      <0x0 0x03900000 0x0 0x300000>,
2346e13c6d14SVinod Koul			      <0x0 0x03D00000 0x0 0x300000>;
2347e13c6d14SVinod Koul			reg-names = "west", "east", "north", "south";
2348e13c6d14SVinod Koul			interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
2349de3abdf3SShawn Guo			gpio-ranges = <&tlmm 0 0 176>;
2350e13c6d14SVinod Koul			gpio-controller;
2351e13c6d14SVinod Koul			#gpio-cells = <2>;
2352e13c6d14SVinod Koul			interrupt-controller;
2353e13c6d14SVinod Koul			#interrupt-cells = <2>;
23546127d8e4SBhupesh Sharma			wakeup-parent = <&pdc>;
235581bee695SCaleb Connolly
2356028fe09cSKrzysztof Kozlowski			qup_i2c0_default: qup-i2c0-default-state {
235781bee695SCaleb Connolly				pins = "gpio0", "gpio1";
235881bee695SCaleb Connolly				function = "qup0";
235981bee695SCaleb Connolly				drive-strength = <0x02>;
236081bee695SCaleb Connolly				bias-disable;
236181bee695SCaleb Connolly			};
236281bee695SCaleb Connolly
2363028fe09cSKrzysztof Kozlowski			qup_spi0_default: qup-spi0-default-state {
2364129e1c96SFelipe Balbi				pins = "gpio0", "gpio1", "gpio2", "gpio3";
2365129e1c96SFelipe Balbi				function = "qup0";
2366129e1c96SFelipe Balbi				drive-strength = <6>;
2367129e1c96SFelipe Balbi				bias-disable;
2368129e1c96SFelipe Balbi			};
2369129e1c96SFelipe Balbi
2370028fe09cSKrzysztof Kozlowski			qup_i2c1_default: qup-i2c1-default-state {
237181bee695SCaleb Connolly				pins = "gpio114", "gpio115";
237281bee695SCaleb Connolly				function = "qup1";
2373028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
237481bee695SCaleb Connolly				bias-disable;
237581bee695SCaleb Connolly			};
237681bee695SCaleb Connolly
2377028fe09cSKrzysztof Kozlowski			qup_spi1_default: qup-spi1-default-state {
2378129e1c96SFelipe Balbi				pins = "gpio114", "gpio115", "gpio116", "gpio117";
2379129e1c96SFelipe Balbi				function = "qup1";
2380129e1c96SFelipe Balbi				drive-strength = <6>;
2381129e1c96SFelipe Balbi				bias-disable;
2382129e1c96SFelipe Balbi			};
2383129e1c96SFelipe Balbi
2384028fe09cSKrzysztof Kozlowski			qup_i2c2_default: qup-i2c2-default-state {
238581bee695SCaleb Connolly				pins = "gpio126", "gpio127";
238681bee695SCaleb Connolly				function = "qup2";
2387028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
238881bee695SCaleb Connolly				bias-disable;
238981bee695SCaleb Connolly			};
239081bee695SCaleb Connolly
2391028fe09cSKrzysztof Kozlowski			qup_spi2_default: qup-spi2-default-state {
2392129e1c96SFelipe Balbi				pins = "gpio126", "gpio127", "gpio128", "gpio129";
2393129e1c96SFelipe Balbi				function = "qup2";
2394129e1c96SFelipe Balbi				drive-strength = <6>;
2395129e1c96SFelipe Balbi				bias-disable;
2396129e1c96SFelipe Balbi			};
2397129e1c96SFelipe Balbi
2398028fe09cSKrzysztof Kozlowski			qup_i2c3_default: qup-i2c3-default-state {
239981bee695SCaleb Connolly				pins = "gpio144", "gpio145";
240081bee695SCaleb Connolly				function = "qup3";
2401028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
240281bee695SCaleb Connolly				bias-disable;
240381bee695SCaleb Connolly			};
240481bee695SCaleb Connolly
2405028fe09cSKrzysztof Kozlowski			qup_spi3_default: qup-spi3-default-state {
2406129e1c96SFelipe Balbi				pins = "gpio144", "gpio145", "gpio146", "gpio147";
2407129e1c96SFelipe Balbi				function = "qup3";
2408129e1c96SFelipe Balbi				drive-strength = <6>;
2409129e1c96SFelipe Balbi				bias-disable;
2410129e1c96SFelipe Balbi			};
2411129e1c96SFelipe Balbi
2412028fe09cSKrzysztof Kozlowski			qup_i2c4_default: qup-i2c4-default-state {
241381bee695SCaleb Connolly				pins = "gpio51", "gpio52";
241481bee695SCaleb Connolly				function = "qup4";
2415028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
241681bee695SCaleb Connolly				bias-disable;
241781bee695SCaleb Connolly			};
241881bee695SCaleb Connolly
2419028fe09cSKrzysztof Kozlowski			qup_spi4_default: qup-spi4-default-state {
2420129e1c96SFelipe Balbi				pins = "gpio51", "gpio52", "gpio53", "gpio54";
2421129e1c96SFelipe Balbi				function = "qup4";
2422129e1c96SFelipe Balbi				drive-strength = <6>;
2423129e1c96SFelipe Balbi				bias-disable;
2424129e1c96SFelipe Balbi			};
2425129e1c96SFelipe Balbi
2426028fe09cSKrzysztof Kozlowski			qup_i2c5_default: qup-i2c5-default-state {
242781bee695SCaleb Connolly				pins = "gpio121", "gpio122";
242881bee695SCaleb Connolly				function = "qup5";
2429028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
243081bee695SCaleb Connolly				bias-disable;
243181bee695SCaleb Connolly			};
243281bee695SCaleb Connolly
2433028fe09cSKrzysztof Kozlowski			qup_spi5_default: qup-spi5-default-state {
2434129e1c96SFelipe Balbi				pins = "gpio119", "gpio120", "gpio121", "gpio122";
2435129e1c96SFelipe Balbi				function = "qup5";
2436129e1c96SFelipe Balbi				drive-strength = <6>;
2437129e1c96SFelipe Balbi				bias-disable;
2438129e1c96SFelipe Balbi			};
2439129e1c96SFelipe Balbi
2440028fe09cSKrzysztof Kozlowski			qup_i2c6_default: qup-i2c6-default-state {
244181bee695SCaleb Connolly				pins = "gpio6", "gpio7";
244281bee695SCaleb Connolly				function = "qup6";
2443028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
244481bee695SCaleb Connolly				bias-disable;
244581bee695SCaleb Connolly			};
244681bee695SCaleb Connolly
2447028fe09cSKrzysztof Kozlowski			qup_spi6_default: qup-spi6_default-state {
2448129e1c96SFelipe Balbi				pins = "gpio4", "gpio5", "gpio6", "gpio7";
2449129e1c96SFelipe Balbi				function = "qup6";
2450129e1c96SFelipe Balbi				drive-strength = <6>;
2451129e1c96SFelipe Balbi				bias-disable;
2452129e1c96SFelipe Balbi			};
2453129e1c96SFelipe Balbi
2454028fe09cSKrzysztof Kozlowski			qup_i2c7_default: qup-i2c7-default-state {
245581bee695SCaleb Connolly				pins = "gpio98", "gpio99";
245681bee695SCaleb Connolly				function = "qup7";
2457028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
245881bee695SCaleb Connolly				bias-disable;
245981bee695SCaleb Connolly			};
246081bee695SCaleb Connolly
2461028fe09cSKrzysztof Kozlowski			qup_spi7_default: qup-spi7_default-state {
2462129e1c96SFelipe Balbi				pins = "gpio98", "gpio99", "gpio100", "gpio101";
2463129e1c96SFelipe Balbi				function = "qup7";
2464129e1c96SFelipe Balbi				drive-strength = <6>;
2465129e1c96SFelipe Balbi				bias-disable;
2466129e1c96SFelipe Balbi			};
2467129e1c96SFelipe Balbi
2468028fe09cSKrzysztof Kozlowski			qup_i2c8_default: qup-i2c8-default-state {
246981bee695SCaleb Connolly				pins = "gpio88", "gpio89";
247081bee695SCaleb Connolly				function = "qup8";
2471028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
247281bee695SCaleb Connolly				bias-disable;
247381bee695SCaleb Connolly			};
247481bee695SCaleb Connolly
2475028fe09cSKrzysztof Kozlowski			qup_spi8_default: qup-spi8-default-state {
2476129e1c96SFelipe Balbi				pins = "gpio88", "gpio89", "gpio90", "gpio91";
2477129e1c96SFelipe Balbi				function = "qup8";
2478129e1c96SFelipe Balbi				drive-strength = <6>;
2479129e1c96SFelipe Balbi				bias-disable;
2480129e1c96SFelipe Balbi			};
2481129e1c96SFelipe Balbi
2482028fe09cSKrzysztof Kozlowski			qup_i2c9_default: qup-i2c9-default-state {
248381bee695SCaleb Connolly				pins = "gpio39", "gpio40";
248481bee695SCaleb Connolly				function = "qup9";
2485028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
248681bee695SCaleb Connolly				bias-disable;
248781bee695SCaleb Connolly			};
248881bee695SCaleb Connolly
2489028fe09cSKrzysztof Kozlowski			qup_spi9_default: qup-spi9-default-state {
2490129e1c96SFelipe Balbi				pins = "gpio39", "gpio40", "gpio41", "gpio42";
2491129e1c96SFelipe Balbi				function = "qup9";
2492129e1c96SFelipe Balbi				drive-strength = <6>;
2493129e1c96SFelipe Balbi				bias-disable;
2494129e1c96SFelipe Balbi			};
2495129e1c96SFelipe Balbi
249610d900a8SBartosz Golaszewski			qup_uart9_default: qup-uart9-default-state {
249710d900a8SBartosz Golaszewski				pins = "gpio41", "gpio42";
249810d900a8SBartosz Golaszewski				function = "qup9";
249910d900a8SBartosz Golaszewski				drive-strength = <2>;
250010d900a8SBartosz Golaszewski				bias-disable;
250110d900a8SBartosz Golaszewski			};
250210d900a8SBartosz Golaszewski
2503028fe09cSKrzysztof Kozlowski			qup_i2c10_default: qup-i2c10-default-state {
250481bee695SCaleb Connolly				pins = "gpio9", "gpio10";
250581bee695SCaleb Connolly				function = "qup10";
2506028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
250781bee695SCaleb Connolly				bias-disable;
250881bee695SCaleb Connolly			};
250981bee695SCaleb Connolly
2510028fe09cSKrzysztof Kozlowski			qup_spi10_default: qup-spi10-default-state {
2511129e1c96SFelipe Balbi				pins = "gpio9", "gpio10", "gpio11", "gpio12";
2512129e1c96SFelipe Balbi				function = "qup10";
2513129e1c96SFelipe Balbi				drive-strength = <6>;
2514129e1c96SFelipe Balbi				bias-disable;
2515129e1c96SFelipe Balbi			};
2516129e1c96SFelipe Balbi
2517028fe09cSKrzysztof Kozlowski			qup_i2c11_default: qup-i2c11-default-state {
251881bee695SCaleb Connolly				pins = "gpio94", "gpio95";
251981bee695SCaleb Connolly				function = "qup11";
2520028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
252181bee695SCaleb Connolly				bias-disable;
252281bee695SCaleb Connolly			};
252381bee695SCaleb Connolly
2524028fe09cSKrzysztof Kozlowski			qup_spi11_default: qup-spi11-default-state {
2525129e1c96SFelipe Balbi				pins = "gpio92", "gpio93", "gpio94", "gpio95";
2526129e1c96SFelipe Balbi				function = "qup11";
2527129e1c96SFelipe Balbi				drive-strength = <6>;
2528129e1c96SFelipe Balbi				bias-disable;
2529129e1c96SFelipe Balbi			};
2530129e1c96SFelipe Balbi
2531028fe09cSKrzysztof Kozlowski			qup_i2c12_default: qup-i2c12-default-state {
253281bee695SCaleb Connolly				pins = "gpio83", "gpio84";
253381bee695SCaleb Connolly				function = "qup12";
2534028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
253581bee695SCaleb Connolly				bias-disable;
253681bee695SCaleb Connolly			};
253781bee695SCaleb Connolly
2538028fe09cSKrzysztof Kozlowski			qup_spi12_default: qup-spi12-default-state {
2539129e1c96SFelipe Balbi				pins = "gpio83", "gpio84", "gpio85", "gpio86";
2540129e1c96SFelipe Balbi				function = "qup12";
2541129e1c96SFelipe Balbi				drive-strength = <6>;
2542129e1c96SFelipe Balbi				bias-disable;
2543129e1c96SFelipe Balbi			};
2544129e1c96SFelipe Balbi
2545028fe09cSKrzysztof Kozlowski			qup_i2c13_default: qup-i2c13-default-state {
254681bee695SCaleb Connolly				pins = "gpio43", "gpio44";
254781bee695SCaleb Connolly				function = "qup13";
2548028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
254981bee695SCaleb Connolly				bias-disable;
255081bee695SCaleb Connolly			};
255181bee695SCaleb Connolly
2552028fe09cSKrzysztof Kozlowski			qup_spi13_default: qup-spi13-default-state {
2553129e1c96SFelipe Balbi				pins = "gpio43", "gpio44", "gpio45", "gpio46";
2554129e1c96SFelipe Balbi				function = "qup13";
2555129e1c96SFelipe Balbi				drive-strength = <6>;
2556129e1c96SFelipe Balbi				bias-disable;
2557129e1c96SFelipe Balbi			};
2558129e1c96SFelipe Balbi
2559028fe09cSKrzysztof Kozlowski			qup_i2c14_default: qup-i2c14-default-state {
256081bee695SCaleb Connolly				pins = "gpio47", "gpio48";
256181bee695SCaleb Connolly				function = "qup14";
2562028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
256381bee695SCaleb Connolly				bias-disable;
256481bee695SCaleb Connolly			};
256581bee695SCaleb Connolly
2566028fe09cSKrzysztof Kozlowski			qup_spi14_default: qup-spi14-default-state {
2567129e1c96SFelipe Balbi				pins = "gpio47", "gpio48", "gpio49", "gpio50";
2568129e1c96SFelipe Balbi				function = "qup14";
2569129e1c96SFelipe Balbi				drive-strength = <6>;
2570129e1c96SFelipe Balbi				bias-disable;
2571129e1c96SFelipe Balbi			};
2572129e1c96SFelipe Balbi
2573028fe09cSKrzysztof Kozlowski			qup_i2c15_default: qup-i2c15-default-state {
257481bee695SCaleb Connolly				pins = "gpio27", "gpio28";
257581bee695SCaleb Connolly				function = "qup15";
2576028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
257781bee695SCaleb Connolly				bias-disable;
257881bee695SCaleb Connolly			};
257981bee695SCaleb Connolly
2580028fe09cSKrzysztof Kozlowski			qup_spi15_default: qup-spi15-default-state {
2581129e1c96SFelipe Balbi				pins = "gpio27", "gpio28", "gpio29", "gpio30";
2582129e1c96SFelipe Balbi				function = "qup15";
2583129e1c96SFelipe Balbi				drive-strength = <6>;
2584129e1c96SFelipe Balbi				bias-disable;
2585129e1c96SFelipe Balbi			};
2586129e1c96SFelipe Balbi
2587028fe09cSKrzysztof Kozlowski			qup_i2c16_default: qup-i2c16-default-state {
258881bee695SCaleb Connolly				pins = "gpio86", "gpio85";
258981bee695SCaleb Connolly				function = "qup16";
2590028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
259181bee695SCaleb Connolly				bias-disable;
259281bee695SCaleb Connolly			};
259381bee695SCaleb Connolly
2594028fe09cSKrzysztof Kozlowski			qup_spi16_default: qup-spi16-default-state {
2595129e1c96SFelipe Balbi				pins = "gpio83", "gpio84", "gpio85", "gpio86";
2596129e1c96SFelipe Balbi				function = "qup16";
2597129e1c96SFelipe Balbi				drive-strength = <6>;
2598129e1c96SFelipe Balbi				bias-disable;
2599129e1c96SFelipe Balbi			};
2600129e1c96SFelipe Balbi
2601028fe09cSKrzysztof Kozlowski			qup_i2c17_default: qup-i2c17-default-state {
260281bee695SCaleb Connolly				pins = "gpio55", "gpio56";
260381bee695SCaleb Connolly				function = "qup17";
2604028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
260581bee695SCaleb Connolly				bias-disable;
260681bee695SCaleb Connolly			};
260781bee695SCaleb Connolly
2608028fe09cSKrzysztof Kozlowski			qup_spi17_default: qup-spi17-default-state {
2609129e1c96SFelipe Balbi				pins = "gpio55", "gpio56", "gpio57", "gpio58";
2610129e1c96SFelipe Balbi				function = "qup17";
2611129e1c96SFelipe Balbi				drive-strength = <6>;
2612129e1c96SFelipe Balbi				bias-disable;
2613129e1c96SFelipe Balbi			};
2614129e1c96SFelipe Balbi
2615028fe09cSKrzysztof Kozlowski			qup_i2c18_default: qup-i2c18-default-state {
261681bee695SCaleb Connolly				pins = "gpio23", "gpio24";
261781bee695SCaleb Connolly				function = "qup18";
2618028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
261981bee695SCaleb Connolly				bias-disable;
262081bee695SCaleb Connolly			};
262181bee695SCaleb Connolly
2622028fe09cSKrzysztof Kozlowski			qup_spi18_default: qup-spi18-default-state {
2623129e1c96SFelipe Balbi				pins = "gpio23", "gpio24", "gpio25", "gpio26";
2624129e1c96SFelipe Balbi				function = "qup18";
2625129e1c96SFelipe Balbi				drive-strength = <6>;
2626129e1c96SFelipe Balbi				bias-disable;
2627129e1c96SFelipe Balbi			};
2628129e1c96SFelipe Balbi
2629028fe09cSKrzysztof Kozlowski			qup_i2c19_default: qup-i2c19-default-state {
263081bee695SCaleb Connolly				pins = "gpio57", "gpio58";
263181bee695SCaleb Connolly				function = "qup19";
2632028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
263381bee695SCaleb Connolly				bias-disable;
263481bee695SCaleb Connolly			};
2635129e1c96SFelipe Balbi
2636028fe09cSKrzysztof Kozlowski			qup_spi19_default: qup-spi19-default-state {
2637129e1c96SFelipe Balbi				pins = "gpio55", "gpio56", "gpio57", "gpio58";
2638129e1c96SFelipe Balbi				function = "qup19";
2639129e1c96SFelipe Balbi				drive-strength = <6>;
2640129e1c96SFelipe Balbi				bias-disable;
2641129e1c96SFelipe Balbi			};
2642a1c86c68SBhupesh Sharma
2643028fe09cSKrzysztof Kozlowski			pcie0_default_state: pcie0-default-state {
2644028fe09cSKrzysztof Kozlowski				perst-pins {
2645a1c86c68SBhupesh Sharma					pins = "gpio35";
2646a1c86c68SBhupesh Sharma					function = "gpio";
2647a1c86c68SBhupesh Sharma					drive-strength = <2>;
2648a1c86c68SBhupesh Sharma					bias-pull-down;
2649a1c86c68SBhupesh Sharma				};
2650a1c86c68SBhupesh Sharma
2651028fe09cSKrzysztof Kozlowski				clkreq-pins {
2652a1c86c68SBhupesh Sharma					pins = "gpio36";
2653a1c86c68SBhupesh Sharma					function = "pci_e0";
2654a1c86c68SBhupesh Sharma					drive-strength = <2>;
2655a1c86c68SBhupesh Sharma					bias-pull-up;
2656a1c86c68SBhupesh Sharma				};
2657a1c86c68SBhupesh Sharma
2658028fe09cSKrzysztof Kozlowski				wake-pins {
2659a1c86c68SBhupesh Sharma					pins = "gpio37";
2660a1c86c68SBhupesh Sharma					function = "gpio";
2661a1c86c68SBhupesh Sharma					drive-strength = <2>;
2662a1c86c68SBhupesh Sharma					bias-pull-up;
2663a1c86c68SBhupesh Sharma				};
2664a1c86c68SBhupesh Sharma			};
2665a1c86c68SBhupesh Sharma
2666028fe09cSKrzysztof Kozlowski			pcie1_default_state: pcie1-default-state {
2667028fe09cSKrzysztof Kozlowski				perst-pins {
2668a1c86c68SBhupesh Sharma					pins = "gpio102";
2669a1c86c68SBhupesh Sharma					function = "gpio";
2670a1c86c68SBhupesh Sharma					drive-strength = <2>;
2671a1c86c68SBhupesh Sharma					bias-pull-down;
2672a1c86c68SBhupesh Sharma				};
2673a1c86c68SBhupesh Sharma
2674028fe09cSKrzysztof Kozlowski				clkreq-pins {
2675a1c86c68SBhupesh Sharma					pins = "gpio103";
2676a1c86c68SBhupesh Sharma					function = "pci_e1";
2677a1c86c68SBhupesh Sharma					drive-strength = <2>;
2678a1c86c68SBhupesh Sharma					bias-pull-up;
2679a1c86c68SBhupesh Sharma				};
2680a1c86c68SBhupesh Sharma
2681028fe09cSKrzysztof Kozlowski				wake-pins {
2682a1c86c68SBhupesh Sharma					pins = "gpio104";
2683a1c86c68SBhupesh Sharma					function = "gpio";
2684a1c86c68SBhupesh Sharma					drive-strength = <2>;
2685a1c86c68SBhupesh Sharma					bias-pull-up;
2686a1c86c68SBhupesh Sharma				};
2687a1c86c68SBhupesh Sharma			};
2688e13c6d14SVinod Koul		};
2689e13c6d14SVinod Koul
269049076351SSibi Sankar		remoteproc_mpss: remoteproc@4080000 {
269149076351SSibi Sankar			compatible = "qcom,sm8150-mpss-pas";
269249076351SSibi Sankar			reg = <0x0 0x04080000 0x0 0x4040>;
269349076351SSibi Sankar
269449076351SSibi Sankar			interrupts-extended = <&intc GIC_SPI 266 IRQ_TYPE_EDGE_RISING>,
269549076351SSibi Sankar					      <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
269649076351SSibi Sankar					      <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
269749076351SSibi Sankar					      <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
269849076351SSibi Sankar					      <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
269949076351SSibi Sankar					      <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
270049076351SSibi Sankar			interrupt-names = "wdog", "fatal", "ready", "handover",
270149076351SSibi Sankar					  "stop-ack", "shutdown-ack";
270249076351SSibi Sankar
270349076351SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>;
270449076351SSibi Sankar			clock-names = "xo";
270549076351SSibi Sankar
2706a94ed9f3SKonrad Dybcio			power-domains = <&rpmhpd SM8150_CX>,
2707a94ed9f3SKonrad Dybcio					<&rpmhpd SM8150_MSS>;
2708d9d327f6SSibi Sankar			power-domain-names = "cx", "mss";
270949076351SSibi Sankar
271049076351SSibi Sankar			memory-region = <&mpss_mem>;
271149076351SSibi Sankar
2712d9d327f6SSibi Sankar			qcom,qmp = <&aoss_qmp>;
2713d9d327f6SSibi Sankar
271449076351SSibi Sankar			qcom,smem-states = <&modem_smp2p_out 0>;
271549076351SSibi Sankar			qcom,smem-state-names = "stop";
271649076351SSibi Sankar
2717b1dc3c6bSKonrad Dybcio			status = "disabled";
2718b1dc3c6bSKonrad Dybcio
271949076351SSibi Sankar			glink-edge {
272049076351SSibi Sankar				interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>;
272149076351SSibi Sankar				label = "modem";
272249076351SSibi Sankar				qcom,remote-pid = <1>;
272349076351SSibi Sankar				mboxes = <&apss_shared 12>;
272449076351SSibi Sankar			};
272549076351SSibi Sankar		};
272649076351SSibi Sankar
272724244cefSSai Prakash Ranjan		stm@6002000 {
272824244cefSSai Prakash Ranjan			compatible = "arm,coresight-stm", "arm,primecell";
272924244cefSSai Prakash Ranjan			reg = <0 0x06002000 0 0x1000>,
273024244cefSSai Prakash Ranjan			      <0 0x16280000 0 0x180000>;
273124244cefSSai Prakash Ranjan			reg-names = "stm-base", "stm-stimulus-base";
273224244cefSSai Prakash Ranjan
273324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
273424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
273524244cefSSai Prakash Ranjan
273624244cefSSai Prakash Ranjan			out-ports {
273724244cefSSai Prakash Ranjan				port {
273824244cefSSai Prakash Ranjan					stm_out: endpoint {
273924244cefSSai Prakash Ranjan						remote-endpoint = <&funnel0_in7>;
274024244cefSSai Prakash Ranjan					};
274124244cefSSai Prakash Ranjan				};
274224244cefSSai Prakash Ranjan			};
274324244cefSSai Prakash Ranjan		};
274424244cefSSai Prakash Ranjan
274524244cefSSai Prakash Ranjan		funnel@6041000 {
274624244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
274724244cefSSai Prakash Ranjan			reg = <0 0x06041000 0 0x1000>;
274824244cefSSai Prakash Ranjan
274924244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
275024244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
275124244cefSSai Prakash Ranjan
275224244cefSSai Prakash Ranjan			out-ports {
275324244cefSSai Prakash Ranjan				port {
275424244cefSSai Prakash Ranjan					funnel0_out: endpoint {
275524244cefSSai Prakash Ranjan						remote-endpoint = <&merge_funnel_in0>;
275624244cefSSai Prakash Ranjan					};
275724244cefSSai Prakash Ranjan				};
275824244cefSSai Prakash Ranjan			};
275924244cefSSai Prakash Ranjan
276024244cefSSai Prakash Ranjan			in-ports {
276124244cefSSai Prakash Ranjan				#address-cells = <1>;
276224244cefSSai Prakash Ranjan				#size-cells = <0>;
276324244cefSSai Prakash Ranjan
276424244cefSSai Prakash Ranjan				port@7 {
276524244cefSSai Prakash Ranjan					reg = <7>;
276624244cefSSai Prakash Ranjan					funnel0_in7: endpoint {
276724244cefSSai Prakash Ranjan						remote-endpoint = <&stm_out>;
276824244cefSSai Prakash Ranjan					};
276924244cefSSai Prakash Ranjan				};
277024244cefSSai Prakash Ranjan			};
277124244cefSSai Prakash Ranjan		};
277224244cefSSai Prakash Ranjan
277324244cefSSai Prakash Ranjan		funnel@6042000 {
277424244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
277524244cefSSai Prakash Ranjan			reg = <0 0x06042000 0 0x1000>;
277624244cefSSai Prakash Ranjan
277724244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
277824244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
277924244cefSSai Prakash Ranjan
278024244cefSSai Prakash Ranjan			out-ports {
278124244cefSSai Prakash Ranjan				port {
278224244cefSSai Prakash Ranjan					funnel1_out: endpoint {
278324244cefSSai Prakash Ranjan						remote-endpoint = <&merge_funnel_in1>;
278424244cefSSai Prakash Ranjan					};
278524244cefSSai Prakash Ranjan				};
278624244cefSSai Prakash Ranjan			};
278724244cefSSai Prakash Ranjan
278824244cefSSai Prakash Ranjan			in-ports {
278924244cefSSai Prakash Ranjan				#address-cells = <1>;
279024244cefSSai Prakash Ranjan				#size-cells = <0>;
279124244cefSSai Prakash Ranjan
279224244cefSSai Prakash Ranjan				port@4 {
279324244cefSSai Prakash Ranjan					reg = <4>;
279424244cefSSai Prakash Ranjan					funnel1_in4: endpoint {
279524244cefSSai Prakash Ranjan						remote-endpoint = <&swao_replicator_out>;
279624244cefSSai Prakash Ranjan					};
279724244cefSSai Prakash Ranjan				};
279824244cefSSai Prakash Ranjan			};
279924244cefSSai Prakash Ranjan		};
280024244cefSSai Prakash Ranjan
280124244cefSSai Prakash Ranjan		funnel@6043000 {
280224244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
280324244cefSSai Prakash Ranjan			reg = <0 0x06043000 0 0x1000>;
280424244cefSSai Prakash Ranjan
280524244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
280624244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
280724244cefSSai Prakash Ranjan
280824244cefSSai Prakash Ranjan			out-ports {
280924244cefSSai Prakash Ranjan				port {
281024244cefSSai Prakash Ranjan					funnel2_out: endpoint {
281124244cefSSai Prakash Ranjan						remote-endpoint = <&merge_funnel_in2>;
281224244cefSSai Prakash Ranjan					};
281324244cefSSai Prakash Ranjan				};
281424244cefSSai Prakash Ranjan			};
281524244cefSSai Prakash Ranjan
281624244cefSSai Prakash Ranjan			in-ports {
281724244cefSSai Prakash Ranjan				#address-cells = <1>;
281824244cefSSai Prakash Ranjan				#size-cells = <0>;
281924244cefSSai Prakash Ranjan
282024244cefSSai Prakash Ranjan				port@2 {
282124244cefSSai Prakash Ranjan					reg = <2>;
282224244cefSSai Prakash Ranjan					funnel2_in2: endpoint {
282324244cefSSai Prakash Ranjan						remote-endpoint = <&apss_merge_funnel_out>;
282424244cefSSai Prakash Ranjan					};
282524244cefSSai Prakash Ranjan				};
282624244cefSSai Prakash Ranjan			};
282724244cefSSai Prakash Ranjan		};
282824244cefSSai Prakash Ranjan
282924244cefSSai Prakash Ranjan		funnel@6045000 {
283024244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
283124244cefSSai Prakash Ranjan			reg = <0 0x06045000 0 0x1000>;
283224244cefSSai Prakash Ranjan
283324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
283424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
283524244cefSSai Prakash Ranjan
283624244cefSSai Prakash Ranjan			out-ports {
283724244cefSSai Prakash Ranjan				port {
283824244cefSSai Prakash Ranjan					merge_funnel_out: endpoint {
283924244cefSSai Prakash Ranjan						remote-endpoint = <&etf_in>;
284024244cefSSai Prakash Ranjan					};
284124244cefSSai Prakash Ranjan				};
284224244cefSSai Prakash Ranjan			};
284324244cefSSai Prakash Ranjan
284424244cefSSai Prakash Ranjan			in-ports {
284524244cefSSai Prakash Ranjan				#address-cells = <1>;
284624244cefSSai Prakash Ranjan				#size-cells = <0>;
284724244cefSSai Prakash Ranjan
284824244cefSSai Prakash Ranjan				port@0 {
284924244cefSSai Prakash Ranjan					reg = <0>;
285024244cefSSai Prakash Ranjan					merge_funnel_in0: endpoint {
285124244cefSSai Prakash Ranjan						remote-endpoint = <&funnel0_out>;
285224244cefSSai Prakash Ranjan					};
285324244cefSSai Prakash Ranjan				};
285424244cefSSai Prakash Ranjan
285524244cefSSai Prakash Ranjan				port@1 {
285624244cefSSai Prakash Ranjan					reg = <1>;
285724244cefSSai Prakash Ranjan					merge_funnel_in1: endpoint {
285824244cefSSai Prakash Ranjan						remote-endpoint = <&funnel1_out>;
285924244cefSSai Prakash Ranjan					};
286024244cefSSai Prakash Ranjan				};
286124244cefSSai Prakash Ranjan
286224244cefSSai Prakash Ranjan				port@2 {
286324244cefSSai Prakash Ranjan					reg = <2>;
286424244cefSSai Prakash Ranjan					merge_funnel_in2: endpoint {
286524244cefSSai Prakash Ranjan						remote-endpoint = <&funnel2_out>;
286624244cefSSai Prakash Ranjan					};
286724244cefSSai Prakash Ranjan				};
286824244cefSSai Prakash Ranjan			};
286924244cefSSai Prakash Ranjan		};
287024244cefSSai Prakash Ranjan
287124244cefSSai Prakash Ranjan		replicator@6046000 {
287224244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
287324244cefSSai Prakash Ranjan			reg = <0 0x06046000 0 0x1000>;
287424244cefSSai Prakash Ranjan
287524244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
287624244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
287724244cefSSai Prakash Ranjan
287824244cefSSai Prakash Ranjan			out-ports {
287924244cefSSai Prakash Ranjan				#address-cells = <1>;
288024244cefSSai Prakash Ranjan				#size-cells = <0>;
288124244cefSSai Prakash Ranjan
288224244cefSSai Prakash Ranjan				port@0 {
288324244cefSSai Prakash Ranjan					reg = <0>;
288424244cefSSai Prakash Ranjan					replicator_out0: endpoint {
288524244cefSSai Prakash Ranjan						remote-endpoint = <&etr_in>;
288624244cefSSai Prakash Ranjan					};
288724244cefSSai Prakash Ranjan				};
288824244cefSSai Prakash Ranjan
288924244cefSSai Prakash Ranjan				port@1 {
289024244cefSSai Prakash Ranjan					reg = <1>;
289124244cefSSai Prakash Ranjan					replicator_out1: endpoint {
289224244cefSSai Prakash Ranjan						remote-endpoint = <&replicator1_in>;
289324244cefSSai Prakash Ranjan					};
289424244cefSSai Prakash Ranjan				};
289524244cefSSai Prakash Ranjan			};
289624244cefSSai Prakash Ranjan
289724244cefSSai Prakash Ranjan			in-ports {
289824244cefSSai Prakash Ranjan				port {
289924244cefSSai Prakash Ranjan					replicator_in0: endpoint {
290024244cefSSai Prakash Ranjan						remote-endpoint = <&etf_out>;
290124244cefSSai Prakash Ranjan					};
290224244cefSSai Prakash Ranjan				};
290324244cefSSai Prakash Ranjan			};
290424244cefSSai Prakash Ranjan		};
290524244cefSSai Prakash Ranjan
290624244cefSSai Prakash Ranjan		etf@6047000 {
290724244cefSSai Prakash Ranjan			compatible = "arm,coresight-tmc", "arm,primecell";
290824244cefSSai Prakash Ranjan			reg = <0 0x06047000 0 0x1000>;
290924244cefSSai Prakash Ranjan
291024244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
291124244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
291224244cefSSai Prakash Ranjan
291324244cefSSai Prakash Ranjan			out-ports {
291424244cefSSai Prakash Ranjan				port {
291524244cefSSai Prakash Ranjan					etf_out: endpoint {
291624244cefSSai Prakash Ranjan						remote-endpoint = <&replicator_in0>;
291724244cefSSai Prakash Ranjan					};
291824244cefSSai Prakash Ranjan				};
291924244cefSSai Prakash Ranjan			};
292024244cefSSai Prakash Ranjan
292124244cefSSai Prakash Ranjan			in-ports {
292224244cefSSai Prakash Ranjan				port {
292324244cefSSai Prakash Ranjan					etf_in: endpoint {
292424244cefSSai Prakash Ranjan						remote-endpoint = <&merge_funnel_out>;
292524244cefSSai Prakash Ranjan					};
292624244cefSSai Prakash Ranjan				};
292724244cefSSai Prakash Ranjan			};
292824244cefSSai Prakash Ranjan		};
292924244cefSSai Prakash Ranjan
293024244cefSSai Prakash Ranjan		etr@6048000 {
293124244cefSSai Prakash Ranjan			compatible = "arm,coresight-tmc", "arm,primecell";
293224244cefSSai Prakash Ranjan			reg = <0 0x06048000 0 0x1000>;
293324244cefSSai Prakash Ranjan			iommus = <&apps_smmu 0x05e0 0x0>;
293424244cefSSai Prakash Ranjan
293524244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
293624244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
293724244cefSSai Prakash Ranjan			arm,scatter-gather;
293824244cefSSai Prakash Ranjan
293924244cefSSai Prakash Ranjan			in-ports {
294024244cefSSai Prakash Ranjan				port {
294124244cefSSai Prakash Ranjan					etr_in: endpoint {
294224244cefSSai Prakash Ranjan						remote-endpoint = <&replicator_out0>;
294324244cefSSai Prakash Ranjan					};
294424244cefSSai Prakash Ranjan				};
294524244cefSSai Prakash Ranjan			};
294624244cefSSai Prakash Ranjan		};
294724244cefSSai Prakash Ranjan
294824244cefSSai Prakash Ranjan		replicator@604a000 {
294924244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
295024244cefSSai Prakash Ranjan			reg = <0 0x0604a000 0 0x1000>;
295124244cefSSai Prakash Ranjan
295224244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
295324244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
295424244cefSSai Prakash Ranjan
295524244cefSSai Prakash Ranjan			out-ports {
295624244cefSSai Prakash Ranjan				#address-cells = <1>;
295724244cefSSai Prakash Ranjan				#size-cells = <0>;
295824244cefSSai Prakash Ranjan
295924244cefSSai Prakash Ranjan				port@1 {
296024244cefSSai Prakash Ranjan					reg = <1>;
296124244cefSSai Prakash Ranjan					replicator1_out: endpoint {
296224244cefSSai Prakash Ranjan						remote-endpoint = <&swao_funnel_in>;
296324244cefSSai Prakash Ranjan					};
296424244cefSSai Prakash Ranjan				};
296524244cefSSai Prakash Ranjan			};
296624244cefSSai Prakash Ranjan
296724244cefSSai Prakash Ranjan			in-ports {
296824244cefSSai Prakash Ranjan				#address-cells = <1>;
296924244cefSSai Prakash Ranjan				#size-cells = <0>;
297024244cefSSai Prakash Ranjan
297124244cefSSai Prakash Ranjan				port@1 {
297224244cefSSai Prakash Ranjan					reg = <1>;
297324244cefSSai Prakash Ranjan					replicator1_in: endpoint {
297424244cefSSai Prakash Ranjan						remote-endpoint = <&replicator_out1>;
297524244cefSSai Prakash Ranjan					};
297624244cefSSai Prakash Ranjan				};
297724244cefSSai Prakash Ranjan			};
297824244cefSSai Prakash Ranjan		};
297924244cefSSai Prakash Ranjan
298024244cefSSai Prakash Ranjan		funnel@6b08000 {
298124244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
298224244cefSSai Prakash Ranjan			reg = <0 0x06b08000 0 0x1000>;
298324244cefSSai Prakash Ranjan
298424244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
298524244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
298624244cefSSai Prakash Ranjan
298724244cefSSai Prakash Ranjan			out-ports {
298824244cefSSai Prakash Ranjan				port {
298924244cefSSai Prakash Ranjan					swao_funnel_out: endpoint {
299024244cefSSai Prakash Ranjan						remote-endpoint = <&swao_etf_in>;
299124244cefSSai Prakash Ranjan					};
299224244cefSSai Prakash Ranjan				};
299324244cefSSai Prakash Ranjan			};
299424244cefSSai Prakash Ranjan
299524244cefSSai Prakash Ranjan			in-ports {
299624244cefSSai Prakash Ranjan				#address-cells = <1>;
299724244cefSSai Prakash Ranjan				#size-cells = <0>;
299824244cefSSai Prakash Ranjan
299924244cefSSai Prakash Ranjan				port@6 {
300024244cefSSai Prakash Ranjan					reg = <6>;
300124244cefSSai Prakash Ranjan					swao_funnel_in: endpoint {
300224244cefSSai Prakash Ranjan						remote-endpoint = <&replicator1_out>;
300324244cefSSai Prakash Ranjan					};
300424244cefSSai Prakash Ranjan				};
300524244cefSSai Prakash Ranjan			};
300624244cefSSai Prakash Ranjan		};
300724244cefSSai Prakash Ranjan
300824244cefSSai Prakash Ranjan		etf@6b09000 {
300924244cefSSai Prakash Ranjan			compatible = "arm,coresight-tmc", "arm,primecell";
301024244cefSSai Prakash Ranjan			reg = <0 0x06b09000 0 0x1000>;
301124244cefSSai Prakash Ranjan
301224244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
301324244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
301424244cefSSai Prakash Ranjan
301524244cefSSai Prakash Ranjan			out-ports {
301624244cefSSai Prakash Ranjan				port {
301724244cefSSai Prakash Ranjan					swao_etf_out: endpoint {
301824244cefSSai Prakash Ranjan						remote-endpoint = <&swao_replicator_in>;
301924244cefSSai Prakash Ranjan					};
302024244cefSSai Prakash Ranjan				};
302124244cefSSai Prakash Ranjan			};
302224244cefSSai Prakash Ranjan
302324244cefSSai Prakash Ranjan			in-ports {
302424244cefSSai Prakash Ranjan				port {
302524244cefSSai Prakash Ranjan					swao_etf_in: endpoint {
302624244cefSSai Prakash Ranjan						remote-endpoint = <&swao_funnel_out>;
302724244cefSSai Prakash Ranjan					};
302824244cefSSai Prakash Ranjan				};
302924244cefSSai Prakash Ranjan			};
303024244cefSSai Prakash Ranjan		};
303124244cefSSai Prakash Ranjan
303224244cefSSai Prakash Ranjan		replicator@6b0a000 {
303324244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
303424244cefSSai Prakash Ranjan			reg = <0 0x06b0a000 0 0x1000>;
303524244cefSSai Prakash Ranjan
303624244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
303724244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
303824244cefSSai Prakash Ranjan			qcom,replicator-loses-context;
303924244cefSSai Prakash Ranjan
304024244cefSSai Prakash Ranjan			out-ports {
304124244cefSSai Prakash Ranjan				port {
304224244cefSSai Prakash Ranjan					swao_replicator_out: endpoint {
304324244cefSSai Prakash Ranjan						remote-endpoint = <&funnel1_in4>;
304424244cefSSai Prakash Ranjan					};
304524244cefSSai Prakash Ranjan				};
304624244cefSSai Prakash Ranjan			};
304724244cefSSai Prakash Ranjan
304824244cefSSai Prakash Ranjan			in-ports {
304924244cefSSai Prakash Ranjan				port {
305024244cefSSai Prakash Ranjan					swao_replicator_in: endpoint {
305124244cefSSai Prakash Ranjan						remote-endpoint = <&swao_etf_out>;
305224244cefSSai Prakash Ranjan					};
305324244cefSSai Prakash Ranjan				};
305424244cefSSai Prakash Ranjan			};
305524244cefSSai Prakash Ranjan		};
305624244cefSSai Prakash Ranjan
305724244cefSSai Prakash Ranjan		etm@7040000 {
305824244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
305924244cefSSai Prakash Ranjan			reg = <0 0x07040000 0 0x1000>;
306024244cefSSai Prakash Ranjan
306124244cefSSai Prakash Ranjan			cpu = <&CPU0>;
306224244cefSSai Prakash Ranjan
306324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
306424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
306524244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
306624244cefSSai Prakash Ranjan			qcom,skip-power-up;
306724244cefSSai Prakash Ranjan
306824244cefSSai Prakash Ranjan			out-ports {
306924244cefSSai Prakash Ranjan				port {
307024244cefSSai Prakash Ranjan					etm0_out: endpoint {
307124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in0>;
307224244cefSSai Prakash Ranjan					};
307324244cefSSai Prakash Ranjan				};
307424244cefSSai Prakash Ranjan			};
307524244cefSSai Prakash Ranjan		};
307624244cefSSai Prakash Ranjan
307724244cefSSai Prakash Ranjan		etm@7140000 {
307824244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
307924244cefSSai Prakash Ranjan			reg = <0 0x07140000 0 0x1000>;
308024244cefSSai Prakash Ranjan
308124244cefSSai Prakash Ranjan			cpu = <&CPU1>;
308224244cefSSai Prakash Ranjan
308324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
308424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
308524244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
308624244cefSSai Prakash Ranjan			qcom,skip-power-up;
308724244cefSSai Prakash Ranjan
308824244cefSSai Prakash Ranjan			out-ports {
308924244cefSSai Prakash Ranjan				port {
309024244cefSSai Prakash Ranjan					etm1_out: endpoint {
309124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in1>;
309224244cefSSai Prakash Ranjan					};
309324244cefSSai Prakash Ranjan				};
309424244cefSSai Prakash Ranjan			};
309524244cefSSai Prakash Ranjan		};
309624244cefSSai Prakash Ranjan
309724244cefSSai Prakash Ranjan		etm@7240000 {
309824244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
309924244cefSSai Prakash Ranjan			reg = <0 0x07240000 0 0x1000>;
310024244cefSSai Prakash Ranjan
310124244cefSSai Prakash Ranjan			cpu = <&CPU2>;
310224244cefSSai Prakash Ranjan
310324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
310424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
310524244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
310624244cefSSai Prakash Ranjan			qcom,skip-power-up;
310724244cefSSai Prakash Ranjan
310824244cefSSai Prakash Ranjan			out-ports {
310924244cefSSai Prakash Ranjan				port {
311024244cefSSai Prakash Ranjan					etm2_out: endpoint {
311124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in2>;
311224244cefSSai Prakash Ranjan					};
311324244cefSSai Prakash Ranjan				};
311424244cefSSai Prakash Ranjan			};
311524244cefSSai Prakash Ranjan		};
311624244cefSSai Prakash Ranjan
311724244cefSSai Prakash Ranjan		etm@7340000 {
311824244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
311924244cefSSai Prakash Ranjan			reg = <0 0x07340000 0 0x1000>;
312024244cefSSai Prakash Ranjan
312124244cefSSai Prakash Ranjan			cpu = <&CPU3>;
312224244cefSSai Prakash Ranjan
312324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
312424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
312524244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
312624244cefSSai Prakash Ranjan			qcom,skip-power-up;
312724244cefSSai Prakash Ranjan
312824244cefSSai Prakash Ranjan			out-ports {
312924244cefSSai Prakash Ranjan				port {
313024244cefSSai Prakash Ranjan					etm3_out: endpoint {
313124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in3>;
313224244cefSSai Prakash Ranjan					};
313324244cefSSai Prakash Ranjan				};
313424244cefSSai Prakash Ranjan			};
313524244cefSSai Prakash Ranjan		};
313624244cefSSai Prakash Ranjan
313724244cefSSai Prakash Ranjan		etm@7440000 {
313824244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
313924244cefSSai Prakash Ranjan			reg = <0 0x07440000 0 0x1000>;
314024244cefSSai Prakash Ranjan
314124244cefSSai Prakash Ranjan			cpu = <&CPU4>;
314224244cefSSai Prakash Ranjan
314324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
314424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
314524244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
314624244cefSSai Prakash Ranjan			qcom,skip-power-up;
314724244cefSSai Prakash Ranjan
314824244cefSSai Prakash Ranjan			out-ports {
314924244cefSSai Prakash Ranjan				port {
315024244cefSSai Prakash Ranjan					etm4_out: endpoint {
315124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in4>;
315224244cefSSai Prakash Ranjan					};
315324244cefSSai Prakash Ranjan				};
315424244cefSSai Prakash Ranjan			};
315524244cefSSai Prakash Ranjan		};
315624244cefSSai Prakash Ranjan
315724244cefSSai Prakash Ranjan		etm@7540000 {
315824244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
315924244cefSSai Prakash Ranjan			reg = <0 0x07540000 0 0x1000>;
316024244cefSSai Prakash Ranjan
316124244cefSSai Prakash Ranjan			cpu = <&CPU5>;
316224244cefSSai Prakash Ranjan
316324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
316424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
316524244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
316624244cefSSai Prakash Ranjan			qcom,skip-power-up;
316724244cefSSai Prakash Ranjan
316824244cefSSai Prakash Ranjan			out-ports {
316924244cefSSai Prakash Ranjan				port {
317024244cefSSai Prakash Ranjan					etm5_out: endpoint {
317124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in5>;
317224244cefSSai Prakash Ranjan					};
317324244cefSSai Prakash Ranjan				};
317424244cefSSai Prakash Ranjan			};
317524244cefSSai Prakash Ranjan		};
317624244cefSSai Prakash Ranjan
317724244cefSSai Prakash Ranjan		etm@7640000 {
317824244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
317924244cefSSai Prakash Ranjan			reg = <0 0x07640000 0 0x1000>;
318024244cefSSai Prakash Ranjan
318124244cefSSai Prakash Ranjan			cpu = <&CPU6>;
318224244cefSSai Prakash Ranjan
318324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
318424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
318524244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
318624244cefSSai Prakash Ranjan			qcom,skip-power-up;
318724244cefSSai Prakash Ranjan
318824244cefSSai Prakash Ranjan			out-ports {
318924244cefSSai Prakash Ranjan				port {
319024244cefSSai Prakash Ranjan					etm6_out: endpoint {
319124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in6>;
319224244cefSSai Prakash Ranjan					};
319324244cefSSai Prakash Ranjan				};
319424244cefSSai Prakash Ranjan			};
319524244cefSSai Prakash Ranjan		};
319624244cefSSai Prakash Ranjan
319724244cefSSai Prakash Ranjan		etm@7740000 {
319824244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
319924244cefSSai Prakash Ranjan			reg = <0 0x07740000 0 0x1000>;
320024244cefSSai Prakash Ranjan
320124244cefSSai Prakash Ranjan			cpu = <&CPU7>;
320224244cefSSai Prakash Ranjan
320324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
320424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
320524244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
320624244cefSSai Prakash Ranjan			qcom,skip-power-up;
320724244cefSSai Prakash Ranjan
320824244cefSSai Prakash Ranjan			out-ports {
320924244cefSSai Prakash Ranjan				port {
321024244cefSSai Prakash Ranjan					etm7_out: endpoint {
321124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in7>;
321224244cefSSai Prakash Ranjan					};
321324244cefSSai Prakash Ranjan				};
321424244cefSSai Prakash Ranjan			};
321524244cefSSai Prakash Ranjan		};
321624244cefSSai Prakash Ranjan
321724244cefSSai Prakash Ranjan		funnel@7800000 { /* APSS Funnel */
321824244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
321924244cefSSai Prakash Ranjan			reg = <0 0x07800000 0 0x1000>;
322024244cefSSai Prakash Ranjan
322124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
322224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
322324244cefSSai Prakash Ranjan
322424244cefSSai Prakash Ranjan			out-ports {
322524244cefSSai Prakash Ranjan				port {
322624244cefSSai Prakash Ranjan					apss_funnel_out: endpoint {
322724244cefSSai Prakash Ranjan						remote-endpoint = <&apss_merge_funnel_in>;
322824244cefSSai Prakash Ranjan					};
322924244cefSSai Prakash Ranjan				};
323024244cefSSai Prakash Ranjan			};
323124244cefSSai Prakash Ranjan
323224244cefSSai Prakash Ranjan			in-ports {
323324244cefSSai Prakash Ranjan				#address-cells = <1>;
323424244cefSSai Prakash Ranjan				#size-cells = <0>;
323524244cefSSai Prakash Ranjan
323624244cefSSai Prakash Ranjan				port@0 {
323724244cefSSai Prakash Ranjan					reg = <0>;
323824244cefSSai Prakash Ranjan					apss_funnel_in0: endpoint {
323924244cefSSai Prakash Ranjan						remote-endpoint = <&etm0_out>;
324024244cefSSai Prakash Ranjan					};
324124244cefSSai Prakash Ranjan				};
324224244cefSSai Prakash Ranjan
324324244cefSSai Prakash Ranjan				port@1 {
324424244cefSSai Prakash Ranjan					reg = <1>;
324524244cefSSai Prakash Ranjan					apss_funnel_in1: endpoint {
324624244cefSSai Prakash Ranjan						remote-endpoint = <&etm1_out>;
324724244cefSSai Prakash Ranjan					};
324824244cefSSai Prakash Ranjan				};
324924244cefSSai Prakash Ranjan
325024244cefSSai Prakash Ranjan				port@2 {
325124244cefSSai Prakash Ranjan					reg = <2>;
325224244cefSSai Prakash Ranjan					apss_funnel_in2: endpoint {
325324244cefSSai Prakash Ranjan						remote-endpoint = <&etm2_out>;
325424244cefSSai Prakash Ranjan					};
325524244cefSSai Prakash Ranjan				};
325624244cefSSai Prakash Ranjan
325724244cefSSai Prakash Ranjan				port@3 {
325824244cefSSai Prakash Ranjan					reg = <3>;
325924244cefSSai Prakash Ranjan					apss_funnel_in3: endpoint {
326024244cefSSai Prakash Ranjan						remote-endpoint = <&etm3_out>;
326124244cefSSai Prakash Ranjan					};
326224244cefSSai Prakash Ranjan				};
326324244cefSSai Prakash Ranjan
326424244cefSSai Prakash Ranjan				port@4 {
326524244cefSSai Prakash Ranjan					reg = <4>;
326624244cefSSai Prakash Ranjan					apss_funnel_in4: endpoint {
326724244cefSSai Prakash Ranjan						remote-endpoint = <&etm4_out>;
326824244cefSSai Prakash Ranjan					};
326924244cefSSai Prakash Ranjan				};
327024244cefSSai Prakash Ranjan
327124244cefSSai Prakash Ranjan				port@5 {
327224244cefSSai Prakash Ranjan					reg = <5>;
327324244cefSSai Prakash Ranjan					apss_funnel_in5: endpoint {
327424244cefSSai Prakash Ranjan						remote-endpoint = <&etm5_out>;
327524244cefSSai Prakash Ranjan					};
327624244cefSSai Prakash Ranjan				};
327724244cefSSai Prakash Ranjan
327824244cefSSai Prakash Ranjan				port@6 {
327924244cefSSai Prakash Ranjan					reg = <6>;
328024244cefSSai Prakash Ranjan					apss_funnel_in6: endpoint {
328124244cefSSai Prakash Ranjan						remote-endpoint = <&etm6_out>;
328224244cefSSai Prakash Ranjan					};
328324244cefSSai Prakash Ranjan				};
328424244cefSSai Prakash Ranjan
328524244cefSSai Prakash Ranjan				port@7 {
328624244cefSSai Prakash Ranjan					reg = <7>;
328724244cefSSai Prakash Ranjan					apss_funnel_in7: endpoint {
328824244cefSSai Prakash Ranjan						remote-endpoint = <&etm7_out>;
328924244cefSSai Prakash Ranjan					};
329024244cefSSai Prakash Ranjan				};
329124244cefSSai Prakash Ranjan			};
329224244cefSSai Prakash Ranjan		};
329324244cefSSai Prakash Ranjan
329424244cefSSai Prakash Ranjan		funnel@7810000 {
329524244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
329624244cefSSai Prakash Ranjan			reg = <0 0x07810000 0 0x1000>;
329724244cefSSai Prakash Ranjan
329824244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
329924244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
330024244cefSSai Prakash Ranjan
330124244cefSSai Prakash Ranjan			out-ports {
330224244cefSSai Prakash Ranjan				port {
330324244cefSSai Prakash Ranjan					apss_merge_funnel_out: endpoint {
330424244cefSSai Prakash Ranjan						remote-endpoint = <&funnel2_in2>;
330524244cefSSai Prakash Ranjan					};
330624244cefSSai Prakash Ranjan				};
330724244cefSSai Prakash Ranjan			};
330824244cefSSai Prakash Ranjan
330924244cefSSai Prakash Ranjan			in-ports {
331024244cefSSai Prakash Ranjan				port {
331124244cefSSai Prakash Ranjan					apss_merge_funnel_in: endpoint {
331224244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_out>;
331324244cefSSai Prakash Ranjan					};
331424244cefSSai Prakash Ranjan				};
331524244cefSSai Prakash Ranjan			};
331624244cefSSai Prakash Ranjan		};
331724244cefSSai Prakash Ranjan
331849076351SSibi Sankar		remoteproc_cdsp: remoteproc@8300000 {
331949076351SSibi Sankar			compatible = "qcom,sm8150-cdsp-pas";
332049076351SSibi Sankar			reg = <0x0 0x08300000 0x0 0x4040>;
332149076351SSibi Sankar
332249076351SSibi Sankar			interrupts-extended = <&intc GIC_SPI 578 IRQ_TYPE_EDGE_RISING>,
332349076351SSibi Sankar					      <&cdsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
332449076351SSibi Sankar					      <&cdsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
332549076351SSibi Sankar					      <&cdsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
332649076351SSibi Sankar					      <&cdsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
332749076351SSibi Sankar			interrupt-names = "wdog", "fatal", "ready",
332849076351SSibi Sankar					  "handover", "stop-ack";
332949076351SSibi Sankar
333049076351SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>;
333149076351SSibi Sankar			clock-names = "xo";
333249076351SSibi Sankar
3333a94ed9f3SKonrad Dybcio			power-domains = <&rpmhpd SM8150_CX>;
333449076351SSibi Sankar
333549076351SSibi Sankar			memory-region = <&cdsp_mem>;
333649076351SSibi Sankar
3337d9d327f6SSibi Sankar			qcom,qmp = <&aoss_qmp>;
3338d9d327f6SSibi Sankar
333949076351SSibi Sankar			qcom,smem-states = <&cdsp_smp2p_out 0>;
334049076351SSibi Sankar			qcom,smem-state-names = "stop";
334149076351SSibi Sankar
334249076351SSibi Sankar			status = "disabled";
334349076351SSibi Sankar
334449076351SSibi Sankar			glink-edge {
334549076351SSibi Sankar				interrupts = <GIC_SPI 574 IRQ_TYPE_EDGE_RISING>;
334649076351SSibi Sankar				label = "cdsp";
334749076351SSibi Sankar				qcom,remote-pid = <5>;
334849076351SSibi Sankar				mboxes = <&apss_shared 4>;
334981729330SBhupesh Sharma
335081729330SBhupesh Sharma				fastrpc {
335181729330SBhupesh Sharma					compatible = "qcom,fastrpc";
335281729330SBhupesh Sharma					qcom,glink-channels = "fastrpcglink-apps-dsp";
335381729330SBhupesh Sharma					label = "cdsp";
33548c8ce95bSJeya R					qcom,non-secure-domain;
335581729330SBhupesh Sharma					#address-cells = <1>;
335681729330SBhupesh Sharma					#size-cells = <0>;
335781729330SBhupesh Sharma
335881729330SBhupesh Sharma					compute-cb@1 {
335981729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
336081729330SBhupesh Sharma						reg = <1>;
33611d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1001 0x0460>;
336281729330SBhupesh Sharma					};
336381729330SBhupesh Sharma
336481729330SBhupesh Sharma					compute-cb@2 {
336581729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
336681729330SBhupesh Sharma						reg = <2>;
33671d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1002 0x0460>;
336881729330SBhupesh Sharma					};
336981729330SBhupesh Sharma
337081729330SBhupesh Sharma					compute-cb@3 {
337181729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
337281729330SBhupesh Sharma						reg = <3>;
33731d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1003 0x0460>;
337481729330SBhupesh Sharma					};
337581729330SBhupesh Sharma
337681729330SBhupesh Sharma					compute-cb@4 {
337781729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
337881729330SBhupesh Sharma						reg = <4>;
33791d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1004 0x0460>;
338081729330SBhupesh Sharma					};
338181729330SBhupesh Sharma
338281729330SBhupesh Sharma					compute-cb@5 {
338381729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
338481729330SBhupesh Sharma						reg = <5>;
33851d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1005 0x0460>;
338681729330SBhupesh Sharma					};
338781729330SBhupesh Sharma
338881729330SBhupesh Sharma					compute-cb@6 {
338981729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
339081729330SBhupesh Sharma						reg = <6>;
33911d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1006 0x0460>;
339281729330SBhupesh Sharma					};
339381729330SBhupesh Sharma
339481729330SBhupesh Sharma					compute-cb@7 {
339581729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
339681729330SBhupesh Sharma						reg = <7>;
33971d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1007 0x0460>;
339881729330SBhupesh Sharma					};
339981729330SBhupesh Sharma
340081729330SBhupesh Sharma					compute-cb@8 {
340181729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
340281729330SBhupesh Sharma						reg = <8>;
34031d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1008 0x0460>;
340481729330SBhupesh Sharma					};
340581729330SBhupesh Sharma
340681729330SBhupesh Sharma					/* note: secure cb9 in downstream */
340781729330SBhupesh Sharma				};
340849076351SSibi Sankar			};
340949076351SSibi Sankar		};
341049076351SSibi Sankar
3411b33d2868SJack Pham		usb_1_hsphy: phy@88e2000 {
3412b33d2868SJack Pham			compatible = "qcom,sm8150-usb-hs-phy",
3413b33d2868SJack Pham				     "qcom,usb-snps-hs-7nm-phy";
3414b33d2868SJack Pham			reg = <0 0x088e2000 0 0x400>;
3415b33d2868SJack Pham			status = "disabled";
3416b33d2868SJack Pham			#phy-cells = <0>;
3417b33d2868SJack Pham
3418b33d2868SJack Pham			clocks = <&rpmhcc RPMH_CXO_CLK>;
3419b33d2868SJack Pham			clock-names = "ref";
3420b33d2868SJack Pham
3421b33d2868SJack Pham			resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
3422b33d2868SJack Pham		};
3423b33d2868SJack Pham
34240c9dde0dSJonathan Marek		usb_2_hsphy: phy@88e3000 {
34250c9dde0dSJonathan Marek			compatible = "qcom,sm8150-usb-hs-phy",
34260c9dde0dSJonathan Marek				     "qcom,usb-snps-hs-7nm-phy";
34270c9dde0dSJonathan Marek			reg = <0 0x088e3000 0 0x400>;
34280c9dde0dSJonathan Marek			status = "disabled";
34290c9dde0dSJonathan Marek			#phy-cells = <0>;
34300c9dde0dSJonathan Marek
34310c9dde0dSJonathan Marek			clocks = <&rpmhcc RPMH_CXO_CLK>;
34320c9dde0dSJonathan Marek			clock-names = "ref";
34330c9dde0dSJonathan Marek
34340c9dde0dSJonathan Marek			resets = <&gcc GCC_QUSB2PHY_SEC_BCR>;
34350c9dde0dSJonathan Marek		};
34360c9dde0dSJonathan Marek
3437b33d2868SJack Pham		usb_1_qmpphy: phy@88e9000 {
3438b33d2868SJack Pham			compatible = "qcom,sm8150-qmp-usb3-phy";
3439b33d2868SJack Pham			reg = <0 0x088e9000 0 0x18c>,
3440b33d2868SJack Pham			      <0 0x088e8000 0 0x10>;
3441b33d2868SJack Pham			status = "disabled";
3442b33d2868SJack Pham			#address-cells = <2>;
3443b33d2868SJack Pham			#size-cells = <2>;
3444b33d2868SJack Pham			ranges;
3445b33d2868SJack Pham
3446b33d2868SJack Pham			clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>,
3447b33d2868SJack Pham				 <&rpmhcc RPMH_CXO_CLK>,
3448b33d2868SJack Pham				 <&gcc GCC_USB3_PRIM_CLKREF_CLK>,
3449b33d2868SJack Pham				 <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>;
3450b33d2868SJack Pham			clock-names = "aux", "ref_clk_src", "ref", "com_aux";
3451b33d2868SJack Pham
3452b33d2868SJack Pham			resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>,
3453b33d2868SJack Pham				 <&gcc GCC_USB3_PHY_PRIM_BCR>;
3454b33d2868SJack Pham			reset-names = "phy", "common";
3455b33d2868SJack Pham
34561351512fSShawn Guo			usb_1_ssphy: phy@88e9200 {
3457b33d2868SJack Pham				reg = <0 0x088e9200 0 0x200>,
3458b33d2868SJack Pham				      <0 0x088e9400 0 0x200>,
3459b33d2868SJack Pham				      <0 0x088e9c00 0 0x218>,
3460b33d2868SJack Pham				      <0 0x088e9600 0 0x200>,
3461b33d2868SJack Pham				      <0 0x088e9800 0 0x200>,
3462b33d2868SJack Pham				      <0 0x088e9a00 0 0x100>;
34637178d4ccSJonathan Marek				#clock-cells = <0>;
3464b33d2868SJack Pham				#phy-cells = <0>;
3465b33d2868SJack Pham				clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>;
3466b33d2868SJack Pham				clock-names = "pipe0";
3467b33d2868SJack Pham				clock-output-names = "usb3_phy_pipe_clk_src";
3468b33d2868SJack Pham			};
3469b33d2868SJack Pham		};
3470b33d2868SJack Pham
34710c9dde0dSJonathan Marek		usb_2_qmpphy: phy@88eb000 {
34720c9dde0dSJonathan Marek			compatible = "qcom,sm8150-qmp-usb3-uni-phy";
34730c9dde0dSJonathan Marek			reg = <0 0x088eb000 0 0x200>;
34740c9dde0dSJonathan Marek			status = "disabled";
34750c9dde0dSJonathan Marek			#address-cells = <2>;
34760c9dde0dSJonathan Marek			#size-cells = <2>;
34770c9dde0dSJonathan Marek			ranges;
34780c9dde0dSJonathan Marek
34790c9dde0dSJonathan Marek			clocks = <&gcc GCC_USB3_SEC_PHY_AUX_CLK>,
34800c9dde0dSJonathan Marek				 <&rpmhcc RPMH_CXO_CLK>,
34810c9dde0dSJonathan Marek				 <&gcc GCC_USB3_SEC_CLKREF_CLK>,
34820c9dde0dSJonathan Marek				 <&gcc GCC_USB3_SEC_PHY_COM_AUX_CLK>;
34830c9dde0dSJonathan Marek			clock-names = "aux", "ref_clk_src", "ref", "com_aux";
34840c9dde0dSJonathan Marek
34850c9dde0dSJonathan Marek			resets = <&gcc GCC_USB3PHY_PHY_SEC_BCR>,
34860c9dde0dSJonathan Marek				 <&gcc GCC_USB3_PHY_SEC_BCR>;
34870c9dde0dSJonathan Marek			reset-names = "phy", "common";
34880c9dde0dSJonathan Marek
34891351512fSShawn Guo			usb_2_ssphy: phy@88eb200 {
34900c9dde0dSJonathan Marek				reg = <0 0x088eb200 0 0x200>,
34910c9dde0dSJonathan Marek				      <0 0x088eb400 0 0x200>,
34920c9dde0dSJonathan Marek				      <0 0x088eb800 0 0x800>,
34930c9dde0dSJonathan Marek				      <0 0x088eb600 0 0x200>;
34947178d4ccSJonathan Marek				#clock-cells = <0>;
34950c9dde0dSJonathan Marek				#phy-cells = <0>;
34960c9dde0dSJonathan Marek				clocks = <&gcc GCC_USB3_SEC_PHY_PIPE_CLK>;
34970c9dde0dSJonathan Marek				clock-names = "pipe0";
34980c9dde0dSJonathan Marek				clock-output-names = "usb3_uni_phy_pipe_clk_src";
34990c9dde0dSJonathan Marek			};
35000c9dde0dSJonathan Marek		};
35010c9dde0dSJonathan Marek
350296bb736fSBhupesh Sharma		sdhc_2: mmc@8804000 {
3503876644c7SBhupesh Sharma			compatible = "qcom,sm8150-sdhci", "qcom,sdhci-msm-v5";
3504876644c7SBhupesh Sharma			reg = <0 0x08804000 0 0x1000>;
3505876644c7SBhupesh Sharma
3506876644c7SBhupesh Sharma			interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
3507876644c7SBhupesh Sharma				     <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
3508876644c7SBhupesh Sharma			interrupt-names = "hc_irq", "pwr_irq";
3509876644c7SBhupesh Sharma
3510876644c7SBhupesh Sharma			clocks = <&gcc GCC_SDCC2_AHB_CLK>,
3511876644c7SBhupesh Sharma				 <&gcc GCC_SDCC2_APPS_CLK>,
3512876644c7SBhupesh Sharma				 <&rpmhcc RPMH_CXO_CLK>;
3513876644c7SBhupesh Sharma			clock-names = "iface", "core", "xo";
351495830090SBhupesh Sharma			iommus = <&apps_smmu 0x6a0 0x0>;
3515876644c7SBhupesh Sharma			qcom,dll-config = <0x0007642c>;
3516876644c7SBhupesh Sharma			qcom,ddr-config = <0x80040868>;
3517876644c7SBhupesh Sharma			power-domains = <&rpmhpd 0>;
3518876644c7SBhupesh Sharma			operating-points-v2 = <&sdhc2_opp_table>;
3519876644c7SBhupesh Sharma
3520876644c7SBhupesh Sharma			status = "disabled";
3521876644c7SBhupesh Sharma
35220e3e6546SKrzysztof Kozlowski			sdhc2_opp_table: opp-table {
3523876644c7SBhupesh Sharma				compatible = "operating-points-v2";
3524876644c7SBhupesh Sharma
3525876644c7SBhupesh Sharma				opp-19200000 {
3526876644c7SBhupesh Sharma					opp-hz = /bits/ 64 <19200000>;
3527876644c7SBhupesh Sharma					required-opps = <&rpmhpd_opp_min_svs>;
3528876644c7SBhupesh Sharma				};
3529876644c7SBhupesh Sharma
3530876644c7SBhupesh Sharma				opp-50000000 {
3531876644c7SBhupesh Sharma					opp-hz = /bits/ 64 <50000000>;
3532876644c7SBhupesh Sharma					required-opps = <&rpmhpd_opp_low_svs>;
3533876644c7SBhupesh Sharma				};
3534876644c7SBhupesh Sharma
3535876644c7SBhupesh Sharma				opp-100000000 {
3536876644c7SBhupesh Sharma					opp-hz = /bits/ 64 <100000000>;
3537876644c7SBhupesh Sharma					required-opps = <&rpmhpd_opp_svs>;
3538876644c7SBhupesh Sharma				};
3539876644c7SBhupesh Sharma
3540876644c7SBhupesh Sharma				opp-202000000 {
3541876644c7SBhupesh Sharma					opp-hz = /bits/ 64 <202000000>;
3542876644c7SBhupesh Sharma					required-opps = <&rpmhpd_opp_svs_l1>;
3543876644c7SBhupesh Sharma				};
3544876644c7SBhupesh Sharma			};
3545876644c7SBhupesh Sharma		};
3546876644c7SBhupesh Sharma
35475dc43d3bSBhupesh Sharma		dc_noc: interconnect@9160000 {
35485dc43d3bSBhupesh Sharma			compatible = "qcom,sm8150-dc-noc";
35495dc43d3bSBhupesh Sharma			reg = <0 0x09160000 0 0x3200>;
355097c28902SAbel Vesa			#interconnect-cells = <2>;
35515dc43d3bSBhupesh Sharma			qcom,bcm-voters = <&apps_bcm_voter>;
35525dc43d3bSBhupesh Sharma		};
35535dc43d3bSBhupesh Sharma
35545dc43d3bSBhupesh Sharma		gem_noc: interconnect@9680000 {
35555dc43d3bSBhupesh Sharma			compatible = "qcom,sm8150-gem-noc";
35565dc43d3bSBhupesh Sharma			reg = <0 0x09680000 0 0x3e200>;
355797c28902SAbel Vesa			#interconnect-cells = <2>;
35585dc43d3bSBhupesh Sharma			qcom,bcm-voters = <&apps_bcm_voter>;
35595dc43d3bSBhupesh Sharma		};
35605dc43d3bSBhupesh Sharma
3561b33d2868SJack Pham		usb_1: usb@a6f8800 {
3562b33d2868SJack Pham			compatible = "qcom,sm8150-dwc3", "qcom,dwc3";
3563b33d2868SJack Pham			reg = <0 0x0a6f8800 0 0x400>;
3564b33d2868SJack Pham			status = "disabled";
3565b33d2868SJack Pham			#address-cells = <2>;
3566b33d2868SJack Pham			#size-cells = <2>;
3567b33d2868SJack Pham			ranges;
3568b33d2868SJack Pham			dma-ranges;
3569b33d2868SJack Pham
3570b33d2868SJack Pham			clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
3571b33d2868SJack Pham				 <&gcc GCC_USB30_PRIM_MASTER_CLK>,
3572b33d2868SJack Pham				 <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>,
3573b33d2868SJack Pham				 <&gcc GCC_USB30_PRIM_SLEEP_CLK>,
35748d5fd4e4SKrzysztof Kozlowski				 <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
3575b33d2868SJack Pham				 <&gcc GCC_USB3_SEC_CLKREF_CLK>;
35768d5fd4e4SKrzysztof Kozlowski			clock-names = "cfg_noc",
35778d5fd4e4SKrzysztof Kozlowski				      "core",
35788d5fd4e4SKrzysztof Kozlowski				      "iface",
35798d5fd4e4SKrzysztof Kozlowski				      "sleep",
35808d5fd4e4SKrzysztof Kozlowski				      "mock_utmi",
35818d5fd4e4SKrzysztof Kozlowski				      "xo";
3582b33d2868SJack Pham
3583b33d2868SJack Pham			assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
3584b33d2868SJack Pham					  <&gcc GCC_USB30_PRIM_MASTER_CLK>;
358579493db5SJonathan Marek			assigned-clock-rates = <19200000>, <200000000>;
3586b33d2868SJack Pham
3587b33d2868SJack Pham			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
3588b33d2868SJack Pham				     <GIC_SPI 486 IRQ_TYPE_LEVEL_HIGH>,
3589b33d2868SJack Pham				     <GIC_SPI 488 IRQ_TYPE_LEVEL_HIGH>,
3590b33d2868SJack Pham				     <GIC_SPI 489 IRQ_TYPE_LEVEL_HIGH>;
3591b33d2868SJack Pham			interrupt-names = "hs_phy_irq", "ss_phy_irq",
3592b33d2868SJack Pham					  "dm_hs_phy_irq", "dp_hs_phy_irq";
3593b33d2868SJack Pham
3594b33d2868SJack Pham			power-domains = <&gcc USB30_PRIM_GDSC>;
3595b33d2868SJack Pham
3596b33d2868SJack Pham			resets = <&gcc GCC_USB30_PRIM_BCR>;
3597b33d2868SJack Pham
3598c2998e9aSAbel Vesa			interconnects = <&aggre1_noc MASTER_USB3 0 &mc_virt SLAVE_EBI_CH0 0>,
3599c2998e9aSAbel Vesa					<&gem_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_USB3 0>;
3600c2998e9aSAbel Vesa			interconnect-names = "usb-ddr", "apps-usb";
3601c2998e9aSAbel Vesa
3602b77a1c4dSKrzysztof Kozlowski			usb_1_dwc3: usb@a600000 {
3603b33d2868SJack Pham				compatible = "snps,dwc3";
3604b33d2868SJack Pham				reg = <0 0x0a600000 0 0xcd00>;
3605b33d2868SJack Pham				interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
360648156232SJonathan Marek				iommus = <&apps_smmu 0x140 0>;
3607b33d2868SJack Pham				snps,dis_u2_susphy_quirk;
3608b33d2868SJack Pham				snps,dis_enblslpm_quirk;
3609b33d2868SJack Pham				phys = <&usb_1_hsphy>, <&usb_1_ssphy>;
3610b33d2868SJack Pham				phy-names = "usb2-phy", "usb3-phy";
3611b33d2868SJack Pham			};
3612b33d2868SJack Pham		};
3613b33d2868SJack Pham
36140c9dde0dSJonathan Marek		usb_2: usb@a8f8800 {
36150c9dde0dSJonathan Marek			compatible = "qcom,sm8150-dwc3", "qcom,dwc3";
36160c9dde0dSJonathan Marek			reg = <0 0x0a8f8800 0 0x400>;
36170c9dde0dSJonathan Marek			status = "disabled";
36180c9dde0dSJonathan Marek			#address-cells = <2>;
36190c9dde0dSJonathan Marek			#size-cells = <2>;
36200c9dde0dSJonathan Marek			ranges;
36210c9dde0dSJonathan Marek			dma-ranges;
36220c9dde0dSJonathan Marek
36230c9dde0dSJonathan Marek			clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>,
36240c9dde0dSJonathan Marek				 <&gcc GCC_USB30_SEC_MASTER_CLK>,
36250c9dde0dSJonathan Marek				 <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>,
36260c9dde0dSJonathan Marek				 <&gcc GCC_USB30_SEC_SLEEP_CLK>,
36278d5fd4e4SKrzysztof Kozlowski				 <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
36280c9dde0dSJonathan Marek				 <&gcc GCC_USB3_SEC_CLKREF_CLK>;
36298d5fd4e4SKrzysztof Kozlowski			clock-names = "cfg_noc",
36308d5fd4e4SKrzysztof Kozlowski				      "core",
36318d5fd4e4SKrzysztof Kozlowski				      "iface",
36328d5fd4e4SKrzysztof Kozlowski				      "sleep",
36338d5fd4e4SKrzysztof Kozlowski				      "mock_utmi",
36348d5fd4e4SKrzysztof Kozlowski				      "xo";
36350c9dde0dSJonathan Marek
36360c9dde0dSJonathan Marek			assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
36370c9dde0dSJonathan Marek					  <&gcc GCC_USB30_SEC_MASTER_CLK>;
36380c9dde0dSJonathan Marek			assigned-clock-rates = <19200000>, <200000000>;
36390c9dde0dSJonathan Marek
36400c9dde0dSJonathan Marek			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
36410c9dde0dSJonathan Marek				     <GIC_SPI 487 IRQ_TYPE_LEVEL_HIGH>,
36420c9dde0dSJonathan Marek				     <GIC_SPI 490 IRQ_TYPE_LEVEL_HIGH>,
36430c9dde0dSJonathan Marek				     <GIC_SPI 491 IRQ_TYPE_LEVEL_HIGH>;
36440c9dde0dSJonathan Marek			interrupt-names = "hs_phy_irq", "ss_phy_irq",
36450c9dde0dSJonathan Marek					  "dm_hs_phy_irq", "dp_hs_phy_irq";
36460c9dde0dSJonathan Marek
36470c9dde0dSJonathan Marek			power-domains = <&gcc USB30_SEC_GDSC>;
36480c9dde0dSJonathan Marek
36490c9dde0dSJonathan Marek			resets = <&gcc GCC_USB30_SEC_BCR>;
36500c9dde0dSJonathan Marek
3651c2998e9aSAbel Vesa			interconnects = <&aggre1_noc MASTER_USB3_1 0 &mc_virt SLAVE_EBI_CH0 0>,
3652c2998e9aSAbel Vesa					<&gem_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_USB3_1 0>;
3653c2998e9aSAbel Vesa			interconnect-names = "usb-ddr", "apps-usb";
3654c2998e9aSAbel Vesa
36552aa2b50dSBhupesh Sharma			usb_2_dwc3: usb@a800000 {
36560c9dde0dSJonathan Marek				compatible = "snps,dwc3";
36570c9dde0dSJonathan Marek				reg = <0 0x0a800000 0 0xcd00>;
36580c9dde0dSJonathan Marek				interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
36590c9dde0dSJonathan Marek				iommus = <&apps_smmu 0x160 0>;
36600c9dde0dSJonathan Marek				snps,dis_u2_susphy_quirk;
36610c9dde0dSJonathan Marek				snps,dis_enblslpm_quirk;
36620c9dde0dSJonathan Marek				phys = <&usb_2_hsphy>, <&usb_2_ssphy>;
36630c9dde0dSJonathan Marek				phy-names = "usb2-phy", "usb3-phy";
36640c9dde0dSJonathan Marek			};
36650c9dde0dSJonathan Marek		};
36660c9dde0dSJonathan Marek
36676acb71fdSJonathan Marek		camnoc_virt: interconnect@ac00000 {
36686acb71fdSJonathan Marek			compatible = "qcom,sm8150-camnoc-virt";
36696acb71fdSJonathan Marek			reg = <0 0x0ac00000 0 0x1000>;
367097c28902SAbel Vesa			#interconnect-cells = <2>;
36716acb71fdSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
36726acb71fdSJonathan Marek		};
36736acb71fdSJonathan Marek
367498874a46SKonrad Dybcio		mdss: display-subsystem@ae00000 {
367598874a46SKonrad Dybcio			compatible = "qcom,sm8150-mdss";
367698874a46SKonrad Dybcio			reg = <0 0x0ae00000 0 0x1000>;
367798874a46SKonrad Dybcio			reg-names = "mdss";
367898874a46SKonrad Dybcio
367997c28902SAbel Vesa			interconnects = <&mmss_noc MASTER_MDP_PORT0 0 &mc_virt SLAVE_EBI_CH0 0>,
368097c28902SAbel Vesa					<&mmss_noc MASTER_MDP_PORT1 0 &mc_virt SLAVE_EBI_CH0 0>;
368198874a46SKonrad Dybcio			interconnect-names = "mdp0-mem", "mdp1-mem";
368298874a46SKonrad Dybcio
368398874a46SKonrad Dybcio			power-domains = <&dispcc MDSS_GDSC>;
368498874a46SKonrad Dybcio
368598874a46SKonrad Dybcio			clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
368698874a46SKonrad Dybcio				 <&gcc GCC_DISP_HF_AXI_CLK>,
368798874a46SKonrad Dybcio				 <&gcc GCC_DISP_SF_AXI_CLK>,
368898874a46SKonrad Dybcio				 <&dispcc DISP_CC_MDSS_MDP_CLK>;
368998874a46SKonrad Dybcio			clock-names = "iface", "bus", "nrt_bus", "core";
369098874a46SKonrad Dybcio
369198874a46SKonrad Dybcio			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
369298874a46SKonrad Dybcio			interrupt-controller;
369398874a46SKonrad Dybcio			#interrupt-cells = <1>;
369498874a46SKonrad Dybcio
369598874a46SKonrad Dybcio			iommus = <&apps_smmu 0x800 0x420>;
369698874a46SKonrad Dybcio
369798874a46SKonrad Dybcio			status = "disabled";
369898874a46SKonrad Dybcio
369998874a46SKonrad Dybcio			#address-cells = <2>;
370098874a46SKonrad Dybcio			#size-cells = <2>;
370198874a46SKonrad Dybcio			ranges;
370298874a46SKonrad Dybcio
370398874a46SKonrad Dybcio			mdss_mdp: display-controller@ae01000 {
370498874a46SKonrad Dybcio				compatible = "qcom,sm8150-dpu";
370598874a46SKonrad Dybcio				reg = <0 0x0ae01000 0 0x8f000>,
370698874a46SKonrad Dybcio				      <0 0x0aeb0000 0 0x2008>;
370798874a46SKonrad Dybcio				reg-names = "mdp", "vbif";
370898874a46SKonrad Dybcio
370998874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
371098874a46SKonrad Dybcio					 <&gcc GCC_DISP_HF_AXI_CLK>,
371198874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_MDP_CLK>,
371298874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
371398874a46SKonrad Dybcio				clock-names = "iface", "bus", "core", "vsync";
371498874a46SKonrad Dybcio
371598874a46SKonrad Dybcio				assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
371698874a46SKonrad Dybcio				assigned-clock-rates = <19200000>;
371798874a46SKonrad Dybcio
371898874a46SKonrad Dybcio				operating-points-v2 = <&mdp_opp_table>;
371998874a46SKonrad Dybcio				power-domains = <&rpmhpd SM8150_MMCX>;
372098874a46SKonrad Dybcio
372198874a46SKonrad Dybcio				interrupt-parent = <&mdss>;
372298874a46SKonrad Dybcio				interrupts = <0>;
372398874a46SKonrad Dybcio
372498874a46SKonrad Dybcio				ports {
372598874a46SKonrad Dybcio					#address-cells = <1>;
372698874a46SKonrad Dybcio					#size-cells = <0>;
372798874a46SKonrad Dybcio
372898874a46SKonrad Dybcio					port@0 {
372998874a46SKonrad Dybcio						reg = <0>;
373098874a46SKonrad Dybcio						dpu_intf1_out: endpoint {
373198874a46SKonrad Dybcio							remote-endpoint = <&mdss_dsi0_in>;
373298874a46SKonrad Dybcio						};
373398874a46SKonrad Dybcio					};
373498874a46SKonrad Dybcio
373598874a46SKonrad Dybcio					port@1 {
373698874a46SKonrad Dybcio						reg = <1>;
373798874a46SKonrad Dybcio						dpu_intf2_out: endpoint {
373898874a46SKonrad Dybcio							remote-endpoint = <&mdss_dsi1_in>;
373998874a46SKonrad Dybcio						};
374098874a46SKonrad Dybcio					};
374198874a46SKonrad Dybcio				};
374298874a46SKonrad Dybcio
374398874a46SKonrad Dybcio				mdp_opp_table: opp-table {
374498874a46SKonrad Dybcio					compatible = "operating-points-v2";
374598874a46SKonrad Dybcio
374698874a46SKonrad Dybcio					opp-171428571 {
374798874a46SKonrad Dybcio						opp-hz = /bits/ 64 <171428571>;
374898874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_low_svs>;
374998874a46SKonrad Dybcio					};
375098874a46SKonrad Dybcio
375198874a46SKonrad Dybcio					opp-300000000 {
375298874a46SKonrad Dybcio						opp-hz = /bits/ 64 <300000000>;
375398874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_svs>;
375498874a46SKonrad Dybcio					};
375598874a46SKonrad Dybcio
375698874a46SKonrad Dybcio					opp-345000000 {
375798874a46SKonrad Dybcio						opp-hz = /bits/ 64 <345000000>;
375898874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_svs_l1>;
375998874a46SKonrad Dybcio					};
376098874a46SKonrad Dybcio
376198874a46SKonrad Dybcio					opp-460000000 {
376298874a46SKonrad Dybcio						opp-hz = /bits/ 64 <460000000>;
376398874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_nom>;
376498874a46SKonrad Dybcio					};
376598874a46SKonrad Dybcio				};
376698874a46SKonrad Dybcio			};
376798874a46SKonrad Dybcio
376898874a46SKonrad Dybcio			mdss_dsi0: dsi@ae94000 {
3769b0b8b34aSDmitry Baryshkov				compatible = "qcom,sm8150-dsi-ctrl", "qcom,mdss-dsi-ctrl";
377098874a46SKonrad Dybcio				reg = <0 0x0ae94000 0 0x400>;
377198874a46SKonrad Dybcio				reg-names = "dsi_ctrl";
377298874a46SKonrad Dybcio
377398874a46SKonrad Dybcio				interrupt-parent = <&mdss>;
377498874a46SKonrad Dybcio				interrupts = <4>;
377598874a46SKonrad Dybcio
377698874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>,
377798874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>,
377898874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_PCLK0_CLK>,
377998874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_ESC0_CLK>,
378098874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_AHB_CLK>,
378198874a46SKonrad Dybcio					 <&gcc GCC_DISP_HF_AXI_CLK>;
378298874a46SKonrad Dybcio				clock-names = "byte",
378398874a46SKonrad Dybcio					      "byte_intf",
378498874a46SKonrad Dybcio					      "pixel",
378598874a46SKonrad Dybcio					      "core",
378698874a46SKonrad Dybcio					      "iface",
378798874a46SKonrad Dybcio					      "bus";
378898874a46SKonrad Dybcio
378998874a46SKonrad Dybcio				assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>,
379098874a46SKonrad Dybcio						  <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>;
379198874a46SKonrad Dybcio				assigned-clock-parents = <&mdss_dsi0_phy 0>,
379298874a46SKonrad Dybcio							 <&mdss_dsi0_phy 1>;
379398874a46SKonrad Dybcio
379498874a46SKonrad Dybcio				operating-points-v2 = <&dsi_opp_table>;
379598874a46SKonrad Dybcio				power-domains = <&rpmhpd SM8150_MMCX>;
379698874a46SKonrad Dybcio
379798874a46SKonrad Dybcio				phys = <&mdss_dsi0_phy>;
379898874a46SKonrad Dybcio
379998874a46SKonrad Dybcio				status = "disabled";
380098874a46SKonrad Dybcio
380198874a46SKonrad Dybcio				#address-cells = <1>;
380298874a46SKonrad Dybcio				#size-cells = <0>;
380398874a46SKonrad Dybcio
380498874a46SKonrad Dybcio				ports {
380598874a46SKonrad Dybcio					#address-cells = <1>;
380698874a46SKonrad Dybcio					#size-cells = <0>;
380798874a46SKonrad Dybcio
380898874a46SKonrad Dybcio					port@0 {
380998874a46SKonrad Dybcio						reg = <0>;
381098874a46SKonrad Dybcio						mdss_dsi0_in: endpoint {
381198874a46SKonrad Dybcio							remote-endpoint = <&dpu_intf1_out>;
381298874a46SKonrad Dybcio						};
381398874a46SKonrad Dybcio					};
381498874a46SKonrad Dybcio
381598874a46SKonrad Dybcio					port@1 {
381698874a46SKonrad Dybcio						reg = <1>;
381798874a46SKonrad Dybcio						mdss_dsi0_out: endpoint {
381898874a46SKonrad Dybcio						};
381998874a46SKonrad Dybcio					};
382098874a46SKonrad Dybcio				};
382198874a46SKonrad Dybcio
382298874a46SKonrad Dybcio				dsi_opp_table: opp-table {
382398874a46SKonrad Dybcio					compatible = "operating-points-v2";
382498874a46SKonrad Dybcio
382598874a46SKonrad Dybcio					opp-187500000 {
382698874a46SKonrad Dybcio						opp-hz = /bits/ 64 <187500000>;
382798874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_low_svs>;
382898874a46SKonrad Dybcio					};
382998874a46SKonrad Dybcio
383098874a46SKonrad Dybcio					opp-300000000 {
383198874a46SKonrad Dybcio						opp-hz = /bits/ 64 <300000000>;
383298874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_svs>;
383398874a46SKonrad Dybcio					};
383498874a46SKonrad Dybcio
383598874a46SKonrad Dybcio					opp-358000000 {
383698874a46SKonrad Dybcio						opp-hz = /bits/ 64 <358000000>;
383798874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_svs_l1>;
383898874a46SKonrad Dybcio					};
383998874a46SKonrad Dybcio				};
384098874a46SKonrad Dybcio			};
384198874a46SKonrad Dybcio
384298874a46SKonrad Dybcio			mdss_dsi0_phy: phy@ae94400 {
38433091e582SDmitry Baryshkov				compatible = "qcom,dsi-phy-7nm-8150";
384498874a46SKonrad Dybcio				reg = <0 0x0ae94400 0 0x200>,
384598874a46SKonrad Dybcio				      <0 0x0ae94600 0 0x280>,
384698874a46SKonrad Dybcio				      <0 0x0ae94900 0 0x260>;
384798874a46SKonrad Dybcio				reg-names = "dsi_phy",
384898874a46SKonrad Dybcio					    "dsi_phy_lane",
384998874a46SKonrad Dybcio					    "dsi_pll";
385098874a46SKonrad Dybcio
385198874a46SKonrad Dybcio				#clock-cells = <1>;
385298874a46SKonrad Dybcio				#phy-cells = <0>;
385398874a46SKonrad Dybcio
385498874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
385598874a46SKonrad Dybcio					 <&rpmhcc RPMH_CXO_CLK>;
385698874a46SKonrad Dybcio				clock-names = "iface", "ref";
385798874a46SKonrad Dybcio
385898874a46SKonrad Dybcio				status = "disabled";
385998874a46SKonrad Dybcio			};
386098874a46SKonrad Dybcio
386198874a46SKonrad Dybcio			mdss_dsi1: dsi@ae96000 {
3862b0b8b34aSDmitry Baryshkov				compatible = "qcom,sm8150-dsi-ctrl", "qcom,mdss-dsi-ctrl";
386398874a46SKonrad Dybcio				reg = <0 0x0ae96000 0 0x400>;
386498874a46SKonrad Dybcio				reg-names = "dsi_ctrl";
386598874a46SKonrad Dybcio
386698874a46SKonrad Dybcio				interrupt-parent = <&mdss>;
386798874a46SKonrad Dybcio				interrupts = <5>;
386898874a46SKonrad Dybcio
386998874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK>,
387098874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_BYTE1_INTF_CLK>,
387198874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_PCLK1_CLK>,
387298874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_ESC1_CLK>,
387398874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_AHB_CLK>,
387498874a46SKonrad Dybcio					 <&gcc GCC_DISP_HF_AXI_CLK>;
387598874a46SKonrad Dybcio				clock-names = "byte",
387698874a46SKonrad Dybcio					      "byte_intf",
387798874a46SKonrad Dybcio					      "pixel",
387898874a46SKonrad Dybcio					      "core",
387998874a46SKonrad Dybcio					      "iface",
388098874a46SKonrad Dybcio					      "bus";
388198874a46SKonrad Dybcio
388298874a46SKonrad Dybcio				assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>,
388398874a46SKonrad Dybcio						  <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
388498874a46SKonrad Dybcio				assigned-clock-parents = <&mdss_dsi1_phy 0>,
388598874a46SKonrad Dybcio							 <&mdss_dsi1_phy 1>;
388698874a46SKonrad Dybcio
388798874a46SKonrad Dybcio				operating-points-v2 = <&dsi_opp_table>;
388898874a46SKonrad Dybcio				power-domains = <&rpmhpd SM8150_MMCX>;
388998874a46SKonrad Dybcio
389098874a46SKonrad Dybcio				phys = <&mdss_dsi1_phy>;
389198874a46SKonrad Dybcio
389298874a46SKonrad Dybcio				status = "disabled";
389398874a46SKonrad Dybcio
389498874a46SKonrad Dybcio				#address-cells = <1>;
389598874a46SKonrad Dybcio				#size-cells = <0>;
389698874a46SKonrad Dybcio
389798874a46SKonrad Dybcio				ports {
389898874a46SKonrad Dybcio					#address-cells = <1>;
389998874a46SKonrad Dybcio					#size-cells = <0>;
390098874a46SKonrad Dybcio
390198874a46SKonrad Dybcio					port@0 {
390298874a46SKonrad Dybcio						reg = <0>;
390398874a46SKonrad Dybcio						mdss_dsi1_in: endpoint {
390498874a46SKonrad Dybcio							remote-endpoint = <&dpu_intf2_out>;
390598874a46SKonrad Dybcio						};
390698874a46SKonrad Dybcio					};
390798874a46SKonrad Dybcio
390898874a46SKonrad Dybcio					port@1 {
390998874a46SKonrad Dybcio						reg = <1>;
391098874a46SKonrad Dybcio						mdss_dsi1_out: endpoint {
391198874a46SKonrad Dybcio						};
391298874a46SKonrad Dybcio					};
391398874a46SKonrad Dybcio				};
391498874a46SKonrad Dybcio			};
391598874a46SKonrad Dybcio
391698874a46SKonrad Dybcio			mdss_dsi1_phy: phy@ae96400 {
39173091e582SDmitry Baryshkov				compatible = "qcom,dsi-phy-7nm-8150";
391898874a46SKonrad Dybcio				reg = <0 0x0ae96400 0 0x200>,
391998874a46SKonrad Dybcio				      <0 0x0ae96600 0 0x280>,
392098874a46SKonrad Dybcio				      <0 0x0ae96900 0 0x260>;
392198874a46SKonrad Dybcio				reg-names = "dsi_phy",
392298874a46SKonrad Dybcio					    "dsi_phy_lane",
392398874a46SKonrad Dybcio					    "dsi_pll";
392498874a46SKonrad Dybcio
392598874a46SKonrad Dybcio				#clock-cells = <1>;
392698874a46SKonrad Dybcio				#phy-cells = <0>;
392798874a46SKonrad Dybcio
392898874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
392998874a46SKonrad Dybcio					 <&rpmhcc RPMH_CXO_CLK>;
393098874a46SKonrad Dybcio				clock-names = "iface", "ref";
393198874a46SKonrad Dybcio
393298874a46SKonrad Dybcio				status = "disabled";
393398874a46SKonrad Dybcio			};
393498874a46SKonrad Dybcio		};
393598874a46SKonrad Dybcio
39362ef3bb17SKonrad Dybcio		dispcc: clock-controller@af00000 {
39372ef3bb17SKonrad Dybcio			compatible = "qcom,sm8150-dispcc";
39382ef3bb17SKonrad Dybcio			reg = <0 0x0af00000 0 0x10000>;
39392ef3bb17SKonrad Dybcio			clocks = <&rpmhcc RPMH_CXO_CLK>,
394098874a46SKonrad Dybcio				 <&mdss_dsi0_phy 0>,
394198874a46SKonrad Dybcio				 <&mdss_dsi0_phy 1>,
394298874a46SKonrad Dybcio				 <&mdss_dsi1_phy 0>,
394398874a46SKonrad Dybcio				 <&mdss_dsi1_phy 1>,
39442ef3bb17SKonrad Dybcio				 <0>,
39452ef3bb17SKonrad Dybcio				 <0>;
39462ef3bb17SKonrad Dybcio			clock-names = "bi_tcxo",
39472ef3bb17SKonrad Dybcio				      "dsi0_phy_pll_out_byteclk",
39482ef3bb17SKonrad Dybcio				      "dsi0_phy_pll_out_dsiclk",
39492ef3bb17SKonrad Dybcio				      "dsi1_phy_pll_out_byteclk",
39502ef3bb17SKonrad Dybcio				      "dsi1_phy_pll_out_dsiclk",
39512ef3bb17SKonrad Dybcio				      "dp_phy_pll_link_clk",
39522ef3bb17SKonrad Dybcio				      "dp_phy_pll_vco_div_clk";
39532ef3bb17SKonrad Dybcio			power-domains = <&rpmhpd SM8150_MMCX>;
39542ef3bb17SKonrad Dybcio			#clock-cells = <1>;
39552ef3bb17SKonrad Dybcio			#reset-cells = <1>;
39562ef3bb17SKonrad Dybcio			#power-domain-cells = <1>;
39572ef3bb17SKonrad Dybcio		};
39582ef3bb17SKonrad Dybcio
3959397ad946SBhupesh Sharma		pdc: interrupt-controller@b220000 {
3960397ad946SBhupesh Sharma			compatible = "qcom,sm8150-pdc", "qcom,pdc";
3961397ad946SBhupesh Sharma			reg = <0 0x0b220000 0 0x400>;
3962397ad946SBhupesh Sharma			qcom,pdc-ranges = <0 480 94>, <94 609 31>,
3963397ad946SBhupesh Sharma					  <125 63 1>;
3964397ad946SBhupesh Sharma			#interrupt-cells = <2>;
3965397ad946SBhupesh Sharma			interrupt-parent = <&intc>;
3966397ad946SBhupesh Sharma			interrupt-controller;
3967397ad946SBhupesh Sharma		};
3968397ad946SBhupesh Sharma
3969bb99820dSKrzysztof Kozlowski		aoss_qmp: power-management@c300000 {
39706ba93ba9SKrzysztof Kozlowski			compatible = "qcom,sm8150-aoss-qmp", "qcom,aoss-qmp";
397147cb6a06SMaulik Shah			reg = <0x0 0x0c300000 0x0 0x400>;
3972d8cf9372SVinod Koul			interrupts = <GIC_SPI 389 IRQ_TYPE_EDGE_RISING>;
3973d8cf9372SVinod Koul			mboxes = <&apss_shared 0>;
3974d8cf9372SVinod Koul
3975d8cf9372SVinod Koul			#clock-cells = <0>;
3976d8cf9372SVinod Koul		};
3977d8cf9372SVinod Koul
397847cb6a06SMaulik Shah		sram@c3f0000 {
397947cb6a06SMaulik Shah			compatible = "qcom,rpmh-stats";
398047cb6a06SMaulik Shah			reg = <0 0x0c3f0000 0 0x400>;
398147cb6a06SMaulik Shah		};
398247cb6a06SMaulik Shah
3983d2fa630cSAmit Kucheria		tsens0: thermal-sensor@c263000 {
3984d2fa630cSAmit Kucheria			compatible = "qcom,sm8150-tsens", "qcom,tsens-v2";
3985d2fa630cSAmit Kucheria			reg = <0 0x0c263000 0 0x1ff>, /* TM */
3986d2fa630cSAmit Kucheria			      <0 0x0c222000 0 0x1ff>; /* SROT */
3987d2fa630cSAmit Kucheria			#qcom,sensors = <16>;
3988d2fa630cSAmit Kucheria			interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>,
3989d2fa630cSAmit Kucheria				     <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>;
3990d2fa630cSAmit Kucheria			interrupt-names = "uplow", "critical";
3991d2fa630cSAmit Kucheria			#thermal-sensor-cells = <1>;
3992d2fa630cSAmit Kucheria		};
3993d2fa630cSAmit Kucheria
3994d2fa630cSAmit Kucheria		tsens1: thermal-sensor@c265000 {
3995d2fa630cSAmit Kucheria			compatible = "qcom,sm8150-tsens", "qcom,tsens-v2";
3996d2fa630cSAmit Kucheria			reg = <0 0x0c265000 0 0x1ff>, /* TM */
3997d2fa630cSAmit Kucheria			      <0 0x0c223000 0 0x1ff>; /* SROT */
3998d2fa630cSAmit Kucheria			#qcom,sensors = <8>;
3999d2fa630cSAmit Kucheria			interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>,
4000d2fa630cSAmit Kucheria				     <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>;
4001d2fa630cSAmit Kucheria			interrupt-names = "uplow", "critical";
4002d2fa630cSAmit Kucheria			#thermal-sensor-cells = <1>;
4003d2fa630cSAmit Kucheria		};
4004d2fa630cSAmit Kucheria
4005e13c6d14SVinod Koul		spmi_bus: spmi@c440000 {
4006e13c6d14SVinod Koul			compatible = "qcom,spmi-pmic-arb";
4007e13c6d14SVinod Koul			reg = <0x0 0x0c440000 0x0 0x0001100>,
4008e13c6d14SVinod Koul			      <0x0 0x0c600000 0x0 0x2000000>,
4009e13c6d14SVinod Koul			      <0x0 0x0e600000 0x0 0x0100000>,
4010e13c6d14SVinod Koul			      <0x0 0x0e700000 0x0 0x00a0000>,
4011e13c6d14SVinod Koul			      <0x0 0x0c40a000 0x0 0x0026000>;
4012e13c6d14SVinod Koul			reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
4013e13c6d14SVinod Koul			interrupt-names = "periph_irq";
4014e13c6d14SVinod Koul			interrupts = <GIC_SPI 481 IRQ_TYPE_LEVEL_HIGH>;
4015e13c6d14SVinod Koul			qcom,ee = <0>;
4016e13c6d14SVinod Koul			qcom,channel = <0>;
4017e13c6d14SVinod Koul			#address-cells = <2>;
4018e13c6d14SVinod Koul			#size-cells = <0>;
4019e13c6d14SVinod Koul			interrupt-controller;
4020e13c6d14SVinod Koul			#interrupt-cells = <4>;
4021e13c6d14SVinod Koul		};
4022e13c6d14SVinod Koul
402348156232SJonathan Marek		apps_smmu: iommu@15000000 {
402483254172SKrzysztof Kozlowski			compatible = "qcom,sm8150-smmu-500", "qcom,smmu-500", "arm,mmu-500";
402548156232SJonathan Marek			reg = <0 0x15000000 0 0x100000>;
402648156232SJonathan Marek			#iommu-cells = <2>;
402748156232SJonathan Marek			#global-interrupts = <1>;
402848156232SJonathan Marek			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
402948156232SJonathan Marek				     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
403048156232SJonathan Marek				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
403148156232SJonathan Marek				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
403248156232SJonathan Marek				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
403348156232SJonathan Marek				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
403448156232SJonathan Marek				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
403548156232SJonathan Marek				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
403648156232SJonathan Marek				     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
403748156232SJonathan Marek				     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
403848156232SJonathan Marek				     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
403948156232SJonathan Marek				     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
404048156232SJonathan Marek				     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
404148156232SJonathan Marek				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
404248156232SJonathan Marek				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
404348156232SJonathan Marek				     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
404448156232SJonathan Marek				     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
404548156232SJonathan Marek				     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
404648156232SJonathan Marek				     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
404748156232SJonathan Marek				     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
404848156232SJonathan Marek				     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
404948156232SJonathan Marek				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
405048156232SJonathan Marek				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
405148156232SJonathan Marek				     <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
405248156232SJonathan Marek				     <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
405348156232SJonathan Marek				     <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
405448156232SJonathan Marek				     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
405548156232SJonathan Marek				     <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
405648156232SJonathan Marek				     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
405748156232SJonathan Marek				     <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
405848156232SJonathan Marek				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
405948156232SJonathan Marek				     <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
406048156232SJonathan Marek				     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
406148156232SJonathan Marek				     <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
406248156232SJonathan Marek				     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
406348156232SJonathan Marek				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
406448156232SJonathan Marek				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
406548156232SJonathan Marek				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
406648156232SJonathan Marek				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
406748156232SJonathan Marek				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
406848156232SJonathan Marek				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
406948156232SJonathan Marek				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
407048156232SJonathan Marek				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
407148156232SJonathan Marek				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
407248156232SJonathan Marek				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
407348156232SJonathan Marek				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
407448156232SJonathan Marek				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
407548156232SJonathan Marek				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
407648156232SJonathan Marek				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
407748156232SJonathan Marek				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
407848156232SJonathan Marek				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
407948156232SJonathan Marek				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
408048156232SJonathan Marek				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
408148156232SJonathan Marek				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
408248156232SJonathan Marek				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
408348156232SJonathan Marek				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
408448156232SJonathan Marek				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
408548156232SJonathan Marek				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
408648156232SJonathan Marek				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
408748156232SJonathan Marek				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
408848156232SJonathan Marek				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
408948156232SJonathan Marek				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
409048156232SJonathan Marek				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
409148156232SJonathan Marek				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
409248156232SJonathan Marek				     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
409348156232SJonathan Marek				     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
409448156232SJonathan Marek				     <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>,
409548156232SJonathan Marek				     <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>,
409648156232SJonathan Marek				     <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>,
409748156232SJonathan Marek				     <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
409848156232SJonathan Marek				     <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
409948156232SJonathan Marek				     <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
410048156232SJonathan Marek				     <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
410148156232SJonathan Marek				     <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
410248156232SJonathan Marek				     <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
410348156232SJonathan Marek				     <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
410448156232SJonathan Marek				     <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>,
410548156232SJonathan Marek				     <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
410648156232SJonathan Marek				     <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
410748156232SJonathan Marek				     <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>,
410848156232SJonathan Marek				     <GIC_SPI 409 IRQ_TYPE_LEVEL_HIGH>;
410948156232SJonathan Marek		};
411048156232SJonathan Marek
411149076351SSibi Sankar		remoteproc_adsp: remoteproc@17300000 {
411249076351SSibi Sankar			compatible = "qcom,sm8150-adsp-pas";
411349076351SSibi Sankar			reg = <0x0 0x17300000 0x0 0x4040>;
411449076351SSibi Sankar
411549076351SSibi Sankar			interrupts-extended = <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
411649076351SSibi Sankar					      <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
411749076351SSibi Sankar					      <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
411849076351SSibi Sankar					      <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
411949076351SSibi Sankar					      <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
412049076351SSibi Sankar			interrupt-names = "wdog", "fatal", "ready",
412149076351SSibi Sankar					  "handover", "stop-ack";
412249076351SSibi Sankar
412349076351SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>;
412449076351SSibi Sankar			clock-names = "xo";
412549076351SSibi Sankar
4126a94ed9f3SKonrad Dybcio			power-domains = <&rpmhpd SM8150_CX>;
412749076351SSibi Sankar
412849076351SSibi Sankar			memory-region = <&adsp_mem>;
412949076351SSibi Sankar
4130d9d327f6SSibi Sankar			qcom,qmp = <&aoss_qmp>;
4131d9d327f6SSibi Sankar
413249076351SSibi Sankar			qcom,smem-states = <&adsp_smp2p_out 0>;
413349076351SSibi Sankar			qcom,smem-state-names = "stop";
413449076351SSibi Sankar
413549076351SSibi Sankar			status = "disabled";
413649076351SSibi Sankar
413749076351SSibi Sankar			glink-edge {
413849076351SSibi Sankar				interrupts = <GIC_SPI 156 IRQ_TYPE_EDGE_RISING>;
413949076351SSibi Sankar				label = "lpass";
414049076351SSibi Sankar				qcom,remote-pid = <2>;
414149076351SSibi Sankar				mboxes = <&apss_shared 8>;
414281729330SBhupesh Sharma
414381729330SBhupesh Sharma				fastrpc {
414481729330SBhupesh Sharma					compatible = "qcom,fastrpc";
414581729330SBhupesh Sharma					qcom,glink-channels = "fastrpcglink-apps-dsp";
414681729330SBhupesh Sharma					label = "adsp";
41478c8ce95bSJeya R					qcom,non-secure-domain;
414881729330SBhupesh Sharma					#address-cells = <1>;
414981729330SBhupesh Sharma					#size-cells = <0>;
415081729330SBhupesh Sharma
415181729330SBhupesh Sharma					compute-cb@3 {
415281729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
415381729330SBhupesh Sharma						reg = <3>;
415481729330SBhupesh Sharma						iommus = <&apps_smmu 0x1b23 0x0>;
415581729330SBhupesh Sharma					};
415681729330SBhupesh Sharma
415781729330SBhupesh Sharma					compute-cb@4 {
415881729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
415981729330SBhupesh Sharma						reg = <4>;
416081729330SBhupesh Sharma						iommus = <&apps_smmu 0x1b24 0x0>;
416181729330SBhupesh Sharma					};
416281729330SBhupesh Sharma
416381729330SBhupesh Sharma					compute-cb@5 {
416481729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
416581729330SBhupesh Sharma						reg = <5>;
416681729330SBhupesh Sharma						iommus = <&apps_smmu 0x1b25 0x0>;
416781729330SBhupesh Sharma					};
416881729330SBhupesh Sharma				};
416949076351SSibi Sankar			};
417049076351SSibi Sankar		};
417149076351SSibi Sankar
4172e13c6d14SVinod Koul		intc: interrupt-controller@17a00000 {
4173e13c6d14SVinod Koul			compatible = "arm,gic-v3";
4174e13c6d14SVinod Koul			interrupt-controller;
4175e13c6d14SVinod Koul			#interrupt-cells = <3>;
4176e13c6d14SVinod Koul			reg = <0x0 0x17a00000 0x0 0x10000>,	/* GICD */
4177e13c6d14SVinod Koul			      <0x0 0x17a60000 0x0 0x100000>;	/* GICR * 8 */
4178e13c6d14SVinod Koul			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
4179e13c6d14SVinod Koul		};
4180e13c6d14SVinod Koul
4181d8cf9372SVinod Koul		apss_shared: mailbox@17c00000 {
41829b2e284aSKrzysztof Kozlowski			compatible = "qcom,sm8150-apss-shared",
41839b2e284aSKrzysztof Kozlowski				     "qcom,sdm845-apss-shared";
4184d8cf9372SVinod Koul			reg = <0x0 0x17c00000 0x0 0x1000>;
4185d8cf9372SVinod Koul			#mbox-cells = <1>;
4186d8cf9372SVinod Koul		};
4187d8cf9372SVinod Koul
4188fb2d8150SSai Prakash Ranjan		watchdog@17c10000 {
4189fb2d8150SSai Prakash Ranjan			compatible = "qcom,apss-wdt-sm8150", "qcom,kpss-wdt";
4190fb2d8150SSai Prakash Ranjan			reg = <0 0x17c10000 0 0x1000>;
4191fb2d8150SSai Prakash Ranjan			clocks = <&sleep_clk>;
4192b094c8f8SSai Prakash Ranjan			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
4193fb2d8150SSai Prakash Ranjan		};
4194fb2d8150SSai Prakash Ranjan
4195e13c6d14SVinod Koul		timer@17c20000 {
4196458ebdbbSDavid Heidelberg			#address-cells = <1>;
4197458ebdbbSDavid Heidelberg			#size-cells = <1>;
4198458ebdbbSDavid Heidelberg			ranges = <0 0 0 0x20000000>;
4199e13c6d14SVinod Koul			compatible = "arm,armv7-timer-mem";
4200e13c6d14SVinod Koul			reg = <0x0 0x17c20000 0x0 0x1000>;
4201e13c6d14SVinod Koul			clock-frequency = <19200000>;
4202e13c6d14SVinod Koul
4203e13c6d14SVinod Koul			frame@17c21000 {
4204e13c6d14SVinod Koul				frame-number = <0>;
4205e13c6d14SVinod Koul				interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
4206e13c6d14SVinod Koul					     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
4207458ebdbbSDavid Heidelberg				reg = <0x17c21000 0x1000>,
4208458ebdbbSDavid Heidelberg				      <0x17c22000 0x1000>;
4209e13c6d14SVinod Koul			};
4210e13c6d14SVinod Koul
4211e13c6d14SVinod Koul			frame@17c23000 {
4212e13c6d14SVinod Koul				frame-number = <1>;
4213e13c6d14SVinod Koul				interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
4214458ebdbbSDavid Heidelberg				reg = <0x17c23000 0x1000>;
4215e13c6d14SVinod Koul				status = "disabled";
4216e13c6d14SVinod Koul			};
4217e13c6d14SVinod Koul
4218e13c6d14SVinod Koul			frame@17c25000 {
4219e13c6d14SVinod Koul				frame-number = <2>;
4220e13c6d14SVinod Koul				interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
4221458ebdbbSDavid Heidelberg				reg = <0x17c25000 0x1000>;
4222e13c6d14SVinod Koul				status = "disabled";
4223e13c6d14SVinod Koul			};
4224e13c6d14SVinod Koul
4225e13c6d14SVinod Koul			frame@17c27000 {
4226e13c6d14SVinod Koul				frame-number = <3>;
4227e13c6d14SVinod Koul				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
4228458ebdbbSDavid Heidelberg				reg = <0x17c26000 0x1000>;
4229e13c6d14SVinod Koul				status = "disabled";
4230e13c6d14SVinod Koul			};
4231e13c6d14SVinod Koul
4232e13c6d14SVinod Koul			frame@17c29000 {
4233e13c6d14SVinod Koul				frame-number = <4>;
4234e13c6d14SVinod Koul				interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
4235458ebdbbSDavid Heidelberg				reg = <0x17c29000 0x1000>;
4236e13c6d14SVinod Koul				status = "disabled";
4237e13c6d14SVinod Koul			};
4238e13c6d14SVinod Koul
4239e13c6d14SVinod Koul			frame@17c2b000 {
4240e13c6d14SVinod Koul				frame-number = <5>;
4241e13c6d14SVinod Koul				interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
4242458ebdbbSDavid Heidelberg				reg = <0x17c2b000 0x1000>;
4243e13c6d14SVinod Koul				status = "disabled";
4244e13c6d14SVinod Koul			};
4245e13c6d14SVinod Koul
4246e13c6d14SVinod Koul			frame@17c2d000 {
4247e13c6d14SVinod Koul				frame-number = <6>;
4248e13c6d14SVinod Koul				interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
4249458ebdbbSDavid Heidelberg				reg = <0x17c2d000 0x1000>;
4250e13c6d14SVinod Koul				status = "disabled";
4251e13c6d14SVinod Koul			};
4252e13c6d14SVinod Koul		};
4253d8cf9372SVinod Koul
4254d8cf9372SVinod Koul		apps_rsc: rsc@18200000 {
4255d8cf9372SVinod Koul			label = "apps_rsc";
4256d8cf9372SVinod Koul			compatible = "qcom,rpmh-rsc";
4257d8cf9372SVinod Koul			reg = <0x0 0x18200000 0x0 0x10000>,
4258d8cf9372SVinod Koul			      <0x0 0x18210000 0x0 0x10000>,
4259d8cf9372SVinod Koul			      <0x0 0x18220000 0x0 0x10000>;
4260d8cf9372SVinod Koul			reg-names = "drv-0", "drv-1", "drv-2";
4261d8cf9372SVinod Koul			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
4262d8cf9372SVinod Koul				     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
4263d8cf9372SVinod Koul				     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
4264d8cf9372SVinod Koul			qcom,tcs-offset = <0xd00>;
4265d8cf9372SVinod Koul			qcom,drv-id = <2>;
4266d8cf9372SVinod Koul			qcom,tcs-config = <ACTIVE_TCS  2>,
426717ac8af6SMaulik Shah					  <SLEEP_TCS   3>,
426817ac8af6SMaulik Shah					  <WAKE_TCS    3>,
426917ac8af6SMaulik Shah					  <CONTROL_TCS 1>;
42702ffa0ca4SMaulik Shah			power-domains = <&CLUSTER_PD>;
4271d8cf9372SVinod Koul
4272d8cf9372SVinod Koul			rpmhcc: clock-controller {
4273d8cf9372SVinod Koul				compatible = "qcom,sm8150-rpmh-clk";
4274d8cf9372SVinod Koul				#clock-cells = <1>;
4275d8cf9372SVinod Koul				clock-names = "xo";
4276d8cf9372SVinod Koul				clocks = <&xo_board>;
4277d8cf9372SVinod Koul			};
4278017e7856SSibi Sankar
4279017e7856SSibi Sankar			rpmhpd: power-controller {
4280017e7856SSibi Sankar				compatible = "qcom,sm8150-rpmhpd";
4281017e7856SSibi Sankar				#power-domain-cells = <1>;
4282017e7856SSibi Sankar				operating-points-v2 = <&rpmhpd_opp_table>;
4283017e7856SSibi Sankar
4284017e7856SSibi Sankar				rpmhpd_opp_table: opp-table {
4285017e7856SSibi Sankar					compatible = "operating-points-v2";
4286017e7856SSibi Sankar
4287017e7856SSibi Sankar					rpmhpd_opp_ret: opp1 {
4288017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
4289017e7856SSibi Sankar					};
4290017e7856SSibi Sankar
4291017e7856SSibi Sankar					rpmhpd_opp_min_svs: opp2 {
4292017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
4293017e7856SSibi Sankar					};
4294017e7856SSibi Sankar
4295017e7856SSibi Sankar					rpmhpd_opp_low_svs: opp3 {
4296017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
4297017e7856SSibi Sankar					};
4298017e7856SSibi Sankar
4299017e7856SSibi Sankar					rpmhpd_opp_svs: opp4 {
4300017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
4301017e7856SSibi Sankar					};
4302017e7856SSibi Sankar
4303017e7856SSibi Sankar					rpmhpd_opp_svs_l1: opp5 {
4304017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
4305017e7856SSibi Sankar					};
4306017e7856SSibi Sankar
4307017e7856SSibi Sankar					rpmhpd_opp_svs_l2: opp6 {
4308017e7856SSibi Sankar						opp-level = <224>;
4309017e7856SSibi Sankar					};
4310017e7856SSibi Sankar
4311017e7856SSibi Sankar					rpmhpd_opp_nom: opp7 {
4312017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
4313017e7856SSibi Sankar					};
4314017e7856SSibi Sankar
4315017e7856SSibi Sankar					rpmhpd_opp_nom_l1: opp8 {
4316017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
4317017e7856SSibi Sankar					};
4318017e7856SSibi Sankar
4319017e7856SSibi Sankar					rpmhpd_opp_nom_l2: opp9 {
4320017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
4321017e7856SSibi Sankar					};
4322017e7856SSibi Sankar
4323017e7856SSibi Sankar					rpmhpd_opp_turbo: opp10 {
4324017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
4325017e7856SSibi Sankar					};
4326017e7856SSibi Sankar
4327017e7856SSibi Sankar					rpmhpd_opp_turbo_l1: opp11 {
4328017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
4329017e7856SSibi Sankar					};
4330017e7856SSibi Sankar				};
4331017e7856SSibi Sankar			};
433271a2fc6eSJonathan Marek
4333fc0e7dd6SKrzysztof Kozlowski			apps_bcm_voter: bcm-voter {
433471a2fc6eSJonathan Marek				compatible = "qcom,bcm-voter";
433571a2fc6eSJonathan Marek			};
4336d8cf9372SVinod Koul		};
4337fea8930bSSibi Sankar
4338a6d435c1SSibi Sankar		osm_l3: interconnect@18321000 {
4339a0289a10SBjorn Andersson			compatible = "qcom,sm8150-osm-l3", "qcom,osm-l3";
4340a6d435c1SSibi Sankar			reg = <0 0x18321000 0 0x1400>;
4341a6d435c1SSibi Sankar
4342a6d435c1SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
4343a6d435c1SSibi Sankar			clock-names = "xo", "alternate";
4344a6d435c1SSibi Sankar
434597c28902SAbel Vesa			#interconnect-cells = <2>;
4346a6d435c1SSibi Sankar		};
4347a6d435c1SSibi Sankar
4348fea8930bSSibi Sankar		cpufreq_hw: cpufreq@18323000 {
4349b2e1f870SKonrad Dybcio			compatible = "qcom,sm8150-cpufreq-hw", "qcom,cpufreq-hw";
4350fea8930bSSibi Sankar			reg = <0 0x18323000 0 0x1400>, <0 0x18325800 0 0x1400>,
4351fea8930bSSibi Sankar			      <0 0x18327800 0 0x1400>;
4352fea8930bSSibi Sankar			reg-names = "freq-domain0", "freq-domain1",
4353fea8930bSSibi Sankar				    "freq-domain2";
4354fea8930bSSibi Sankar
4355fea8930bSSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
4356fea8930bSSibi Sankar			clock-names = "xo", "alternate";
4357fea8930bSSibi Sankar
4358fea8930bSSibi Sankar			#freq-domain-cells = <1>;
4359fc725894SManivannan Sadhasivam			#clock-cells = <1>;
4360fea8930bSSibi Sankar		};
436105090bb9SJonathan Marek
43622ffcfe79SThara Gopinath		lmh_cluster1: lmh@18350800 {
43632ffcfe79SThara Gopinath			compatible = "qcom,sm8150-lmh";
43642ffcfe79SThara Gopinath			reg = <0 0x18350800 0 0x400>;
43652ffcfe79SThara Gopinath			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
43662ffcfe79SThara Gopinath			cpus = <&CPU4>;
43672ffcfe79SThara Gopinath			qcom,lmh-temp-arm-millicelsius = <60000>;
43682ffcfe79SThara Gopinath			qcom,lmh-temp-low-millicelsius = <84500>;
43692ffcfe79SThara Gopinath			qcom,lmh-temp-high-millicelsius = <85000>;
43702ffcfe79SThara Gopinath			interrupt-controller;
43712ffcfe79SThara Gopinath			#interrupt-cells = <1>;
43722ffcfe79SThara Gopinath		};
43732ffcfe79SThara Gopinath
43742ffcfe79SThara Gopinath		lmh_cluster0: lmh@18358800 {
43752ffcfe79SThara Gopinath			compatible = "qcom,sm8150-lmh";
43762ffcfe79SThara Gopinath			reg = <0 0x18358800 0 0x400>;
43772ffcfe79SThara Gopinath			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
43782ffcfe79SThara Gopinath			cpus = <&CPU0>;
43792ffcfe79SThara Gopinath			qcom,lmh-temp-arm-millicelsius = <60000>;
43802ffcfe79SThara Gopinath			qcom,lmh-temp-low-millicelsius = <84500>;
43812ffcfe79SThara Gopinath			qcom,lmh-temp-high-millicelsius = <85000>;
43822ffcfe79SThara Gopinath			interrupt-controller;
43832ffcfe79SThara Gopinath			#interrupt-cells = <1>;
43842ffcfe79SThara Gopinath		};
43852ffcfe79SThara Gopinath
438605090bb9SJonathan Marek		wifi: wifi@18800000 {
438705090bb9SJonathan Marek			compatible = "qcom,wcn3990-wifi";
438805090bb9SJonathan Marek			reg = <0 0x18800000 0 0x800000>;
438905090bb9SJonathan Marek			reg-names = "membase";
439005090bb9SJonathan Marek			memory-region = <&wlan_mem>;
439105090bb9SJonathan Marek			clock-names = "cxo_ref_clk_pin", "qdss";
439205090bb9SJonathan Marek			clocks = <&rpmhcc RPMH_RF_CLK2>, <&aoss_qmp>;
439305090bb9SJonathan Marek			interrupts = <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH>,
439405090bb9SJonathan Marek				     <GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH>,
439505090bb9SJonathan Marek				     <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
439605090bb9SJonathan Marek				     <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
439705090bb9SJonathan Marek				     <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
439805090bb9SJonathan Marek				     <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
439905090bb9SJonathan Marek				     <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
440005090bb9SJonathan Marek				     <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
440105090bb9SJonathan Marek				     <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
440205090bb9SJonathan Marek				     <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
440305090bb9SJonathan Marek				     <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
440405090bb9SJonathan Marek				     <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>;
440505090bb9SJonathan Marek			iommus = <&apps_smmu 0x0640 0x1>;
440605090bb9SJonathan Marek			status = "disabled";
440705090bb9SJonathan Marek		};
4408e13c6d14SVinod Koul	};
4409e13c6d14SVinod Koul
4410e13c6d14SVinod Koul	timer {
4411e13c6d14SVinod Koul		compatible = "arm,armv8-timer";
4412e13c6d14SVinod Koul		interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>,
4413e13c6d14SVinod Koul			     <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>,
4414e13c6d14SVinod Koul			     <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>,
4415e13c6d14SVinod Koul			     <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>;
4416e13c6d14SVinod Koul	};
4417d2fa630cSAmit Kucheria
4418d2fa630cSAmit Kucheria	thermal-zones {
4419d2fa630cSAmit Kucheria		cpu0-thermal {
4420d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4421d2fa630cSAmit Kucheria			polling-delay = <1000>;
4422d2fa630cSAmit Kucheria
4423d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 1>;
4424d2fa630cSAmit Kucheria
4425d2fa630cSAmit Kucheria			trips {
4426d2fa630cSAmit Kucheria				cpu0_alert0: trip-point0 {
4427d2fa630cSAmit Kucheria					temperature = <90000>;
4428d2fa630cSAmit Kucheria					hysteresis = <2000>;
4429d2fa630cSAmit Kucheria					type = "passive";
4430d2fa630cSAmit Kucheria				};
4431d2fa630cSAmit Kucheria
4432d2fa630cSAmit Kucheria				cpu0_alert1: trip-point1 {
4433d2fa630cSAmit Kucheria					temperature = <95000>;
4434d2fa630cSAmit Kucheria					hysteresis = <2000>;
4435d2fa630cSAmit Kucheria					type = "passive";
4436d2fa630cSAmit Kucheria				};
4437d2fa630cSAmit Kucheria
44381364acc3SKrzysztof Kozlowski				cpu0_crit: cpu-crit {
4439d2fa630cSAmit Kucheria					temperature = <110000>;
4440d2fa630cSAmit Kucheria					hysteresis = <1000>;
4441d2fa630cSAmit Kucheria					type = "critical";
4442d2fa630cSAmit Kucheria				};
4443d2fa630cSAmit Kucheria			};
4444d2fa630cSAmit Kucheria
4445d2fa630cSAmit Kucheria			cooling-maps {
4446d2fa630cSAmit Kucheria				map0 {
4447d2fa630cSAmit Kucheria					trip = <&cpu0_alert0>;
4448d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4449d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4450d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4451d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4452d2fa630cSAmit Kucheria				};
4453d2fa630cSAmit Kucheria				map1 {
4454d2fa630cSAmit Kucheria					trip = <&cpu0_alert1>;
4455d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4456d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4457d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4458d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4459d2fa630cSAmit Kucheria				};
4460d2fa630cSAmit Kucheria			};
4461d2fa630cSAmit Kucheria		};
4462d2fa630cSAmit Kucheria
4463d2fa630cSAmit Kucheria		cpu1-thermal {
4464d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4465d2fa630cSAmit Kucheria			polling-delay = <1000>;
4466d2fa630cSAmit Kucheria
4467d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 2>;
4468d2fa630cSAmit Kucheria
4469d2fa630cSAmit Kucheria			trips {
4470d2fa630cSAmit Kucheria				cpu1_alert0: trip-point0 {
4471d2fa630cSAmit Kucheria					temperature = <90000>;
4472d2fa630cSAmit Kucheria					hysteresis = <2000>;
4473d2fa630cSAmit Kucheria					type = "passive";
4474d2fa630cSAmit Kucheria				};
4475d2fa630cSAmit Kucheria
4476d2fa630cSAmit Kucheria				cpu1_alert1: trip-point1 {
4477d2fa630cSAmit Kucheria					temperature = <95000>;
4478d2fa630cSAmit Kucheria					hysteresis = <2000>;
4479d2fa630cSAmit Kucheria					type = "passive";
4480d2fa630cSAmit Kucheria				};
4481d2fa630cSAmit Kucheria
44821364acc3SKrzysztof Kozlowski				cpu1_crit: cpu-crit {
4483d2fa630cSAmit Kucheria					temperature = <110000>;
4484d2fa630cSAmit Kucheria					hysteresis = <1000>;
4485d2fa630cSAmit Kucheria					type = "critical";
4486d2fa630cSAmit Kucheria				};
4487d2fa630cSAmit Kucheria			};
4488d2fa630cSAmit Kucheria
4489d2fa630cSAmit Kucheria			cooling-maps {
4490d2fa630cSAmit Kucheria				map0 {
4491d2fa630cSAmit Kucheria					trip = <&cpu1_alert0>;
4492d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4493d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4494d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4495d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4496d2fa630cSAmit Kucheria				};
4497d2fa630cSAmit Kucheria				map1 {
4498d2fa630cSAmit Kucheria					trip = <&cpu1_alert1>;
4499d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4500d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4501d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4502d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4503d2fa630cSAmit Kucheria				};
4504d2fa630cSAmit Kucheria			};
4505d2fa630cSAmit Kucheria		};
4506d2fa630cSAmit Kucheria
4507d2fa630cSAmit Kucheria		cpu2-thermal {
4508d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4509d2fa630cSAmit Kucheria			polling-delay = <1000>;
4510d2fa630cSAmit Kucheria
4511d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 3>;
4512d2fa630cSAmit Kucheria
4513d2fa630cSAmit Kucheria			trips {
4514d2fa630cSAmit Kucheria				cpu2_alert0: trip-point0 {
4515d2fa630cSAmit Kucheria					temperature = <90000>;
4516d2fa630cSAmit Kucheria					hysteresis = <2000>;
4517d2fa630cSAmit Kucheria					type = "passive";
4518d2fa630cSAmit Kucheria				};
4519d2fa630cSAmit Kucheria
4520d2fa630cSAmit Kucheria				cpu2_alert1: trip-point1 {
4521d2fa630cSAmit Kucheria					temperature = <95000>;
4522d2fa630cSAmit Kucheria					hysteresis = <2000>;
4523d2fa630cSAmit Kucheria					type = "passive";
4524d2fa630cSAmit Kucheria				};
4525d2fa630cSAmit Kucheria
45261364acc3SKrzysztof Kozlowski				cpu2_crit: cpu-crit {
4527d2fa630cSAmit Kucheria					temperature = <110000>;
4528d2fa630cSAmit Kucheria					hysteresis = <1000>;
4529d2fa630cSAmit Kucheria					type = "critical";
4530d2fa630cSAmit Kucheria				};
4531d2fa630cSAmit Kucheria			};
4532d2fa630cSAmit Kucheria
4533d2fa630cSAmit Kucheria			cooling-maps {
4534d2fa630cSAmit Kucheria				map0 {
4535d2fa630cSAmit Kucheria					trip = <&cpu2_alert0>;
4536d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4537d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4538d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4539d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4540d2fa630cSAmit Kucheria				};
4541d2fa630cSAmit Kucheria				map1 {
4542d2fa630cSAmit Kucheria					trip = <&cpu2_alert1>;
4543d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4544d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4545d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4546d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4547d2fa630cSAmit Kucheria				};
4548d2fa630cSAmit Kucheria			};
4549d2fa630cSAmit Kucheria		};
4550d2fa630cSAmit Kucheria
4551d2fa630cSAmit Kucheria		cpu3-thermal {
4552d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4553d2fa630cSAmit Kucheria			polling-delay = <1000>;
4554d2fa630cSAmit Kucheria
4555d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 4>;
4556d2fa630cSAmit Kucheria
4557d2fa630cSAmit Kucheria			trips {
4558d2fa630cSAmit Kucheria				cpu3_alert0: trip-point0 {
4559d2fa630cSAmit Kucheria					temperature = <90000>;
4560d2fa630cSAmit Kucheria					hysteresis = <2000>;
4561d2fa630cSAmit Kucheria					type = "passive";
4562d2fa630cSAmit Kucheria				};
4563d2fa630cSAmit Kucheria
4564d2fa630cSAmit Kucheria				cpu3_alert1: trip-point1 {
4565d2fa630cSAmit Kucheria					temperature = <95000>;
4566d2fa630cSAmit Kucheria					hysteresis = <2000>;
4567d2fa630cSAmit Kucheria					type = "passive";
4568d2fa630cSAmit Kucheria				};
4569d2fa630cSAmit Kucheria
45701364acc3SKrzysztof Kozlowski				cpu3_crit: cpu-crit {
4571d2fa630cSAmit Kucheria					temperature = <110000>;
4572d2fa630cSAmit Kucheria					hysteresis = <1000>;
4573d2fa630cSAmit Kucheria					type = "critical";
4574d2fa630cSAmit Kucheria				};
4575d2fa630cSAmit Kucheria			};
4576d2fa630cSAmit Kucheria
4577d2fa630cSAmit Kucheria			cooling-maps {
4578d2fa630cSAmit Kucheria				map0 {
4579d2fa630cSAmit Kucheria					trip = <&cpu3_alert0>;
4580d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4581d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4582d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4583d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4584d2fa630cSAmit Kucheria				};
4585d2fa630cSAmit Kucheria				map1 {
4586d2fa630cSAmit Kucheria					trip = <&cpu3_alert1>;
4587d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4588d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4589d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4590d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4591d2fa630cSAmit Kucheria				};
4592d2fa630cSAmit Kucheria			};
4593d2fa630cSAmit Kucheria		};
4594d2fa630cSAmit Kucheria
4595d2fa630cSAmit Kucheria		cpu4-top-thermal {
4596d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4597d2fa630cSAmit Kucheria			polling-delay = <1000>;
4598d2fa630cSAmit Kucheria
4599d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 7>;
4600d2fa630cSAmit Kucheria
4601d2fa630cSAmit Kucheria			trips {
4602d2fa630cSAmit Kucheria				cpu4_top_alert0: trip-point0 {
4603d2fa630cSAmit Kucheria					temperature = <90000>;
4604d2fa630cSAmit Kucheria					hysteresis = <2000>;
4605d2fa630cSAmit Kucheria					type = "passive";
4606d2fa630cSAmit Kucheria				};
4607d2fa630cSAmit Kucheria
4608d2fa630cSAmit Kucheria				cpu4_top_alert1: trip-point1 {
4609d2fa630cSAmit Kucheria					temperature = <95000>;
4610d2fa630cSAmit Kucheria					hysteresis = <2000>;
4611d2fa630cSAmit Kucheria					type = "passive";
4612d2fa630cSAmit Kucheria				};
4613d2fa630cSAmit Kucheria
46141364acc3SKrzysztof Kozlowski				cpu4_top_crit: cpu-crit {
4615d2fa630cSAmit Kucheria					temperature = <110000>;
4616d2fa630cSAmit Kucheria					hysteresis = <1000>;
4617d2fa630cSAmit Kucheria					type = "critical";
4618d2fa630cSAmit Kucheria				};
4619d2fa630cSAmit Kucheria			};
4620d2fa630cSAmit Kucheria
4621d2fa630cSAmit Kucheria			cooling-maps {
4622d2fa630cSAmit Kucheria				map0 {
4623d2fa630cSAmit Kucheria					trip = <&cpu4_top_alert0>;
4624d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4625d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4626d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4627d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4628d2fa630cSAmit Kucheria				};
4629d2fa630cSAmit Kucheria				map1 {
4630d2fa630cSAmit Kucheria					trip = <&cpu4_top_alert1>;
4631d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4632d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4633d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4634d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4635d2fa630cSAmit Kucheria				};
4636d2fa630cSAmit Kucheria			};
4637d2fa630cSAmit Kucheria		};
4638d2fa630cSAmit Kucheria
4639d2fa630cSAmit Kucheria		cpu5-top-thermal {
4640d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4641d2fa630cSAmit Kucheria			polling-delay = <1000>;
4642d2fa630cSAmit Kucheria
4643d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 8>;
4644d2fa630cSAmit Kucheria
4645d2fa630cSAmit Kucheria			trips {
4646d2fa630cSAmit Kucheria				cpu5_top_alert0: trip-point0 {
4647d2fa630cSAmit Kucheria					temperature = <90000>;
4648d2fa630cSAmit Kucheria					hysteresis = <2000>;
4649d2fa630cSAmit Kucheria					type = "passive";
4650d2fa630cSAmit Kucheria				};
4651d2fa630cSAmit Kucheria
4652d2fa630cSAmit Kucheria				cpu5_top_alert1: trip-point1 {
4653d2fa630cSAmit Kucheria					temperature = <95000>;
4654d2fa630cSAmit Kucheria					hysteresis = <2000>;
4655d2fa630cSAmit Kucheria					type = "passive";
4656d2fa630cSAmit Kucheria				};
4657d2fa630cSAmit Kucheria
46581364acc3SKrzysztof Kozlowski				cpu5_top_crit: cpu-crit {
4659d2fa630cSAmit Kucheria					temperature = <110000>;
4660d2fa630cSAmit Kucheria					hysteresis = <1000>;
4661d2fa630cSAmit Kucheria					type = "critical";
4662d2fa630cSAmit Kucheria				};
4663d2fa630cSAmit Kucheria			};
4664d2fa630cSAmit Kucheria
4665d2fa630cSAmit Kucheria			cooling-maps {
4666d2fa630cSAmit Kucheria				map0 {
4667d2fa630cSAmit Kucheria					trip = <&cpu5_top_alert0>;
4668d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4669d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4670d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4671d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4672d2fa630cSAmit Kucheria				};
4673d2fa630cSAmit Kucheria				map1 {
4674d2fa630cSAmit Kucheria					trip = <&cpu5_top_alert1>;
4675d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4676d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4677d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4678d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4679d2fa630cSAmit Kucheria				};
4680d2fa630cSAmit Kucheria			};
4681d2fa630cSAmit Kucheria		};
4682d2fa630cSAmit Kucheria
4683d2fa630cSAmit Kucheria		cpu6-top-thermal {
4684d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4685d2fa630cSAmit Kucheria			polling-delay = <1000>;
4686d2fa630cSAmit Kucheria
4687d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 9>;
4688d2fa630cSAmit Kucheria
4689d2fa630cSAmit Kucheria			trips {
4690d2fa630cSAmit Kucheria				cpu6_top_alert0: trip-point0 {
4691d2fa630cSAmit Kucheria					temperature = <90000>;
4692d2fa630cSAmit Kucheria					hysteresis = <2000>;
4693d2fa630cSAmit Kucheria					type = "passive";
4694d2fa630cSAmit Kucheria				};
4695d2fa630cSAmit Kucheria
4696d2fa630cSAmit Kucheria				cpu6_top_alert1: trip-point1 {
4697d2fa630cSAmit Kucheria					temperature = <95000>;
4698d2fa630cSAmit Kucheria					hysteresis = <2000>;
4699d2fa630cSAmit Kucheria					type = "passive";
4700d2fa630cSAmit Kucheria				};
4701d2fa630cSAmit Kucheria
47021364acc3SKrzysztof Kozlowski				cpu6_top_crit: cpu-crit {
4703d2fa630cSAmit Kucheria					temperature = <110000>;
4704d2fa630cSAmit Kucheria					hysteresis = <1000>;
4705d2fa630cSAmit Kucheria					type = "critical";
4706d2fa630cSAmit Kucheria				};
4707d2fa630cSAmit Kucheria			};
4708d2fa630cSAmit Kucheria
4709d2fa630cSAmit Kucheria			cooling-maps {
4710d2fa630cSAmit Kucheria				map0 {
4711d2fa630cSAmit Kucheria					trip = <&cpu6_top_alert0>;
4712d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4713d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4714d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4715d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4716d2fa630cSAmit Kucheria				};
4717d2fa630cSAmit Kucheria				map1 {
4718d2fa630cSAmit Kucheria					trip = <&cpu6_top_alert1>;
4719d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4720d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4721d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4722d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4723d2fa630cSAmit Kucheria				};
4724d2fa630cSAmit Kucheria			};
4725d2fa630cSAmit Kucheria		};
4726d2fa630cSAmit Kucheria
4727d2fa630cSAmit Kucheria		cpu7-top-thermal {
4728d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4729d2fa630cSAmit Kucheria			polling-delay = <1000>;
4730d2fa630cSAmit Kucheria
4731d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 10>;
4732d2fa630cSAmit Kucheria
4733d2fa630cSAmit Kucheria			trips {
4734d2fa630cSAmit Kucheria				cpu7_top_alert0: trip-point0 {
4735d2fa630cSAmit Kucheria					temperature = <90000>;
4736d2fa630cSAmit Kucheria					hysteresis = <2000>;
4737d2fa630cSAmit Kucheria					type = "passive";
4738d2fa630cSAmit Kucheria				};
4739d2fa630cSAmit Kucheria
4740d2fa630cSAmit Kucheria				cpu7_top_alert1: trip-point1 {
4741d2fa630cSAmit Kucheria					temperature = <95000>;
4742d2fa630cSAmit Kucheria					hysteresis = <2000>;
4743d2fa630cSAmit Kucheria					type = "passive";
4744d2fa630cSAmit Kucheria				};
4745d2fa630cSAmit Kucheria
47461364acc3SKrzysztof Kozlowski				cpu7_top_crit: cpu-crit {
4747d2fa630cSAmit Kucheria					temperature = <110000>;
4748d2fa630cSAmit Kucheria					hysteresis = <1000>;
4749d2fa630cSAmit Kucheria					type = "critical";
4750d2fa630cSAmit Kucheria				};
4751d2fa630cSAmit Kucheria			};
4752d2fa630cSAmit Kucheria
4753d2fa630cSAmit Kucheria			cooling-maps {
4754d2fa630cSAmit Kucheria				map0 {
4755d2fa630cSAmit Kucheria					trip = <&cpu7_top_alert0>;
4756d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4757d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4758d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4759d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4760d2fa630cSAmit Kucheria				};
4761d2fa630cSAmit Kucheria				map1 {
4762d2fa630cSAmit Kucheria					trip = <&cpu7_top_alert1>;
4763d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4764d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4765d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4766d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4767d2fa630cSAmit Kucheria				};
4768d2fa630cSAmit Kucheria			};
4769d2fa630cSAmit Kucheria		};
4770d2fa630cSAmit Kucheria
4771d2fa630cSAmit Kucheria		cpu4-bottom-thermal {
4772d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4773d2fa630cSAmit Kucheria			polling-delay = <1000>;
4774d2fa630cSAmit Kucheria
4775d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 11>;
4776d2fa630cSAmit Kucheria
4777d2fa630cSAmit Kucheria			trips {
4778d2fa630cSAmit Kucheria				cpu4_bottom_alert0: trip-point0 {
4779d2fa630cSAmit Kucheria					temperature = <90000>;
4780d2fa630cSAmit Kucheria					hysteresis = <2000>;
4781d2fa630cSAmit Kucheria					type = "passive";
4782d2fa630cSAmit Kucheria				};
4783d2fa630cSAmit Kucheria
4784d2fa630cSAmit Kucheria				cpu4_bottom_alert1: trip-point1 {
4785d2fa630cSAmit Kucheria					temperature = <95000>;
4786d2fa630cSAmit Kucheria					hysteresis = <2000>;
4787d2fa630cSAmit Kucheria					type = "passive";
4788d2fa630cSAmit Kucheria				};
4789d2fa630cSAmit Kucheria
47901364acc3SKrzysztof Kozlowski				cpu4_bottom_crit: cpu-crit {
4791d2fa630cSAmit Kucheria					temperature = <110000>;
4792d2fa630cSAmit Kucheria					hysteresis = <1000>;
4793d2fa630cSAmit Kucheria					type = "critical";
4794d2fa630cSAmit Kucheria				};
4795d2fa630cSAmit Kucheria			};
4796d2fa630cSAmit Kucheria
4797d2fa630cSAmit Kucheria			cooling-maps {
4798d2fa630cSAmit Kucheria				map0 {
4799d2fa630cSAmit Kucheria					trip = <&cpu4_bottom_alert0>;
4800d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4801d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4802d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4803d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4804d2fa630cSAmit Kucheria				};
4805d2fa630cSAmit Kucheria				map1 {
4806d2fa630cSAmit Kucheria					trip = <&cpu4_bottom_alert1>;
4807d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4808d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4809d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4810d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4811d2fa630cSAmit Kucheria				};
4812d2fa630cSAmit Kucheria			};
4813d2fa630cSAmit Kucheria		};
4814d2fa630cSAmit Kucheria
4815d2fa630cSAmit Kucheria		cpu5-bottom-thermal {
4816d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4817d2fa630cSAmit Kucheria			polling-delay = <1000>;
4818d2fa630cSAmit Kucheria
4819d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 12>;
4820d2fa630cSAmit Kucheria
4821d2fa630cSAmit Kucheria			trips {
4822d2fa630cSAmit Kucheria				cpu5_bottom_alert0: trip-point0 {
4823d2fa630cSAmit Kucheria					temperature = <90000>;
4824d2fa630cSAmit Kucheria					hysteresis = <2000>;
4825d2fa630cSAmit Kucheria					type = "passive";
4826d2fa630cSAmit Kucheria				};
4827d2fa630cSAmit Kucheria
4828d2fa630cSAmit Kucheria				cpu5_bottom_alert1: trip-point1 {
4829d2fa630cSAmit Kucheria					temperature = <95000>;
4830d2fa630cSAmit Kucheria					hysteresis = <2000>;
4831d2fa630cSAmit Kucheria					type = "passive";
4832d2fa630cSAmit Kucheria				};
4833d2fa630cSAmit Kucheria
48341364acc3SKrzysztof Kozlowski				cpu5_bottom_crit: cpu-crit {
4835d2fa630cSAmit Kucheria					temperature = <110000>;
4836d2fa630cSAmit Kucheria					hysteresis = <1000>;
4837d2fa630cSAmit Kucheria					type = "critical";
4838d2fa630cSAmit Kucheria				};
4839d2fa630cSAmit Kucheria			};
4840d2fa630cSAmit Kucheria
4841d2fa630cSAmit Kucheria			cooling-maps {
4842d2fa630cSAmit Kucheria				map0 {
4843d2fa630cSAmit Kucheria					trip = <&cpu5_bottom_alert0>;
4844d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4845d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4846d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4847d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4848d2fa630cSAmit Kucheria				};
4849d2fa630cSAmit Kucheria				map1 {
4850d2fa630cSAmit Kucheria					trip = <&cpu5_bottom_alert1>;
4851d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4852d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4853d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4854d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4855d2fa630cSAmit Kucheria				};
4856d2fa630cSAmit Kucheria			};
4857d2fa630cSAmit Kucheria		};
4858d2fa630cSAmit Kucheria
4859d2fa630cSAmit Kucheria		cpu6-bottom-thermal {
4860d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4861d2fa630cSAmit Kucheria			polling-delay = <1000>;
4862d2fa630cSAmit Kucheria
4863d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 13>;
4864d2fa630cSAmit Kucheria
4865d2fa630cSAmit Kucheria			trips {
4866d2fa630cSAmit Kucheria				cpu6_bottom_alert0: trip-point0 {
4867d2fa630cSAmit Kucheria					temperature = <90000>;
4868d2fa630cSAmit Kucheria					hysteresis = <2000>;
4869d2fa630cSAmit Kucheria					type = "passive";
4870d2fa630cSAmit Kucheria				};
4871d2fa630cSAmit Kucheria
4872d2fa630cSAmit Kucheria				cpu6_bottom_alert1: trip-point1 {
4873d2fa630cSAmit Kucheria					temperature = <95000>;
4874d2fa630cSAmit Kucheria					hysteresis = <2000>;
4875d2fa630cSAmit Kucheria					type = "passive";
4876d2fa630cSAmit Kucheria				};
4877d2fa630cSAmit Kucheria
48781364acc3SKrzysztof Kozlowski				cpu6_bottom_crit: cpu-crit {
4879d2fa630cSAmit Kucheria					temperature = <110000>;
4880d2fa630cSAmit Kucheria					hysteresis = <1000>;
4881d2fa630cSAmit Kucheria					type = "critical";
4882d2fa630cSAmit Kucheria				};
4883d2fa630cSAmit Kucheria			};
4884d2fa630cSAmit Kucheria
4885d2fa630cSAmit Kucheria			cooling-maps {
4886d2fa630cSAmit Kucheria				map0 {
4887d2fa630cSAmit Kucheria					trip = <&cpu6_bottom_alert0>;
4888d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4889d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4890d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4891d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4892d2fa630cSAmit Kucheria				};
4893d2fa630cSAmit Kucheria				map1 {
4894d2fa630cSAmit Kucheria					trip = <&cpu6_bottom_alert1>;
4895d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4896d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4897d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4898d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4899d2fa630cSAmit Kucheria				};
4900d2fa630cSAmit Kucheria			};
4901d2fa630cSAmit Kucheria		};
4902d2fa630cSAmit Kucheria
4903d2fa630cSAmit Kucheria		cpu7-bottom-thermal {
4904d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4905d2fa630cSAmit Kucheria			polling-delay = <1000>;
4906d2fa630cSAmit Kucheria
4907d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 14>;
4908d2fa630cSAmit Kucheria
4909d2fa630cSAmit Kucheria			trips {
4910d2fa630cSAmit Kucheria				cpu7_bottom_alert0: trip-point0 {
4911d2fa630cSAmit Kucheria					temperature = <90000>;
4912d2fa630cSAmit Kucheria					hysteresis = <2000>;
4913d2fa630cSAmit Kucheria					type = "passive";
4914d2fa630cSAmit Kucheria				};
4915d2fa630cSAmit Kucheria
4916d2fa630cSAmit Kucheria				cpu7_bottom_alert1: trip-point1 {
4917d2fa630cSAmit Kucheria					temperature = <95000>;
4918d2fa630cSAmit Kucheria					hysteresis = <2000>;
4919d2fa630cSAmit Kucheria					type = "passive";
4920d2fa630cSAmit Kucheria				};
4921d2fa630cSAmit Kucheria
49221364acc3SKrzysztof Kozlowski				cpu7_bottom_crit: cpu-crit {
4923d2fa630cSAmit Kucheria					temperature = <110000>;
4924d2fa630cSAmit Kucheria					hysteresis = <1000>;
4925d2fa630cSAmit Kucheria					type = "critical";
4926d2fa630cSAmit Kucheria				};
4927d2fa630cSAmit Kucheria			};
4928d2fa630cSAmit Kucheria
4929d2fa630cSAmit Kucheria			cooling-maps {
4930d2fa630cSAmit Kucheria				map0 {
4931d2fa630cSAmit Kucheria					trip = <&cpu7_bottom_alert0>;
4932d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4933d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4934d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4935d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4936d2fa630cSAmit Kucheria				};
4937d2fa630cSAmit Kucheria				map1 {
4938d2fa630cSAmit Kucheria					trip = <&cpu7_bottom_alert1>;
4939d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4940d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4941d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4942d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4943d2fa630cSAmit Kucheria				};
4944d2fa630cSAmit Kucheria			};
4945d2fa630cSAmit Kucheria		};
4946d2fa630cSAmit Kucheria
4947d2fa630cSAmit Kucheria		aoss0-thermal {
4948d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4949d2fa630cSAmit Kucheria			polling-delay = <1000>;
4950d2fa630cSAmit Kucheria
4951d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 0>;
4952d2fa630cSAmit Kucheria
4953d2fa630cSAmit Kucheria			trips {
4954d2fa630cSAmit Kucheria				aoss0_alert0: trip-point0 {
4955d2fa630cSAmit Kucheria					temperature = <90000>;
4956d2fa630cSAmit Kucheria					hysteresis = <2000>;
4957d2fa630cSAmit Kucheria					type = "hot";
4958d2fa630cSAmit Kucheria				};
4959d2fa630cSAmit Kucheria			};
4960d2fa630cSAmit Kucheria		};
4961d2fa630cSAmit Kucheria
4962d2fa630cSAmit Kucheria		cluster0-thermal {
4963d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4964d2fa630cSAmit Kucheria			polling-delay = <1000>;
4965d2fa630cSAmit Kucheria
4966d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 5>;
4967d2fa630cSAmit Kucheria
4968d2fa630cSAmit Kucheria			trips {
4969d2fa630cSAmit Kucheria				cluster0_alert0: trip-point0 {
4970d2fa630cSAmit Kucheria					temperature = <90000>;
4971d2fa630cSAmit Kucheria					hysteresis = <2000>;
4972d2fa630cSAmit Kucheria					type = "hot";
4973d2fa630cSAmit Kucheria				};
4974d2fa630cSAmit Kucheria				cluster0_crit: cluster0_crit {
4975d2fa630cSAmit Kucheria					temperature = <110000>;
4976d2fa630cSAmit Kucheria					hysteresis = <2000>;
4977d2fa630cSAmit Kucheria					type = "critical";
4978d2fa630cSAmit Kucheria				};
4979d2fa630cSAmit Kucheria			};
4980d2fa630cSAmit Kucheria		};
4981d2fa630cSAmit Kucheria
4982d2fa630cSAmit Kucheria		cluster1-thermal {
4983d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4984d2fa630cSAmit Kucheria			polling-delay = <1000>;
4985d2fa630cSAmit Kucheria
4986d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 6>;
4987d2fa630cSAmit Kucheria
4988d2fa630cSAmit Kucheria			trips {
4989d2fa630cSAmit Kucheria				cluster1_alert0: trip-point0 {
4990d2fa630cSAmit Kucheria					temperature = <90000>;
4991d2fa630cSAmit Kucheria					hysteresis = <2000>;
4992d2fa630cSAmit Kucheria					type = "hot";
4993d2fa630cSAmit Kucheria				};
4994d2fa630cSAmit Kucheria				cluster1_crit: cluster1_crit {
4995d2fa630cSAmit Kucheria					temperature = <110000>;
4996d2fa630cSAmit Kucheria					hysteresis = <2000>;
4997d2fa630cSAmit Kucheria					type = "critical";
4998d2fa630cSAmit Kucheria				};
4999d2fa630cSAmit Kucheria			};
5000d2fa630cSAmit Kucheria		};
5001d2fa630cSAmit Kucheria
50027be1c395SDavid Heidelberg		gpu-top-thermal {
5003d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5004d2fa630cSAmit Kucheria			polling-delay = <1000>;
5005d2fa630cSAmit Kucheria
5006d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 15>;
5007d2fa630cSAmit Kucheria
5008d2fa630cSAmit Kucheria			trips {
5009d2fa630cSAmit Kucheria				gpu1_alert0: trip-point0 {
5010d2fa630cSAmit Kucheria					temperature = <90000>;
5011d2fa630cSAmit Kucheria					hysteresis = <2000>;
5012d2fa630cSAmit Kucheria					type = "hot";
5013d2fa630cSAmit Kucheria				};
5014d2fa630cSAmit Kucheria			};
5015d2fa630cSAmit Kucheria		};
5016d2fa630cSAmit Kucheria
5017d2fa630cSAmit Kucheria		aoss1-thermal {
5018d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5019d2fa630cSAmit Kucheria			polling-delay = <1000>;
5020d2fa630cSAmit Kucheria
5021d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 0>;
5022d2fa630cSAmit Kucheria
5023d2fa630cSAmit Kucheria			trips {
5024d2fa630cSAmit Kucheria				aoss1_alert0: trip-point0 {
5025d2fa630cSAmit Kucheria					temperature = <90000>;
5026d2fa630cSAmit Kucheria					hysteresis = <2000>;
5027d2fa630cSAmit Kucheria					type = "hot";
5028d2fa630cSAmit Kucheria				};
5029d2fa630cSAmit Kucheria			};
5030d2fa630cSAmit Kucheria		};
5031d2fa630cSAmit Kucheria
5032d2fa630cSAmit Kucheria		wlan-thermal {
5033d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5034d2fa630cSAmit Kucheria			polling-delay = <1000>;
5035d2fa630cSAmit Kucheria
5036d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 1>;
5037d2fa630cSAmit Kucheria
5038d2fa630cSAmit Kucheria			trips {
5039d2fa630cSAmit Kucheria				wlan_alert0: trip-point0 {
5040d2fa630cSAmit Kucheria					temperature = <90000>;
5041d2fa630cSAmit Kucheria					hysteresis = <2000>;
5042d2fa630cSAmit Kucheria					type = "hot";
5043d2fa630cSAmit Kucheria				};
5044d2fa630cSAmit Kucheria			};
5045d2fa630cSAmit Kucheria		};
5046d2fa630cSAmit Kucheria
5047d2fa630cSAmit Kucheria		video-thermal {
5048d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5049d2fa630cSAmit Kucheria			polling-delay = <1000>;
5050d2fa630cSAmit Kucheria
5051d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 2>;
5052d2fa630cSAmit Kucheria
5053d2fa630cSAmit Kucheria			trips {
5054d2fa630cSAmit Kucheria				video_alert0: trip-point0 {
5055d2fa630cSAmit Kucheria					temperature = <90000>;
5056d2fa630cSAmit Kucheria					hysteresis = <2000>;
5057d2fa630cSAmit Kucheria					type = "hot";
5058d2fa630cSAmit Kucheria				};
5059d2fa630cSAmit Kucheria			};
5060d2fa630cSAmit Kucheria		};
5061d2fa630cSAmit Kucheria
5062d2fa630cSAmit Kucheria		mem-thermal {
5063d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5064d2fa630cSAmit Kucheria			polling-delay = <1000>;
5065d2fa630cSAmit Kucheria
5066d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 3>;
5067d2fa630cSAmit Kucheria
5068d2fa630cSAmit Kucheria			trips {
5069d2fa630cSAmit Kucheria				mem_alert0: trip-point0 {
5070d2fa630cSAmit Kucheria					temperature = <90000>;
5071d2fa630cSAmit Kucheria					hysteresis = <2000>;
5072d2fa630cSAmit Kucheria					type = "hot";
5073d2fa630cSAmit Kucheria				};
5074d2fa630cSAmit Kucheria			};
5075d2fa630cSAmit Kucheria		};
5076d2fa630cSAmit Kucheria
5077d2fa630cSAmit Kucheria		q6-hvx-thermal {
5078d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5079d2fa630cSAmit Kucheria			polling-delay = <1000>;
5080d2fa630cSAmit Kucheria
5081d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 4>;
5082d2fa630cSAmit Kucheria
5083d2fa630cSAmit Kucheria			trips {
5084d2fa630cSAmit Kucheria				q6_hvx_alert0: trip-point0 {
5085d2fa630cSAmit Kucheria					temperature = <90000>;
5086d2fa630cSAmit Kucheria					hysteresis = <2000>;
5087d2fa630cSAmit Kucheria					type = "hot";
5088d2fa630cSAmit Kucheria				};
5089d2fa630cSAmit Kucheria			};
5090d2fa630cSAmit Kucheria		};
5091d2fa630cSAmit Kucheria
5092d2fa630cSAmit Kucheria		camera-thermal {
5093d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5094d2fa630cSAmit Kucheria			polling-delay = <1000>;
5095d2fa630cSAmit Kucheria
5096d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 5>;
5097d2fa630cSAmit Kucheria
5098d2fa630cSAmit Kucheria			trips {
5099d2fa630cSAmit Kucheria				camera_alert0: trip-point0 {
5100d2fa630cSAmit Kucheria					temperature = <90000>;
5101d2fa630cSAmit Kucheria					hysteresis = <2000>;
5102d2fa630cSAmit Kucheria					type = "hot";
5103d2fa630cSAmit Kucheria				};
5104d2fa630cSAmit Kucheria			};
5105d2fa630cSAmit Kucheria		};
5106d2fa630cSAmit Kucheria
5107d2fa630cSAmit Kucheria		compute-thermal {
5108d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5109d2fa630cSAmit Kucheria			polling-delay = <1000>;
5110d2fa630cSAmit Kucheria
5111d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 6>;
5112d2fa630cSAmit Kucheria
5113d2fa630cSAmit Kucheria			trips {
5114d2fa630cSAmit Kucheria				compute_alert0: trip-point0 {
5115d2fa630cSAmit Kucheria					temperature = <90000>;
5116d2fa630cSAmit Kucheria					hysteresis = <2000>;
5117d2fa630cSAmit Kucheria					type = "hot";
5118d2fa630cSAmit Kucheria				};
5119d2fa630cSAmit Kucheria			};
5120d2fa630cSAmit Kucheria		};
5121d2fa630cSAmit Kucheria
5122d2fa630cSAmit Kucheria		modem-thermal {
5123d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5124d2fa630cSAmit Kucheria			polling-delay = <1000>;
5125d2fa630cSAmit Kucheria
5126d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 7>;
5127d2fa630cSAmit Kucheria
5128d2fa630cSAmit Kucheria			trips {
5129d2fa630cSAmit Kucheria				modem_alert0: trip-point0 {
5130d2fa630cSAmit Kucheria					temperature = <90000>;
5131d2fa630cSAmit Kucheria					hysteresis = <2000>;
5132d2fa630cSAmit Kucheria					type = "hot";
5133d2fa630cSAmit Kucheria				};
5134d2fa630cSAmit Kucheria			};
5135d2fa630cSAmit Kucheria		};
5136d2fa630cSAmit Kucheria
5137d2fa630cSAmit Kucheria		npu-thermal {
5138d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5139d2fa630cSAmit Kucheria			polling-delay = <1000>;
5140d2fa630cSAmit Kucheria
5141d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 8>;
5142d2fa630cSAmit Kucheria
5143d2fa630cSAmit Kucheria			trips {
5144d2fa630cSAmit Kucheria				npu_alert0: trip-point0 {
5145d2fa630cSAmit Kucheria					temperature = <90000>;
5146d2fa630cSAmit Kucheria					hysteresis = <2000>;
5147d2fa630cSAmit Kucheria					type = "hot";
5148d2fa630cSAmit Kucheria				};
5149d2fa630cSAmit Kucheria			};
5150d2fa630cSAmit Kucheria		};
5151d2fa630cSAmit Kucheria
5152d2fa630cSAmit Kucheria		modem-vec-thermal {
5153d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5154d2fa630cSAmit Kucheria			polling-delay = <1000>;
5155d2fa630cSAmit Kucheria
5156d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 9>;
5157d2fa630cSAmit Kucheria
5158d2fa630cSAmit Kucheria			trips {
5159d2fa630cSAmit Kucheria				modem_vec_alert0: trip-point0 {
5160d2fa630cSAmit Kucheria					temperature = <90000>;
5161d2fa630cSAmit Kucheria					hysteresis = <2000>;
5162d2fa630cSAmit Kucheria					type = "hot";
5163d2fa630cSAmit Kucheria				};
5164d2fa630cSAmit Kucheria			};
5165d2fa630cSAmit Kucheria		};
5166d2fa630cSAmit Kucheria
5167d2fa630cSAmit Kucheria		modem-scl-thermal {
5168d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5169d2fa630cSAmit Kucheria			polling-delay = <1000>;
5170d2fa630cSAmit Kucheria
5171d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 10>;
5172d2fa630cSAmit Kucheria
5173d2fa630cSAmit Kucheria			trips {
5174d2fa630cSAmit Kucheria				modem_scl_alert0: trip-point0 {
5175d2fa630cSAmit Kucheria					temperature = <90000>;
5176d2fa630cSAmit Kucheria					hysteresis = <2000>;
5177d2fa630cSAmit Kucheria					type = "hot";
5178d2fa630cSAmit Kucheria				};
5179d2fa630cSAmit Kucheria			};
5180d2fa630cSAmit Kucheria		};
5181d2fa630cSAmit Kucheria
51827be1c395SDavid Heidelberg		gpu-bottom-thermal {
5183d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5184d2fa630cSAmit Kucheria			polling-delay = <1000>;
5185d2fa630cSAmit Kucheria
5186d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 11>;
5187d2fa630cSAmit Kucheria
5188d2fa630cSAmit Kucheria			trips {
5189d2fa630cSAmit Kucheria				gpu2_alert0: trip-point0 {
5190d2fa630cSAmit Kucheria					temperature = <90000>;
5191d2fa630cSAmit Kucheria					hysteresis = <2000>;
5192d2fa630cSAmit Kucheria					type = "hot";
5193d2fa630cSAmit Kucheria				};
5194d2fa630cSAmit Kucheria			};
5195d2fa630cSAmit Kucheria		};
5196d2fa630cSAmit Kucheria	};
5197e13c6d14SVinod Koul};
5198