xref: /openbmc/linux/arch/arm64/boot/dts/qcom/sm8150.dtsi (revision 422b110b)
1e13c6d14SVinod Koul// SPDX-License-Identifier: BSD-3-Clause
2e13c6d14SVinod Koul/*
3e13c6d14SVinod Koul * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
4e13c6d14SVinod Koul * Copyright (c) 2019, Linaro Limited
5e13c6d14SVinod Koul */
6e13c6d14SVinod Koul
705006290SFelipe Balbi#include <dt-bindings/dma/qcom-gpi.h>
8e13c6d14SVinod Koul#include <dt-bindings/interrupt-controller/arm-gic.h>
9017e7856SSibi Sankar#include <dt-bindings/power/qcom-rpmpd.h>
10e13c6d14SVinod Koul#include <dt-bindings/soc/qcom,rpmh-rsc.h>
11e13c6d14SVinod Koul#include <dt-bindings/clock/qcom,rpmh.h>
1298874a46SKonrad Dybcio#include <dt-bindings/clock/qcom,dispcc-sm8150.h>
13d6f55763SVinod Koul#include <dt-bindings/clock/qcom,gcc-sm8150.h>
14f1269916SJonathan Marek#include <dt-bindings/clock/qcom,gpucc-sm8150.h>
15a6d435c1SSibi Sankar#include <dt-bindings/interconnect/qcom,osm-l3.h>
162b6187abSThara Gopinath#include <dt-bindings/interconnect/qcom,sm8150.h>
17d2fa630cSAmit Kucheria#include <dt-bindings/thermal/thermal.h>
18e13c6d14SVinod Koul
19e13c6d14SVinod Koul/ {
20e13c6d14SVinod Koul	interrupt-parent = <&intc>;
21e13c6d14SVinod Koul
22e13c6d14SVinod Koul	#address-cells = <2>;
23e13c6d14SVinod Koul	#size-cells = <2>;
24e13c6d14SVinod Koul
25e13c6d14SVinod Koul	chosen { };
26e13c6d14SVinod Koul
27e13c6d14SVinod Koul	clocks {
28e13c6d14SVinod Koul		xo_board: xo-board {
29e13c6d14SVinod Koul			compatible = "fixed-clock";
30e13c6d14SVinod Koul			#clock-cells = <0>;
31e13c6d14SVinod Koul			clock-frequency = <38400000>;
32e13c6d14SVinod Koul			clock-output-names = "xo_board";
33e13c6d14SVinod Koul		};
34e13c6d14SVinod Koul
35e13c6d14SVinod Koul		sleep_clk: sleep-clk {
36e13c6d14SVinod Koul			compatible = "fixed-clock";
37e13c6d14SVinod Koul			#clock-cells = <0>;
38e13c6d14SVinod Koul			clock-frequency = <32764>;
39e13c6d14SVinod Koul			clock-output-names = "sleep_clk";
40e13c6d14SVinod Koul		};
41e13c6d14SVinod Koul	};
42e13c6d14SVinod Koul
43e13c6d14SVinod Koul	cpus {
44e13c6d14SVinod Koul		#address-cells = <2>;
45e13c6d14SVinod Koul		#size-cells = <0>;
46e13c6d14SVinod Koul
47e13c6d14SVinod Koul		CPU0: cpu@0 {
48e13c6d14SVinod Koul			device_type = "cpu";
49e13c6d14SVinod Koul			compatible = "qcom,kryo485";
50e13c6d14SVinod Koul			reg = <0x0 0x0>;
51fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 0>;
52e13c6d14SVinod Koul			enable-method = "psci";
535b2dae72SDanny Lin			capacity-dmips-mhz = <488>;
545b2dae72SDanny Lin			dynamic-power-coefficient = <232>;
55e13c6d14SVinod Koul			next-level-cache = <&L2_0>;
56fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 0>;
572b6187abSThara Gopinath			operating-points-v2 = <&cpu0_opp_table>;
582b6187abSThara Gopinath			interconnects = <&gem_noc MASTER_AMPSS_M0 &mc_virt SLAVE_EBI_CH0>,
592b6187abSThara Gopinath					<&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
60b2e3f897SDanny Lin			power-domains = <&CPU_PD0>;
61b2e3f897SDanny Lin			power-domain-names = "psci";
62d2fa630cSAmit Kucheria			#cooling-cells = <2>;
63e13c6d14SVinod Koul			L2_0: l2-cache {
64e13c6d14SVinod Koul				compatible = "cache";
659435294cSPierre Gondois				cache-level = <2>;
66e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
67e13c6d14SVinod Koul				L3_0: l3-cache {
68e13c6d14SVinod Koul				      compatible = "cache";
699435294cSPierre Gondois				      cache-level = <3>;
70e13c6d14SVinod Koul				};
71e13c6d14SVinod Koul			};
72e13c6d14SVinod Koul		};
73e13c6d14SVinod Koul
74e13c6d14SVinod Koul		CPU1: cpu@100 {
75e13c6d14SVinod Koul			device_type = "cpu";
76e13c6d14SVinod Koul			compatible = "qcom,kryo485";
77e13c6d14SVinod Koul			reg = <0x0 0x100>;
78fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 0>;
79e13c6d14SVinod Koul			enable-method = "psci";
805b2dae72SDanny Lin			capacity-dmips-mhz = <488>;
815b2dae72SDanny Lin			dynamic-power-coefficient = <232>;
82e13c6d14SVinod Koul			next-level-cache = <&L2_100>;
83fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 0>;
842b6187abSThara Gopinath			operating-points-v2 = <&cpu0_opp_table>;
852b6187abSThara Gopinath			interconnects = <&gem_noc MASTER_AMPSS_M0 &mc_virt SLAVE_EBI_CH0>,
862b6187abSThara Gopinath					<&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
87b2e3f897SDanny Lin			power-domains = <&CPU_PD1>;
88b2e3f897SDanny Lin			power-domain-names = "psci";
89d2fa630cSAmit Kucheria			#cooling-cells = <2>;
90e13c6d14SVinod Koul			L2_100: l2-cache {
91e13c6d14SVinod Koul				compatible = "cache";
929435294cSPierre Gondois				cache-level = <2>;
93e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
94e13c6d14SVinod Koul			};
95e13c6d14SVinod Koul
96e13c6d14SVinod Koul		};
97e13c6d14SVinod Koul
98e13c6d14SVinod Koul		CPU2: cpu@200 {
99e13c6d14SVinod Koul			device_type = "cpu";
100e13c6d14SVinod Koul			compatible = "qcom,kryo485";
101e13c6d14SVinod Koul			reg = <0x0 0x200>;
102fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 0>;
103e13c6d14SVinod Koul			enable-method = "psci";
1045b2dae72SDanny Lin			capacity-dmips-mhz = <488>;
1055b2dae72SDanny Lin			dynamic-power-coefficient = <232>;
106e13c6d14SVinod Koul			next-level-cache = <&L2_200>;
107fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 0>;
1082b6187abSThara Gopinath			operating-points-v2 = <&cpu0_opp_table>;
1092b6187abSThara Gopinath			interconnects = <&gem_noc MASTER_AMPSS_M0 &mc_virt SLAVE_EBI_CH0>,
1102b6187abSThara Gopinath					<&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
111b2e3f897SDanny Lin			power-domains = <&CPU_PD2>;
112b2e3f897SDanny Lin			power-domain-names = "psci";
113d2fa630cSAmit Kucheria			#cooling-cells = <2>;
114e13c6d14SVinod Koul			L2_200: l2-cache {
115e13c6d14SVinod Koul				compatible = "cache";
1169435294cSPierre Gondois				cache-level = <2>;
117e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
118e13c6d14SVinod Koul			};
119e13c6d14SVinod Koul		};
120e13c6d14SVinod Koul
121e13c6d14SVinod Koul		CPU3: cpu@300 {
122e13c6d14SVinod Koul			device_type = "cpu";
123e13c6d14SVinod Koul			compatible = "qcom,kryo485";
124e13c6d14SVinod Koul			reg = <0x0 0x300>;
125fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 0>;
126e13c6d14SVinod Koul			enable-method = "psci";
1275b2dae72SDanny Lin			capacity-dmips-mhz = <488>;
1285b2dae72SDanny Lin			dynamic-power-coefficient = <232>;
129e13c6d14SVinod Koul			next-level-cache = <&L2_300>;
130fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 0>;
1312b6187abSThara Gopinath			operating-points-v2 = <&cpu0_opp_table>;
1322b6187abSThara Gopinath			interconnects = <&gem_noc MASTER_AMPSS_M0 &mc_virt SLAVE_EBI_CH0>,
1332b6187abSThara Gopinath					<&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
134b2e3f897SDanny Lin			power-domains = <&CPU_PD3>;
135b2e3f897SDanny Lin			power-domain-names = "psci";
136d2fa630cSAmit Kucheria			#cooling-cells = <2>;
137e13c6d14SVinod Koul			L2_300: l2-cache {
138e13c6d14SVinod Koul				compatible = "cache";
1399435294cSPierre Gondois				cache-level = <2>;
140e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
141e13c6d14SVinod Koul			};
142e13c6d14SVinod Koul		};
143e13c6d14SVinod Koul
144e13c6d14SVinod Koul		CPU4: cpu@400 {
145e13c6d14SVinod Koul			device_type = "cpu";
146e13c6d14SVinod Koul			compatible = "qcom,kryo485";
147e13c6d14SVinod Koul			reg = <0x0 0x400>;
148fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 1>;
149e13c6d14SVinod Koul			enable-method = "psci";
1505b2dae72SDanny Lin			capacity-dmips-mhz = <1024>;
1515b2dae72SDanny Lin			dynamic-power-coefficient = <369>;
152e13c6d14SVinod Koul			next-level-cache = <&L2_400>;
153fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 1>;
1542b6187abSThara Gopinath			operating-points-v2 = <&cpu4_opp_table>;
1552b6187abSThara Gopinath			interconnects = <&gem_noc MASTER_AMPSS_M0 &mc_virt SLAVE_EBI_CH0>,
1562b6187abSThara Gopinath					<&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
157b2e3f897SDanny Lin			power-domains = <&CPU_PD4>;
158b2e3f897SDanny Lin			power-domain-names = "psci";
159d2fa630cSAmit Kucheria			#cooling-cells = <2>;
160e13c6d14SVinod Koul			L2_400: l2-cache {
161e13c6d14SVinod Koul				compatible = "cache";
1629435294cSPierre Gondois				cache-level = <2>;
163e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
164e13c6d14SVinod Koul			};
165e13c6d14SVinod Koul		};
166e13c6d14SVinod Koul
167e13c6d14SVinod Koul		CPU5: cpu@500 {
168e13c6d14SVinod Koul			device_type = "cpu";
169e13c6d14SVinod Koul			compatible = "qcom,kryo485";
170e13c6d14SVinod Koul			reg = <0x0 0x500>;
171fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 1>;
172e13c6d14SVinod Koul			enable-method = "psci";
1735b2dae72SDanny Lin			capacity-dmips-mhz = <1024>;
1745b2dae72SDanny Lin			dynamic-power-coefficient = <369>;
175e13c6d14SVinod Koul			next-level-cache = <&L2_500>;
176fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 1>;
1772b6187abSThara Gopinath			operating-points-v2 = <&cpu4_opp_table>;
1782b6187abSThara Gopinath			interconnects = <&gem_noc MASTER_AMPSS_M0 &mc_virt SLAVE_EBI_CH0>,
1792b6187abSThara Gopinath					<&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
180b2e3f897SDanny Lin			power-domains = <&CPU_PD5>;
181b2e3f897SDanny Lin			power-domain-names = "psci";
182d2fa630cSAmit Kucheria			#cooling-cells = <2>;
183e13c6d14SVinod Koul			L2_500: l2-cache {
184e13c6d14SVinod Koul				compatible = "cache";
1859435294cSPierre Gondois				cache-level = <2>;
186e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
187e13c6d14SVinod Koul			};
188e13c6d14SVinod Koul		};
189e13c6d14SVinod Koul
190e13c6d14SVinod Koul		CPU6: cpu@600 {
191e13c6d14SVinod Koul			device_type = "cpu";
192e13c6d14SVinod Koul			compatible = "qcom,kryo485";
193e13c6d14SVinod Koul			reg = <0x0 0x600>;
194fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 1>;
195e13c6d14SVinod Koul			enable-method = "psci";
1965b2dae72SDanny Lin			capacity-dmips-mhz = <1024>;
1975b2dae72SDanny Lin			dynamic-power-coefficient = <369>;
198e13c6d14SVinod Koul			next-level-cache = <&L2_600>;
199fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 1>;
2002b6187abSThara Gopinath			operating-points-v2 = <&cpu4_opp_table>;
2012b6187abSThara Gopinath			interconnects = <&gem_noc MASTER_AMPSS_M0 &mc_virt SLAVE_EBI_CH0>,
2022b6187abSThara Gopinath					<&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
203b2e3f897SDanny Lin			power-domains = <&CPU_PD6>;
204b2e3f897SDanny Lin			power-domain-names = "psci";
205d2fa630cSAmit Kucheria			#cooling-cells = <2>;
206e13c6d14SVinod Koul			L2_600: l2-cache {
207e13c6d14SVinod Koul				compatible = "cache";
2089435294cSPierre Gondois				cache-level = <2>;
209e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
210e13c6d14SVinod Koul			};
211e13c6d14SVinod Koul		};
212e13c6d14SVinod Koul
213e13c6d14SVinod Koul		CPU7: cpu@700 {
214e13c6d14SVinod Koul			device_type = "cpu";
215e13c6d14SVinod Koul			compatible = "qcom,kryo485";
216e13c6d14SVinod Koul			reg = <0x0 0x700>;
217fc725894SManivannan Sadhasivam			clocks = <&cpufreq_hw 2>;
218e13c6d14SVinod Koul			enable-method = "psci";
2195b2dae72SDanny Lin			capacity-dmips-mhz = <1024>;
2205b2dae72SDanny Lin			dynamic-power-coefficient = <421>;
221e13c6d14SVinod Koul			next-level-cache = <&L2_700>;
222fea8930bSSibi Sankar			qcom,freq-domain = <&cpufreq_hw 2>;
2232b6187abSThara Gopinath			operating-points-v2 = <&cpu7_opp_table>;
2242b6187abSThara Gopinath			interconnects = <&gem_noc MASTER_AMPSS_M0 &mc_virt SLAVE_EBI_CH0>,
2252b6187abSThara Gopinath					<&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
226b2e3f897SDanny Lin			power-domains = <&CPU_PD7>;
227b2e3f897SDanny Lin			power-domain-names = "psci";
228d2fa630cSAmit Kucheria			#cooling-cells = <2>;
229e13c6d14SVinod Koul			L2_700: l2-cache {
230e13c6d14SVinod Koul				compatible = "cache";
2319435294cSPierre Gondois				cache-level = <2>;
232e13c6d14SVinod Koul				next-level-cache = <&L3_0>;
233e13c6d14SVinod Koul			};
234e13c6d14SVinod Koul		};
235066d21bcSDanny Lin
236066d21bcSDanny Lin		cpu-map {
237066d21bcSDanny Lin			cluster0 {
238066d21bcSDanny Lin				core0 {
239066d21bcSDanny Lin					cpu = <&CPU0>;
240066d21bcSDanny Lin				};
241066d21bcSDanny Lin
242066d21bcSDanny Lin				core1 {
243066d21bcSDanny Lin					cpu = <&CPU1>;
244066d21bcSDanny Lin				};
245066d21bcSDanny Lin
246066d21bcSDanny Lin				core2 {
247066d21bcSDanny Lin					cpu = <&CPU2>;
248066d21bcSDanny Lin				};
249066d21bcSDanny Lin
250066d21bcSDanny Lin				core3 {
251066d21bcSDanny Lin					cpu = <&CPU3>;
252066d21bcSDanny Lin				};
253066d21bcSDanny Lin
254066d21bcSDanny Lin				core4 {
255066d21bcSDanny Lin					cpu = <&CPU4>;
256066d21bcSDanny Lin				};
257066d21bcSDanny Lin
258066d21bcSDanny Lin				core5 {
259066d21bcSDanny Lin					cpu = <&CPU5>;
260066d21bcSDanny Lin				};
261066d21bcSDanny Lin
262066d21bcSDanny Lin				core6 {
263066d21bcSDanny Lin					cpu = <&CPU6>;
264066d21bcSDanny Lin				};
265066d21bcSDanny Lin
266066d21bcSDanny Lin				core7 {
267066d21bcSDanny Lin					cpu = <&CPU7>;
268066d21bcSDanny Lin				};
269066d21bcSDanny Lin			};
270066d21bcSDanny Lin		};
27181188f58SDanny Lin
27281188f58SDanny Lin		idle-states {
27381188f58SDanny Lin			entry-method = "psci";
27481188f58SDanny Lin
27581188f58SDanny Lin			LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 {
27681188f58SDanny Lin				compatible = "arm,idle-state";
27781188f58SDanny Lin				idle-state-name = "little-rail-power-collapse";
27881188f58SDanny Lin				arm,psci-suspend-param = <0x40000004>;
27981188f58SDanny Lin				entry-latency-us = <355>;
28081188f58SDanny Lin				exit-latency-us = <909>;
28181188f58SDanny Lin				min-residency-us = <3934>;
28281188f58SDanny Lin				local-timer-stop;
28381188f58SDanny Lin			};
28481188f58SDanny Lin
28581188f58SDanny Lin			BIG_CPU_SLEEP_0: cpu-sleep-1-0 {
28681188f58SDanny Lin				compatible = "arm,idle-state";
28781188f58SDanny Lin				idle-state-name = "big-rail-power-collapse";
28881188f58SDanny Lin				arm,psci-suspend-param = <0x40000004>;
28981188f58SDanny Lin				entry-latency-us = <241>;
29081188f58SDanny Lin				exit-latency-us = <1461>;
29181188f58SDanny Lin				min-residency-us = <4488>;
29281188f58SDanny Lin				local-timer-stop;
29381188f58SDanny Lin			};
294b2e3f897SDanny Lin		};
29581188f58SDanny Lin
296b2e3f897SDanny Lin		domain-idle-states {
29781188f58SDanny Lin			CLUSTER_SLEEP_0: cluster-sleep-0 {
298b2e3f897SDanny Lin				compatible = "domain-idle-state";
29981188f58SDanny Lin				idle-state-name = "cluster-power-collapse";
300b2e3f897SDanny Lin				arm,psci-suspend-param = <0x4100c244>;
30181188f58SDanny Lin				entry-latency-us = <3263>;
30281188f58SDanny Lin				exit-latency-us = <6562>;
30381188f58SDanny Lin				min-residency-us = <9987>;
30481188f58SDanny Lin				local-timer-stop;
30581188f58SDanny Lin			};
30681188f58SDanny Lin		};
307e13c6d14SVinod Koul	};
308e13c6d14SVinod Koul
3090e3e6546SKrzysztof Kozlowski	cpu0_opp_table: opp-table-cpu0 {
3102b6187abSThara Gopinath		compatible = "operating-points-v2";
3112b6187abSThara Gopinath		opp-shared;
3122b6187abSThara Gopinath
3132b6187abSThara Gopinath		cpu0_opp1: opp-300000000 {
3142b6187abSThara Gopinath			opp-hz = /bits/ 64 <300000000>;
3152b6187abSThara Gopinath			opp-peak-kBps = <800000 9600000>;
3162b6187abSThara Gopinath		};
3172b6187abSThara Gopinath
3182b6187abSThara Gopinath		cpu0_opp2: opp-403200000 {
3192b6187abSThara Gopinath			opp-hz = /bits/ 64 <403200000>;
3202b6187abSThara Gopinath			opp-peak-kBps = <800000 9600000>;
3212b6187abSThara Gopinath		};
3222b6187abSThara Gopinath
3232b6187abSThara Gopinath		cpu0_opp3: opp-499200000 {
3242b6187abSThara Gopinath			opp-hz = /bits/ 64 <499200000>;
3252b6187abSThara Gopinath			opp-peak-kBps = <800000 12902400>;
3262b6187abSThara Gopinath		};
3272b6187abSThara Gopinath
3282b6187abSThara Gopinath		cpu0_opp4: opp-576000000 {
3292b6187abSThara Gopinath			opp-hz = /bits/ 64 <576000000>;
3302b6187abSThara Gopinath			opp-peak-kBps = <800000 12902400>;
3312b6187abSThara Gopinath		};
3322b6187abSThara Gopinath
3332b6187abSThara Gopinath		cpu0_opp5: opp-672000000 {
3342b6187abSThara Gopinath			opp-hz = /bits/ 64 <672000000>;
3352b6187abSThara Gopinath			opp-peak-kBps = <800000 15974400>;
3362b6187abSThara Gopinath		};
3372b6187abSThara Gopinath
3382b6187abSThara Gopinath		cpu0_opp6: opp-768000000 {
339ce3b50cfSThara Gopinath			opp-hz = /bits/ 64 <768000000>;
3402b6187abSThara Gopinath			opp-peak-kBps = <1804000 19660800>;
3412b6187abSThara Gopinath		};
3422b6187abSThara Gopinath
3432b6187abSThara Gopinath		cpu0_opp7: opp-844800000 {
3442b6187abSThara Gopinath			opp-hz = /bits/ 64 <844800000>;
3452b6187abSThara Gopinath			opp-peak-kBps = <1804000 19660800>;
3462b6187abSThara Gopinath		};
3472b6187abSThara Gopinath
3482b6187abSThara Gopinath		cpu0_opp8: opp-940800000 {
3492b6187abSThara Gopinath			opp-hz = /bits/ 64 <940800000>;
3502b6187abSThara Gopinath			opp-peak-kBps = <1804000 22732800>;
3512b6187abSThara Gopinath		};
3522b6187abSThara Gopinath
3532b6187abSThara Gopinath		cpu0_opp9: opp-1036800000 {
3542b6187abSThara Gopinath			opp-hz = /bits/ 64 <1036800000>;
3552b6187abSThara Gopinath			opp-peak-kBps = <1804000 22732800>;
3562b6187abSThara Gopinath		};
3572b6187abSThara Gopinath
3582b6187abSThara Gopinath		cpu0_opp10: opp-1113600000 {
3592b6187abSThara Gopinath			opp-hz = /bits/ 64 <1113600000>;
3602b6187abSThara Gopinath			opp-peak-kBps = <2188000 25804800>;
3612b6187abSThara Gopinath		};
3622b6187abSThara Gopinath
3632b6187abSThara Gopinath		cpu0_opp11: opp-1209600000 {
3642b6187abSThara Gopinath			opp-hz = /bits/ 64 <1209600000>;
3652b6187abSThara Gopinath			opp-peak-kBps = <2188000 31948800>;
3662b6187abSThara Gopinath		};
3672b6187abSThara Gopinath
3682b6187abSThara Gopinath		cpu0_opp12: opp-1305600000 {
3692b6187abSThara Gopinath			opp-hz = /bits/ 64 <1305600000>;
3702b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
3712b6187abSThara Gopinath		};
3722b6187abSThara Gopinath
3732b6187abSThara Gopinath		cpu0_opp13: opp-1382400000 {
3742b6187abSThara Gopinath			opp-hz = /bits/ 64 <1382400000>;
3752b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
3762b6187abSThara Gopinath		};
3772b6187abSThara Gopinath
3782b6187abSThara Gopinath		cpu0_opp14: opp-1478400000 {
3792b6187abSThara Gopinath			opp-hz = /bits/ 64 <1478400000>;
3802b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
3812b6187abSThara Gopinath		};
3822b6187abSThara Gopinath
3832b6187abSThara Gopinath		cpu0_opp15: opp-1555200000 {
3842b6187abSThara Gopinath			opp-hz = /bits/ 64 <1555200000>;
3852b6187abSThara Gopinath			opp-peak-kBps = <3072000 40550400>;
3862b6187abSThara Gopinath		};
3872b6187abSThara Gopinath
3882b6187abSThara Gopinath		cpu0_opp16: opp-1632000000 {
3892b6187abSThara Gopinath			opp-hz = /bits/ 64 <1632000000>;
3902b6187abSThara Gopinath			opp-peak-kBps = <3072000 40550400>;
3912b6187abSThara Gopinath		};
3922b6187abSThara Gopinath
3932b6187abSThara Gopinath		cpu0_opp17: opp-1708800000 {
3942b6187abSThara Gopinath			opp-hz = /bits/ 64 <1708800000>;
3952b6187abSThara Gopinath			opp-peak-kBps = <3072000 43008000>;
3962b6187abSThara Gopinath		};
3972b6187abSThara Gopinath
3982b6187abSThara Gopinath		cpu0_opp18: opp-1785600000 {
3992b6187abSThara Gopinath			opp-hz = /bits/ 64 <1785600000>;
4002b6187abSThara Gopinath			opp-peak-kBps = <3072000 43008000>;
4012b6187abSThara Gopinath		};
4022b6187abSThara Gopinath	};
4032b6187abSThara Gopinath
4040e3e6546SKrzysztof Kozlowski	cpu4_opp_table: opp-table-cpu4 {
4052b6187abSThara Gopinath		compatible = "operating-points-v2";
4062b6187abSThara Gopinath		opp-shared;
4072b6187abSThara Gopinath
4082b6187abSThara Gopinath		cpu4_opp1: opp-710400000 {
4092b6187abSThara Gopinath			opp-hz = /bits/ 64 <710400000>;
4102b6187abSThara Gopinath			opp-peak-kBps = <1804000 15974400>;
4112b6187abSThara Gopinath		};
4122b6187abSThara Gopinath
4132b6187abSThara Gopinath		cpu4_opp2: opp-825600000 {
4142b6187abSThara Gopinath			opp-hz = /bits/ 64 <825600000>;
4152b6187abSThara Gopinath			opp-peak-kBps = <2188000 19660800>;
4162b6187abSThara Gopinath		};
4172b6187abSThara Gopinath
4182b6187abSThara Gopinath		cpu4_opp3: opp-940800000 {
4192b6187abSThara Gopinath			opp-hz = /bits/ 64 <940800000>;
4202b6187abSThara Gopinath			opp-peak-kBps = <2188000 22732800>;
4212b6187abSThara Gopinath		};
4222b6187abSThara Gopinath
4232b6187abSThara Gopinath		cpu4_opp4: opp-1056000000 {
4242b6187abSThara Gopinath			opp-hz = /bits/ 64 <1056000000>;
4252b6187abSThara Gopinath			opp-peak-kBps = <3072000 25804800>;
4262b6187abSThara Gopinath		};
4272b6187abSThara Gopinath
4282b6187abSThara Gopinath		cpu4_opp5: opp-1171200000 {
4292b6187abSThara Gopinath			opp-hz = /bits/ 64 <1171200000>;
4302b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
4312b6187abSThara Gopinath		};
4322b6187abSThara Gopinath
4332b6187abSThara Gopinath		cpu4_opp6: opp-1286400000 {
4342b6187abSThara Gopinath			opp-hz = /bits/ 64 <1286400000>;
4352b6187abSThara Gopinath			opp-peak-kBps = <4068000 31948800>;
4362b6187abSThara Gopinath		};
4372b6187abSThara Gopinath
4382b6187abSThara Gopinath		cpu4_opp7: opp-1401600000 {
4392b6187abSThara Gopinath			opp-hz = /bits/ 64 <1401600000>;
4402b6187abSThara Gopinath			opp-peak-kBps = <4068000 31948800>;
4412b6187abSThara Gopinath		};
4422b6187abSThara Gopinath
4432b6187abSThara Gopinath		cpu4_opp8: opp-1497600000 {
4442b6187abSThara Gopinath			opp-hz = /bits/ 64 <1497600000>;
4452b6187abSThara Gopinath			opp-peak-kBps = <4068000 40550400>;
4462b6187abSThara Gopinath		};
4472b6187abSThara Gopinath
4482b6187abSThara Gopinath		cpu4_opp9: opp-1612800000 {
4492b6187abSThara Gopinath			opp-hz = /bits/ 64 <1612800000>;
4502b6187abSThara Gopinath			opp-peak-kBps = <4068000 40550400>;
4512b6187abSThara Gopinath		};
4522b6187abSThara Gopinath
4532b6187abSThara Gopinath		cpu4_opp10: opp-1708800000 {
4542b6187abSThara Gopinath			opp-hz = /bits/ 64 <1708800000>;
4552b6187abSThara Gopinath			opp-peak-kBps = <4068000 43008000>;
4562b6187abSThara Gopinath		};
4572b6187abSThara Gopinath
4582b6187abSThara Gopinath		cpu4_opp11: opp-1804800000 {
4592b6187abSThara Gopinath			opp-hz = /bits/ 64 <1804800000>;
4602b6187abSThara Gopinath			opp-peak-kBps = <6220000 43008000>;
4612b6187abSThara Gopinath		};
4622b6187abSThara Gopinath
4632b6187abSThara Gopinath		cpu4_opp12: opp-1920000000 {
4642b6187abSThara Gopinath			opp-hz = /bits/ 64 <1920000000>;
4652b6187abSThara Gopinath			opp-peak-kBps = <6220000 49152000>;
4662b6187abSThara Gopinath		};
4672b6187abSThara Gopinath
4682b6187abSThara Gopinath		cpu4_opp13: opp-2016000000 {
4692b6187abSThara Gopinath			opp-hz = /bits/ 64 <2016000000>;
4702b6187abSThara Gopinath			opp-peak-kBps = <7216000 49152000>;
4712b6187abSThara Gopinath		};
4722b6187abSThara Gopinath
4732b6187abSThara Gopinath		cpu4_opp14: opp-2131200000 {
4742b6187abSThara Gopinath			opp-hz = /bits/ 64 <2131200000>;
4752b6187abSThara Gopinath			opp-peak-kBps = <8368000 49152000>;
4762b6187abSThara Gopinath		};
4772b6187abSThara Gopinath
4782b6187abSThara Gopinath		cpu4_opp15: opp-2227200000 {
4792b6187abSThara Gopinath			opp-hz = /bits/ 64 <2227200000>;
4802b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
4812b6187abSThara Gopinath		};
4822b6187abSThara Gopinath
4832b6187abSThara Gopinath		cpu4_opp16: opp-2323200000 {
4842b6187abSThara Gopinath			opp-hz = /bits/ 64 <2323200000>;
4852b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
4862b6187abSThara Gopinath		};
4872b6187abSThara Gopinath
4882b6187abSThara Gopinath		cpu4_opp17: opp-2419200000 {
4892b6187abSThara Gopinath			opp-hz = /bits/ 64 <2419200000>;
4902b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
4912b6187abSThara Gopinath		};
4922b6187abSThara Gopinath	};
4932b6187abSThara Gopinath
4940e3e6546SKrzysztof Kozlowski	cpu7_opp_table: opp-table-cpu7 {
4952b6187abSThara Gopinath		compatible = "operating-points-v2";
4962b6187abSThara Gopinath		opp-shared;
4972b6187abSThara Gopinath
4982b6187abSThara Gopinath		cpu7_opp1: opp-825600000 {
4992b6187abSThara Gopinath			opp-hz = /bits/ 64 <825600000>;
5002b6187abSThara Gopinath			opp-peak-kBps = <2188000 19660800>;
5012b6187abSThara Gopinath		};
5022b6187abSThara Gopinath
5032b6187abSThara Gopinath		cpu7_opp2: opp-940800000 {
5042b6187abSThara Gopinath			opp-hz = /bits/ 64 <940800000>;
5052b6187abSThara Gopinath			opp-peak-kBps = <2188000 22732800>;
5062b6187abSThara Gopinath		};
5072b6187abSThara Gopinath
5082b6187abSThara Gopinath		cpu7_opp3: opp-1056000000 {
5092b6187abSThara Gopinath			opp-hz = /bits/ 64 <1056000000>;
5102b6187abSThara Gopinath			opp-peak-kBps = <3072000 25804800>;
5112b6187abSThara Gopinath		};
5122b6187abSThara Gopinath
5132b6187abSThara Gopinath		cpu7_opp4: opp-1171200000 {
5142b6187abSThara Gopinath			opp-hz = /bits/ 64 <1171200000>;
5152b6187abSThara Gopinath			opp-peak-kBps = <3072000 31948800>;
5162b6187abSThara Gopinath		};
5172b6187abSThara Gopinath
5182b6187abSThara Gopinath		cpu7_opp5: opp-1286400000 {
5192b6187abSThara Gopinath			opp-hz = /bits/ 64 <1286400000>;
5202b6187abSThara Gopinath			opp-peak-kBps = <4068000 31948800>;
5212b6187abSThara Gopinath		};
5222b6187abSThara Gopinath
5232b6187abSThara Gopinath		cpu7_opp6: opp-1401600000 {
5242b6187abSThara Gopinath			opp-hz = /bits/ 64 <1401600000>;
5252b6187abSThara Gopinath			opp-peak-kBps = <4068000 31948800>;
5262b6187abSThara Gopinath		};
5272b6187abSThara Gopinath
5282b6187abSThara Gopinath		cpu7_opp7: opp-1497600000 {
5292b6187abSThara Gopinath			opp-hz = /bits/ 64 <1497600000>;
5302b6187abSThara Gopinath			opp-peak-kBps = <4068000 40550400>;
5312b6187abSThara Gopinath		};
5322b6187abSThara Gopinath
5332b6187abSThara Gopinath		cpu7_opp8: opp-1612800000 {
5342b6187abSThara Gopinath			opp-hz = /bits/ 64 <1612800000>;
5352b6187abSThara Gopinath			opp-peak-kBps = <4068000 40550400>;
5362b6187abSThara Gopinath		};
5372b6187abSThara Gopinath
5382b6187abSThara Gopinath		cpu7_opp9: opp-1708800000 {
5392b6187abSThara Gopinath			opp-hz = /bits/ 64 <1708800000>;
5402b6187abSThara Gopinath			opp-peak-kBps = <4068000 43008000>;
5412b6187abSThara Gopinath		};
5422b6187abSThara Gopinath
5432b6187abSThara Gopinath		cpu7_opp10: opp-1804800000 {
5442b6187abSThara Gopinath			opp-hz = /bits/ 64 <1804800000>;
5452b6187abSThara Gopinath			opp-peak-kBps = <6220000 43008000>;
5462b6187abSThara Gopinath		};
5472b6187abSThara Gopinath
5482b6187abSThara Gopinath		cpu7_opp11: opp-1920000000 {
5492b6187abSThara Gopinath			opp-hz = /bits/ 64 <1920000000>;
5502b6187abSThara Gopinath			opp-peak-kBps = <6220000 49152000>;
5512b6187abSThara Gopinath		};
5522b6187abSThara Gopinath
5532b6187abSThara Gopinath		cpu7_opp12: opp-2016000000 {
5542b6187abSThara Gopinath			opp-hz = /bits/ 64 <2016000000>;
5552b6187abSThara Gopinath			opp-peak-kBps = <7216000 49152000>;
5562b6187abSThara Gopinath		};
5572b6187abSThara Gopinath
5582b6187abSThara Gopinath		cpu7_opp13: opp-2131200000 {
5592b6187abSThara Gopinath			opp-hz = /bits/ 64 <2131200000>;
5602b6187abSThara Gopinath			opp-peak-kBps = <8368000 49152000>;
5612b6187abSThara Gopinath		};
5622b6187abSThara Gopinath
5632b6187abSThara Gopinath		cpu7_opp14: opp-2227200000 {
5642b6187abSThara Gopinath			opp-hz = /bits/ 64 <2227200000>;
5652b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5662b6187abSThara Gopinath		};
5672b6187abSThara Gopinath
5682b6187abSThara Gopinath		cpu7_opp15: opp-2323200000 {
5692b6187abSThara Gopinath			opp-hz = /bits/ 64 <2323200000>;
5702b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5712b6187abSThara Gopinath		};
5722b6187abSThara Gopinath
5732b6187abSThara Gopinath		cpu7_opp16: opp-2419200000 {
5742b6187abSThara Gopinath			opp-hz = /bits/ 64 <2419200000>;
5752b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5762b6187abSThara Gopinath		};
5772b6187abSThara Gopinath
5782b6187abSThara Gopinath		cpu7_opp17: opp-2534400000 {
5792b6187abSThara Gopinath			opp-hz = /bits/ 64 <2534400000>;
5802b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5812b6187abSThara Gopinath		};
5822b6187abSThara Gopinath
5832b6187abSThara Gopinath		cpu7_opp18: opp-2649600000 {
5842b6187abSThara Gopinath			opp-hz = /bits/ 64 <2649600000>;
5852b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5862b6187abSThara Gopinath		};
5872b6187abSThara Gopinath
5882b6187abSThara Gopinath		cpu7_opp19: opp-2745600000 {
5892b6187abSThara Gopinath			opp-hz = /bits/ 64 <2745600000>;
5902b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5912b6187abSThara Gopinath		};
5922b6187abSThara Gopinath
5932b6187abSThara Gopinath		cpu7_opp20: opp-2841600000 {
5942b6187abSThara Gopinath			opp-hz = /bits/ 64 <2841600000>;
5952b6187abSThara Gopinath			opp-peak-kBps = <8368000 51609600>;
5962b6187abSThara Gopinath		};
5972b6187abSThara Gopinath	};
5982b6187abSThara Gopinath
599e13c6d14SVinod Koul	firmware {
600e13c6d14SVinod Koul		scm: scm {
601e13c6d14SVinod Koul			compatible = "qcom,scm-sm8150", "qcom,scm";
602e13c6d14SVinod Koul			#reset-cells = <1>;
603e13c6d14SVinod Koul		};
604e13c6d14SVinod Koul	};
605e13c6d14SVinod Koul
606e13c6d14SVinod Koul	memory@80000000 {
607e13c6d14SVinod Koul		device_type = "memory";
608e13c6d14SVinod Koul		/* We expect the bootloader to fill in the size */
609e13c6d14SVinod Koul		reg = <0x0 0x80000000 0x0 0x0>;
610e13c6d14SVinod Koul	};
611e13c6d14SVinod Koul
612d8cf9372SVinod Koul	pmu {
613d8cf9372SVinod Koul		compatible = "arm,armv8-pmuv3";
614d8cf9372SVinod Koul		interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>;
615d8cf9372SVinod Koul	};
616d8cf9372SVinod Koul
617e13c6d14SVinod Koul	psci {
618e13c6d14SVinod Koul		compatible = "arm,psci-1.0";
619e13c6d14SVinod Koul		method = "smc";
620b2e3f897SDanny Lin
6215ca45690SKrzysztof Kozlowski		CPU_PD0: power-domain-cpu0 {
622b2e3f897SDanny Lin			#power-domain-cells = <0>;
623b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
624b2e3f897SDanny Lin			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
625b2e3f897SDanny Lin		};
626b2e3f897SDanny Lin
6275ca45690SKrzysztof Kozlowski		CPU_PD1: power-domain-cpu1 {
628b2e3f897SDanny Lin			#power-domain-cells = <0>;
629b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
630b2e3f897SDanny Lin			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
631b2e3f897SDanny Lin		};
632b2e3f897SDanny Lin
6335ca45690SKrzysztof Kozlowski		CPU_PD2: power-domain-cpu2 {
634b2e3f897SDanny Lin			#power-domain-cells = <0>;
635b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
636b2e3f897SDanny Lin			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
637b2e3f897SDanny Lin		};
638b2e3f897SDanny Lin
6395ca45690SKrzysztof Kozlowski		CPU_PD3: power-domain-cpu3 {
640b2e3f897SDanny Lin			#power-domain-cells = <0>;
641b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
642b2e3f897SDanny Lin			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
643b2e3f897SDanny Lin		};
644b2e3f897SDanny Lin
6455ca45690SKrzysztof Kozlowski		CPU_PD4: power-domain-cpu4 {
646b2e3f897SDanny Lin			#power-domain-cells = <0>;
647b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
648b2e3f897SDanny Lin			domain-idle-states = <&BIG_CPU_SLEEP_0>;
649b2e3f897SDanny Lin		};
650b2e3f897SDanny Lin
6515ca45690SKrzysztof Kozlowski		CPU_PD5: power-domain-cpu5 {
652b2e3f897SDanny Lin			#power-domain-cells = <0>;
653b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
654b2e3f897SDanny Lin			domain-idle-states = <&BIG_CPU_SLEEP_0>;
655b2e3f897SDanny Lin		};
656b2e3f897SDanny Lin
6575ca45690SKrzysztof Kozlowski		CPU_PD6: power-domain-cpu6 {
658b2e3f897SDanny Lin			#power-domain-cells = <0>;
659b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
660b2e3f897SDanny Lin			domain-idle-states = <&BIG_CPU_SLEEP_0>;
661b2e3f897SDanny Lin		};
662b2e3f897SDanny Lin
6635ca45690SKrzysztof Kozlowski		CPU_PD7: power-domain-cpu7 {
664b2e3f897SDanny Lin			#power-domain-cells = <0>;
665b2e3f897SDanny Lin			power-domains = <&CLUSTER_PD>;
666b2e3f897SDanny Lin			domain-idle-states = <&BIG_CPU_SLEEP_0>;
667b2e3f897SDanny Lin		};
668b2e3f897SDanny Lin
6695ca45690SKrzysztof Kozlowski		CLUSTER_PD: power-domain-cpu-cluster0 {
670b2e3f897SDanny Lin			#power-domain-cells = <0>;
671b2e3f897SDanny Lin			domain-idle-states = <&CLUSTER_SLEEP_0>;
672b2e3f897SDanny Lin		};
673e13c6d14SVinod Koul	};
674e13c6d14SVinod Koul
675912c373aSVinod Koul	reserved-memory {
676912c373aSVinod Koul		#address-cells = <2>;
677912c373aSVinod Koul		#size-cells = <2>;
678912c373aSVinod Koul		ranges;
679912c373aSVinod Koul
680912c373aSVinod Koul		hyp_mem: memory@85700000 {
681912c373aSVinod Koul			reg = <0x0 0x85700000 0x0 0x600000>;
682912c373aSVinod Koul			no-map;
683912c373aSVinod Koul		};
684912c373aSVinod Koul
685912c373aSVinod Koul		xbl_mem: memory@85d00000 {
686912c373aSVinod Koul			reg = <0x0 0x85d00000 0x0 0x140000>;
687912c373aSVinod Koul			no-map;
688912c373aSVinod Koul		};
689912c373aSVinod Koul
690912c373aSVinod Koul		aop_mem: memory@85f00000 {
691912c373aSVinod Koul			reg = <0x0 0x85f00000 0x0 0x20000>;
692912c373aSVinod Koul			no-map;
693912c373aSVinod Koul		};
694912c373aSVinod Koul
695912c373aSVinod Koul		aop_cmd_db: memory@85f20000 {
696912c373aSVinod Koul			compatible = "qcom,cmd-db";
697912c373aSVinod Koul			reg = <0x0 0x85f20000 0x0 0x20000>;
698912c373aSVinod Koul			no-map;
699912c373aSVinod Koul		};
700912c373aSVinod Koul
701912c373aSVinod Koul		smem_mem: memory@86000000 {
702912c373aSVinod Koul			reg = <0x0 0x86000000 0x0 0x200000>;
703912c373aSVinod Koul			no-map;
704912c373aSVinod Koul		};
705912c373aSVinod Koul
706912c373aSVinod Koul		tz_mem: memory@86200000 {
707912c373aSVinod Koul			reg = <0x0 0x86200000 0x0 0x3900000>;
708912c373aSVinod Koul			no-map;
709912c373aSVinod Koul		};
710912c373aSVinod Koul
711912c373aSVinod Koul		rmtfs_mem: memory@89b00000 {
712912c373aSVinod Koul			compatible = "qcom,rmtfs-mem";
713912c373aSVinod Koul			reg = <0x0 0x89b00000 0x0 0x200000>;
714912c373aSVinod Koul			no-map;
715912c373aSVinod Koul
716912c373aSVinod Koul			qcom,client-id = <1>;
717912c373aSVinod Koul			qcom,vmid = <15>;
718912c373aSVinod Koul		};
719912c373aSVinod Koul
720912c373aSVinod Koul		camera_mem: memory@8b700000 {
721912c373aSVinod Koul			reg = <0x0 0x8b700000 0x0 0x500000>;
722912c373aSVinod Koul			no-map;
723912c373aSVinod Koul		};
724912c373aSVinod Koul
725912c373aSVinod Koul		wlan_mem: memory@8bc00000 {
726912c373aSVinod Koul			reg = <0x0 0x8bc00000 0x0 0x180000>;
727912c373aSVinod Koul			no-map;
728912c373aSVinod Koul		};
729912c373aSVinod Koul
730912c373aSVinod Koul		npu_mem: memory@8bd80000 {
731912c373aSVinod Koul			reg = <0x0 0x8bd80000 0x0 0x80000>;
732912c373aSVinod Koul			no-map;
733912c373aSVinod Koul		};
734912c373aSVinod Koul
735912c373aSVinod Koul		adsp_mem: memory@8be00000 {
736912c373aSVinod Koul			reg = <0x0 0x8be00000 0x0 0x1a00000>;
737912c373aSVinod Koul			no-map;
738912c373aSVinod Koul		};
739912c373aSVinod Koul
740912c373aSVinod Koul		mpss_mem: memory@8d800000 {
741912c373aSVinod Koul			reg = <0x0 0x8d800000 0x0 0x9600000>;
742912c373aSVinod Koul			no-map;
743912c373aSVinod Koul		};
744912c373aSVinod Koul
745912c373aSVinod Koul		venus_mem: memory@96e00000 {
746912c373aSVinod Koul			reg = <0x0 0x96e00000 0x0 0x500000>;
747912c373aSVinod Koul			no-map;
748912c373aSVinod Koul		};
749912c373aSVinod Koul
750912c373aSVinod Koul		slpi_mem: memory@97300000 {
751912c373aSVinod Koul			reg = <0x0 0x97300000 0x0 0x1400000>;
752912c373aSVinod Koul			no-map;
753912c373aSVinod Koul		};
754912c373aSVinod Koul
755912c373aSVinod Koul		ipa_fw_mem: memory@98700000 {
756912c373aSVinod Koul			reg = <0x0 0x98700000 0x0 0x10000>;
757912c373aSVinod Koul			no-map;
758912c373aSVinod Koul		};
759912c373aSVinod Koul
760912c373aSVinod Koul		ipa_gsi_mem: memory@98710000 {
761912c373aSVinod Koul			reg = <0x0 0x98710000 0x0 0x5000>;
762912c373aSVinod Koul			no-map;
763912c373aSVinod Koul		};
764912c373aSVinod Koul
765912c373aSVinod Koul		gpu_mem: memory@98715000 {
766912c373aSVinod Koul			reg = <0x0 0x98715000 0x0 0x2000>;
767912c373aSVinod Koul			no-map;
768912c373aSVinod Koul		};
769912c373aSVinod Koul
770912c373aSVinod Koul		spss_mem: memory@98800000 {
771912c373aSVinod Koul			reg = <0x0 0x98800000 0x0 0x100000>;
772912c373aSVinod Koul			no-map;
773912c373aSVinod Koul		};
774912c373aSVinod Koul
775912c373aSVinod Koul		cdsp_mem: memory@98900000 {
776912c373aSVinod Koul			reg = <0x0 0x98900000 0x0 0x1400000>;
777912c373aSVinod Koul			no-map;
778912c373aSVinod Koul		};
779912c373aSVinod Koul
780912c373aSVinod Koul		qseecom_mem: memory@9e400000 {
781912c373aSVinod Koul			reg = <0x0 0x9e400000 0x0 0x1400000>;
782912c373aSVinod Koul			no-map;
783912c373aSVinod Koul		};
784912c373aSVinod Koul	};
785912c373aSVinod Koul
786d8cf9372SVinod Koul	smem {
787d8cf9372SVinod Koul		compatible = "qcom,smem";
788d8cf9372SVinod Koul		memory-region = <&smem_mem>;
789d8cf9372SVinod Koul		hwlocks = <&tcsr_mutex 3>;
790d8cf9372SVinod Koul	};
791d8cf9372SVinod Koul
79261025b81SSibi Sankar	smp2p-cdsp {
79361025b81SSibi Sankar		compatible = "qcom,smp2p";
79461025b81SSibi Sankar		qcom,smem = <94>, <432>;
79561025b81SSibi Sankar
79661025b81SSibi Sankar		interrupts = <GIC_SPI 576 IRQ_TYPE_EDGE_RISING>;
79761025b81SSibi Sankar
79861025b81SSibi Sankar		mboxes = <&apss_shared 6>;
79961025b81SSibi Sankar
80061025b81SSibi Sankar		qcom,local-pid = <0>;
80161025b81SSibi Sankar		qcom,remote-pid = <5>;
80261025b81SSibi Sankar
80361025b81SSibi Sankar		cdsp_smp2p_out: master-kernel {
80461025b81SSibi Sankar			qcom,entry-name = "master-kernel";
80561025b81SSibi Sankar			#qcom,smem-state-cells = <1>;
80661025b81SSibi Sankar		};
80761025b81SSibi Sankar
80861025b81SSibi Sankar		cdsp_smp2p_in: slave-kernel {
80961025b81SSibi Sankar			qcom,entry-name = "slave-kernel";
81061025b81SSibi Sankar
81161025b81SSibi Sankar			interrupt-controller;
81261025b81SSibi Sankar			#interrupt-cells = <2>;
81361025b81SSibi Sankar		};
81461025b81SSibi Sankar	};
81561025b81SSibi Sankar
81661025b81SSibi Sankar	smp2p-lpass {
81761025b81SSibi Sankar		compatible = "qcom,smp2p";
81861025b81SSibi Sankar		qcom,smem = <443>, <429>;
81961025b81SSibi Sankar
82061025b81SSibi Sankar		interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
82161025b81SSibi Sankar
82261025b81SSibi Sankar		mboxes = <&apss_shared 10>;
82361025b81SSibi Sankar
82461025b81SSibi Sankar		qcom,local-pid = <0>;
82561025b81SSibi Sankar		qcom,remote-pid = <2>;
82661025b81SSibi Sankar
82761025b81SSibi Sankar		adsp_smp2p_out: master-kernel {
82861025b81SSibi Sankar			qcom,entry-name = "master-kernel";
82961025b81SSibi Sankar			#qcom,smem-state-cells = <1>;
83061025b81SSibi Sankar		};
83161025b81SSibi Sankar
83261025b81SSibi Sankar		adsp_smp2p_in: slave-kernel {
83361025b81SSibi Sankar			qcom,entry-name = "slave-kernel";
83461025b81SSibi Sankar
83561025b81SSibi Sankar			interrupt-controller;
83661025b81SSibi Sankar			#interrupt-cells = <2>;
83761025b81SSibi Sankar		};
83861025b81SSibi Sankar	};
83961025b81SSibi Sankar
84061025b81SSibi Sankar	smp2p-mpss {
84161025b81SSibi Sankar		compatible = "qcom,smp2p";
84261025b81SSibi Sankar		qcom,smem = <435>, <428>;
84361025b81SSibi Sankar
84461025b81SSibi Sankar		interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>;
84561025b81SSibi Sankar
84661025b81SSibi Sankar		mboxes = <&apss_shared 14>;
84761025b81SSibi Sankar
84861025b81SSibi Sankar		qcom,local-pid = <0>;
84961025b81SSibi Sankar		qcom,remote-pid = <1>;
85061025b81SSibi Sankar
85161025b81SSibi Sankar		modem_smp2p_out: master-kernel {
85261025b81SSibi Sankar			qcom,entry-name = "master-kernel";
85361025b81SSibi Sankar			#qcom,smem-state-cells = <1>;
85461025b81SSibi Sankar		};
85561025b81SSibi Sankar
85661025b81SSibi Sankar		modem_smp2p_in: slave-kernel {
85761025b81SSibi Sankar			qcom,entry-name = "slave-kernel";
85861025b81SSibi Sankar
85961025b81SSibi Sankar			interrupt-controller;
86061025b81SSibi Sankar			#interrupt-cells = <2>;
86161025b81SSibi Sankar		};
86261025b81SSibi Sankar	};
86361025b81SSibi Sankar
86461025b81SSibi Sankar	smp2p-slpi {
86561025b81SSibi Sankar		compatible = "qcom,smp2p";
86661025b81SSibi Sankar		qcom,smem = <481>, <430>;
86761025b81SSibi Sankar
86861025b81SSibi Sankar		interrupts = <GIC_SPI 172 IRQ_TYPE_EDGE_RISING>;
86961025b81SSibi Sankar
87061025b81SSibi Sankar		mboxes = <&apss_shared 26>;
87161025b81SSibi Sankar
87261025b81SSibi Sankar		qcom,local-pid = <0>;
87361025b81SSibi Sankar		qcom,remote-pid = <3>;
87461025b81SSibi Sankar
87561025b81SSibi Sankar		slpi_smp2p_out: master-kernel {
87661025b81SSibi Sankar			qcom,entry-name = "master-kernel";
87761025b81SSibi Sankar			#qcom,smem-state-cells = <1>;
87861025b81SSibi Sankar		};
87961025b81SSibi Sankar
88061025b81SSibi Sankar		slpi_smp2p_in: slave-kernel {
88161025b81SSibi Sankar			qcom,entry-name = "slave-kernel";
88261025b81SSibi Sankar
88361025b81SSibi Sankar			interrupt-controller;
88461025b81SSibi Sankar			#interrupt-cells = <2>;
88561025b81SSibi Sankar		};
88661025b81SSibi Sankar	};
88761025b81SSibi Sankar
888e13c6d14SVinod Koul	soc: soc@0 {
889e13c6d14SVinod Koul		#address-cells = <2>;
890e13c6d14SVinod Koul		#size-cells = <2>;
891e13c6d14SVinod Koul		ranges = <0 0 0 0 0x10 0>;
892e13c6d14SVinod Koul		dma-ranges = <0 0 0 0 0x10 0>;
893e13c6d14SVinod Koul		compatible = "simple-bus";
894e13c6d14SVinod Koul
895e13c6d14SVinod Koul		gcc: clock-controller@100000 {
896e13c6d14SVinod Koul			compatible = "qcom,gcc-sm8150";
897e13c6d14SVinod Koul			reg = <0x0 0x00100000 0x0 0x1f0000>;
898e13c6d14SVinod Koul			#clock-cells = <1>;
899e13c6d14SVinod Koul			#reset-cells = <1>;
900e13c6d14SVinod Koul			#power-domain-cells = <1>;
901e13c6d14SVinod Koul			clock-names = "bi_tcxo",
902e13c6d14SVinod Koul				      "sleep_clk";
903e13c6d14SVinod Koul			clocks = <&rpmhcc RPMH_CXO_CLK>,
904e13c6d14SVinod Koul				 <&sleep_clk>;
905e13c6d14SVinod Koul		};
906e13c6d14SVinod Koul
90705006290SFelipe Balbi		gpi_dma0: dma-controller@800000 {
908e7e24786SRichard Acayan			compatible = "qcom,sm8150-gpi-dma", "qcom,sdm845-gpi-dma";
909f6973229SKonrad Dybcio			reg = <0 0x00800000 0 0x60000>;
91005006290SFelipe Balbi			interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
91105006290SFelipe Balbi				     <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
91205006290SFelipe Balbi				     <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
91305006290SFelipe Balbi				     <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
91405006290SFelipe Balbi				     <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
91505006290SFelipe Balbi				     <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
91605006290SFelipe Balbi				     <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
91705006290SFelipe Balbi				     <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
91805006290SFelipe Balbi				     <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
91905006290SFelipe Balbi				     <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
92005006290SFelipe Balbi				     <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
92105006290SFelipe Balbi				     <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
92205006290SFelipe Balbi				     <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>;
92305006290SFelipe Balbi			dma-channels = <13>;
92405006290SFelipe Balbi			dma-channel-mask = <0xfa>;
92505006290SFelipe Balbi			iommus = <&apps_smmu 0x00d6 0x0>;
92605006290SFelipe Balbi			#dma-cells = <3>;
92705006290SFelipe Balbi			status = "disabled";
92805006290SFelipe Balbi		};
92905006290SFelipe Balbi
93005f333b7SVinod Koul		ethernet: ethernet@20000 {
93105f333b7SVinod Koul			compatible = "qcom,sm8150-ethqos";
93205f333b7SVinod Koul			reg = <0x0 0x00020000 0x0 0x10000>,
93305f333b7SVinod Koul			      <0x0 0x00036000 0x0 0x100>;
93405f333b7SVinod Koul			reg-names = "stmmaceth", "rgmii";
93505f333b7SVinod Koul			clock-names = "stmmaceth", "pclk", "ptp_ref", "rgmii";
93605f333b7SVinod Koul			clocks = <&gcc GCC_EMAC_AXI_CLK>,
93705f333b7SVinod Koul				<&gcc GCC_EMAC_SLV_AHB_CLK>,
93805f333b7SVinod Koul				<&gcc GCC_EMAC_PTP_CLK>,
93905f333b7SVinod Koul				<&gcc GCC_EMAC_RGMII_CLK>;
94005f333b7SVinod Koul			interrupts = <GIC_SPI 689 IRQ_TYPE_LEVEL_HIGH>,
94105f333b7SVinod Koul				     <GIC_SPI 699 IRQ_TYPE_LEVEL_HIGH>;
94205f333b7SVinod Koul			interrupt-names = "macirq", "eth_lpi";
94305f333b7SVinod Koul
94405f333b7SVinod Koul			power-domains = <&gcc EMAC_GDSC>;
94505f333b7SVinod Koul			resets = <&gcc GCC_EMAC_BCR>;
94605f333b7SVinod Koul
94751f748c6SKonrad Dybcio			iommus = <&apps_smmu 0x3c0 0x0>;
94805f333b7SVinod Koul
94905f333b7SVinod Koul			snps,tso;
95005f333b7SVinod Koul			rx-fifo-depth = <4096>;
95105f333b7SVinod Koul			tx-fifo-depth = <4096>;
95205f333b7SVinod Koul
95305f333b7SVinod Koul			status = "disabled";
95405f333b7SVinod Koul		};
95505f333b7SVinod Koul
95605f333b7SVinod Koul
9579cf3ebd1SCaleb Connolly		qupv3_id_0: geniqup@8c0000 {
9589cf3ebd1SCaleb Connolly			compatible = "qcom,geni-se-qup";
9599cf3ebd1SCaleb Connolly			reg = <0x0 0x008c0000 0x0 0x6000>;
9609cf3ebd1SCaleb Connolly			clock-names = "m-ahb", "s-ahb";
9619cf3ebd1SCaleb Connolly			clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>,
9629cf3ebd1SCaleb Connolly				 <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>;
9639cf3ebd1SCaleb Connolly			iommus = <&apps_smmu 0xc3 0x0>;
9649cf3ebd1SCaleb Connolly			#address-cells = <2>;
9659cf3ebd1SCaleb Connolly			#size-cells = <2>;
9669cf3ebd1SCaleb Connolly			ranges;
9679cf3ebd1SCaleb Connolly			status = "disabled";
96881bee695SCaleb Connolly
96981bee695SCaleb Connolly			i2c0: i2c@880000 {
97081bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
97181bee695SCaleb Connolly				reg = <0 0x00880000 0 0x4000>;
97281bee695SCaleb Connolly				clock-names = "se";
97381bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
974abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 0 QCOM_GPI_I2C>,
975abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 0 QCOM_GPI_I2C>;
976abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
97781bee695SCaleb Connolly				pinctrl-names = "default";
97881bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c0_default>;
97981bee695SCaleb Connolly				interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
98081bee695SCaleb Connolly				#address-cells = <1>;
98181bee695SCaleb Connolly				#size-cells = <0>;
98281bee695SCaleb Connolly				status = "disabled";
98381bee695SCaleb Connolly			};
98481bee695SCaleb Connolly
985129e1c96SFelipe Balbi			spi0: spi@880000 {
986129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
987f6973229SKonrad Dybcio				reg = <0 0x00880000 0 0x4000>;
988129e1c96SFelipe Balbi				reg-names = "se";
989129e1c96SFelipe Balbi				clock-names = "se";
990129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
991abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 0 QCOM_GPI_SPI>,
992abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 0 QCOM_GPI_SPI>;
993abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
994129e1c96SFelipe Balbi				pinctrl-names = "default";
995129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi0_default>;
996129e1c96SFelipe Balbi				interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
997129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
998129e1c96SFelipe Balbi				#address-cells = <1>;
999129e1c96SFelipe Balbi				#size-cells = <0>;
1000129e1c96SFelipe Balbi				status = "disabled";
1001129e1c96SFelipe Balbi			};
1002129e1c96SFelipe Balbi
100381bee695SCaleb Connolly			i2c1: i2c@884000 {
100481bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
100581bee695SCaleb Connolly				reg = <0 0x00884000 0 0x4000>;
100681bee695SCaleb Connolly				clock-names = "se";
100781bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
1008abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 1 QCOM_GPI_I2C>,
1009abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 1 QCOM_GPI_I2C>;
1010abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
101181bee695SCaleb Connolly				pinctrl-names = "default";
101281bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c1_default>;
101381bee695SCaleb Connolly				interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
101481bee695SCaleb Connolly				#address-cells = <1>;
101581bee695SCaleb Connolly				#size-cells = <0>;
101681bee695SCaleb Connolly				status = "disabled";
101781bee695SCaleb Connolly			};
101881bee695SCaleb Connolly
1019129e1c96SFelipe Balbi			spi1: spi@884000 {
1020129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1021f6973229SKonrad Dybcio				reg = <0 0x00884000 0 0x4000>;
1022129e1c96SFelipe Balbi				reg-names = "se";
1023129e1c96SFelipe Balbi				clock-names = "se";
1024129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
1025abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 1 QCOM_GPI_SPI>,
1026abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 1 QCOM_GPI_SPI>;
1027abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1028129e1c96SFelipe Balbi				pinctrl-names = "default";
1029129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi1_default>;
1030129e1c96SFelipe Balbi				interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
1031129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1032129e1c96SFelipe Balbi				#address-cells = <1>;
1033129e1c96SFelipe Balbi				#size-cells = <0>;
1034129e1c96SFelipe Balbi				status = "disabled";
1035129e1c96SFelipe Balbi			};
1036129e1c96SFelipe Balbi
103781bee695SCaleb Connolly			i2c2: i2c@888000 {
103881bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
103981bee695SCaleb Connolly				reg = <0 0x00888000 0 0x4000>;
104081bee695SCaleb Connolly				clock-names = "se";
104181bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1042abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 2 QCOM_GPI_I2C>,
1043abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 2 QCOM_GPI_I2C>;
1044abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
104581bee695SCaleb Connolly				pinctrl-names = "default";
104681bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c2_default>;
104781bee695SCaleb Connolly				interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
104881bee695SCaleb Connolly				#address-cells = <1>;
104981bee695SCaleb Connolly				#size-cells = <0>;
105081bee695SCaleb Connolly				status = "disabled";
105181bee695SCaleb Connolly			};
105281bee695SCaleb Connolly
1053129e1c96SFelipe Balbi			spi2: spi@888000 {
1054129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1055f6973229SKonrad Dybcio				reg = <0 0x00888000 0 0x4000>;
1056129e1c96SFelipe Balbi				reg-names = "se";
1057129e1c96SFelipe Balbi				clock-names = "se";
1058129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1059abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 2 QCOM_GPI_SPI>,
1060abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 2 QCOM_GPI_SPI>;
1061abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1062129e1c96SFelipe Balbi				pinctrl-names = "default";
1063129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi2_default>;
1064129e1c96SFelipe Balbi				interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
1065129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1066129e1c96SFelipe Balbi				#address-cells = <1>;
1067129e1c96SFelipe Balbi				#size-cells = <0>;
1068129e1c96SFelipe Balbi				status = "disabled";
1069129e1c96SFelipe Balbi			};
1070129e1c96SFelipe Balbi
107181bee695SCaleb Connolly			i2c3: i2c@88c000 {
107281bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
107381bee695SCaleb Connolly				reg = <0 0x0088c000 0 0x4000>;
107481bee695SCaleb Connolly				clock-names = "se";
107581bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1076abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 3 QCOM_GPI_I2C>,
1077abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 3 QCOM_GPI_I2C>;
1078abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
107981bee695SCaleb Connolly				pinctrl-names = "default";
108081bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c3_default>;
108181bee695SCaleb Connolly				interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
108281bee695SCaleb Connolly				#address-cells = <1>;
108381bee695SCaleb Connolly				#size-cells = <0>;
108481bee695SCaleb Connolly				status = "disabled";
108581bee695SCaleb Connolly			};
108681bee695SCaleb Connolly
1087129e1c96SFelipe Balbi			spi3: spi@88c000 {
1088129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1089f6973229SKonrad Dybcio				reg = <0 0x0088c000 0 0x4000>;
1090129e1c96SFelipe Balbi				reg-names = "se";
1091129e1c96SFelipe Balbi				clock-names = "se";
1092129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1093abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 3 QCOM_GPI_SPI>,
1094abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 3 QCOM_GPI_SPI>;
1095abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1096129e1c96SFelipe Balbi				pinctrl-names = "default";
1097129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi3_default>;
1098129e1c96SFelipe Balbi				interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
1099129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1100129e1c96SFelipe Balbi				#address-cells = <1>;
1101129e1c96SFelipe Balbi				#size-cells = <0>;
1102129e1c96SFelipe Balbi				status = "disabled";
1103129e1c96SFelipe Balbi			};
1104129e1c96SFelipe Balbi
110581bee695SCaleb Connolly			i2c4: i2c@890000 {
110681bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
110781bee695SCaleb Connolly				reg = <0 0x00890000 0 0x4000>;
110881bee695SCaleb Connolly				clock-names = "se";
110981bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1110abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 4 QCOM_GPI_I2C>,
1111abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 4 QCOM_GPI_I2C>;
1112abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
111381bee695SCaleb Connolly				pinctrl-names = "default";
111481bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c4_default>;
111581bee695SCaleb Connolly				interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
111681bee695SCaleb Connolly				#address-cells = <1>;
111781bee695SCaleb Connolly				#size-cells = <0>;
111881bee695SCaleb Connolly				status = "disabled";
111981bee695SCaleb Connolly			};
112081bee695SCaleb Connolly
1121129e1c96SFelipe Balbi			spi4: spi@890000 {
1122129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1123f6973229SKonrad Dybcio				reg = <0 0x00890000 0 0x4000>;
1124129e1c96SFelipe Balbi				reg-names = "se";
1125129e1c96SFelipe Balbi				clock-names = "se";
1126129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1127abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 4 QCOM_GPI_SPI>,
1128abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 4 QCOM_GPI_SPI>;
1129abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1130129e1c96SFelipe Balbi				pinctrl-names = "default";
1131129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi4_default>;
1132129e1c96SFelipe Balbi				interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
1133129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1134129e1c96SFelipe Balbi				#address-cells = <1>;
1135129e1c96SFelipe Balbi				#size-cells = <0>;
1136129e1c96SFelipe Balbi				status = "disabled";
1137129e1c96SFelipe Balbi			};
1138129e1c96SFelipe Balbi
113981bee695SCaleb Connolly			i2c5: i2c@894000 {
114081bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
114181bee695SCaleb Connolly				reg = <0 0x00894000 0 0x4000>;
114281bee695SCaleb Connolly				clock-names = "se";
114381bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1144abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 5 QCOM_GPI_I2C>,
1145abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 5 QCOM_GPI_I2C>;
1146abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
114781bee695SCaleb Connolly				pinctrl-names = "default";
114881bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c5_default>;
114981bee695SCaleb Connolly				interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
115081bee695SCaleb Connolly				#address-cells = <1>;
115181bee695SCaleb Connolly				#size-cells = <0>;
115281bee695SCaleb Connolly				status = "disabled";
115381bee695SCaleb Connolly			};
115481bee695SCaleb Connolly
1155129e1c96SFelipe Balbi			spi5: spi@894000 {
1156129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1157f6973229SKonrad Dybcio				reg = <0 0x00894000 0 0x4000>;
1158129e1c96SFelipe Balbi				reg-names = "se";
1159129e1c96SFelipe Balbi				clock-names = "se";
1160129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1161abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 5 QCOM_GPI_SPI>,
1162abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 5 QCOM_GPI_SPI>;
1163abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1164129e1c96SFelipe Balbi				pinctrl-names = "default";
1165129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi5_default>;
1166129e1c96SFelipe Balbi				interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
1167129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1168129e1c96SFelipe Balbi				#address-cells = <1>;
1169129e1c96SFelipe Balbi				#size-cells = <0>;
1170129e1c96SFelipe Balbi				status = "disabled";
1171129e1c96SFelipe Balbi			};
1172129e1c96SFelipe Balbi
117381bee695SCaleb Connolly			i2c6: i2c@898000 {
117481bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
117581bee695SCaleb Connolly				reg = <0 0x00898000 0 0x4000>;
117681bee695SCaleb Connolly				clock-names = "se";
117781bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
1178abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 6 QCOM_GPI_I2C>,
1179abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 6 QCOM_GPI_I2C>;
1180abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
118181bee695SCaleb Connolly				pinctrl-names = "default";
118281bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c6_default>;
118381bee695SCaleb Connolly				interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
118481bee695SCaleb Connolly				#address-cells = <1>;
118581bee695SCaleb Connolly				#size-cells = <0>;
118681bee695SCaleb Connolly				status = "disabled";
118781bee695SCaleb Connolly			};
118881bee695SCaleb Connolly
1189129e1c96SFelipe Balbi			spi6: spi@898000 {
1190129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1191f6973229SKonrad Dybcio				reg = <0 0x00898000 0 0x4000>;
1192129e1c96SFelipe Balbi				reg-names = "se";
1193129e1c96SFelipe Balbi				clock-names = "se";
1194129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
1195abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 6 QCOM_GPI_SPI>,
1196abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 6 QCOM_GPI_SPI>;
1197abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1198129e1c96SFelipe Balbi				pinctrl-names = "default";
1199129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi6_default>;
1200129e1c96SFelipe Balbi				interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
1201129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1202129e1c96SFelipe Balbi				#address-cells = <1>;
1203129e1c96SFelipe Balbi				#size-cells = <0>;
1204129e1c96SFelipe Balbi				status = "disabled";
1205129e1c96SFelipe Balbi			};
1206129e1c96SFelipe Balbi
120781bee695SCaleb Connolly			i2c7: i2c@89c000 {
120881bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
120981bee695SCaleb Connolly				reg = <0 0x0089c000 0 0x4000>;
121081bee695SCaleb Connolly				clock-names = "se";
121181bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
1212abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 7 QCOM_GPI_I2C>,
1213abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 7 QCOM_GPI_I2C>;
1214abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
121581bee695SCaleb Connolly				pinctrl-names = "default";
121681bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c7_default>;
121781bee695SCaleb Connolly				interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
121881bee695SCaleb Connolly				#address-cells = <1>;
121981bee695SCaleb Connolly				#size-cells = <0>;
122081bee695SCaleb Connolly				status = "disabled";
122181bee695SCaleb Connolly			};
122281bee695SCaleb Connolly
1223129e1c96SFelipe Balbi			spi7: spi@89c000 {
1224129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1225f6973229SKonrad Dybcio				reg = <0 0x0089c000 0 0x4000>;
1226129e1c96SFelipe Balbi				reg-names = "se";
1227129e1c96SFelipe Balbi				clock-names = "se";
1228129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
1229abdd4b7aSFelipe Balbi				dmas = <&gpi_dma0 0 7 QCOM_GPI_SPI>,
1230abdd4b7aSFelipe Balbi				       <&gpi_dma0 1 7 QCOM_GPI_SPI>;
1231abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1232129e1c96SFelipe Balbi				pinctrl-names = "default";
1233129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi7_default>;
1234129e1c96SFelipe Balbi				interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
1235129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1236129e1c96SFelipe Balbi				#address-cells = <1>;
1237129e1c96SFelipe Balbi				#size-cells = <0>;
1238129e1c96SFelipe Balbi				status = "disabled";
1239129e1c96SFelipe Balbi			};
12409cf3ebd1SCaleb Connolly		};
12419cf3ebd1SCaleb Connolly
124205006290SFelipe Balbi		gpi_dma1: dma-controller@a00000 {
1243e7e24786SRichard Acayan			compatible = "qcom,sm8150-gpi-dma", "qcom,sdm845-gpi-dma";
1244f6973229SKonrad Dybcio			reg = <0 0x00a00000 0 0x60000>;
124505006290SFelipe Balbi			interrupts = <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
124605006290SFelipe Balbi				     <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>,
124705006290SFelipe Balbi				     <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>,
124805006290SFelipe Balbi				     <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>,
124905006290SFelipe Balbi				     <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>,
125005006290SFelipe Balbi				     <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>,
125105006290SFelipe Balbi				     <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
125205006290SFelipe Balbi				     <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
125305006290SFelipe Balbi				     <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
125405006290SFelipe Balbi				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
125505006290SFelipe Balbi				     <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
125605006290SFelipe Balbi				     <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
125705006290SFelipe Balbi				     <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
125805006290SFelipe Balbi			dma-channels = <13>;
125905006290SFelipe Balbi			dma-channel-mask = <0xfa>;
126005006290SFelipe Balbi			iommus = <&apps_smmu 0x0616 0x0>;
126105006290SFelipe Balbi			#dma-cells = <3>;
126205006290SFelipe Balbi			status = "disabled";
126305006290SFelipe Balbi		};
126405006290SFelipe Balbi
1265e13c6d14SVinod Koul		qupv3_id_1: geniqup@ac0000 {
1266e13c6d14SVinod Koul			compatible = "qcom,geni-se-qup";
1267e13c6d14SVinod Koul			reg = <0x0 0x00ac0000 0x0 0x6000>;
1268e13c6d14SVinod Koul			clock-names = "m-ahb", "s-ahb";
1269d6f55763SVinod Koul			clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>,
1270d6f55763SVinod Koul				 <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>;
12719cf3ebd1SCaleb Connolly			iommus = <&apps_smmu 0x603 0x0>;
1272e13c6d14SVinod Koul			#address-cells = <2>;
1273e13c6d14SVinod Koul			#size-cells = <2>;
1274e13c6d14SVinod Koul			ranges;
1275e13c6d14SVinod Koul			status = "disabled";
1276e13c6d14SVinod Koul
127781bee695SCaleb Connolly			i2c8: i2c@a80000 {
127881bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
127981bee695SCaleb Connolly				reg = <0 0x00a80000 0 0x4000>;
128081bee695SCaleb Connolly				clock-names = "se";
128181bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1282abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 0 QCOM_GPI_I2C>,
1283abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 0 QCOM_GPI_I2C>;
1284abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
128581bee695SCaleb Connolly				pinctrl-names = "default";
128681bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c8_default>;
128781bee695SCaleb Connolly				interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
128881bee695SCaleb Connolly				#address-cells = <1>;
128981bee695SCaleb Connolly				#size-cells = <0>;
129081bee695SCaleb Connolly				status = "disabled";
129181bee695SCaleb Connolly			};
129281bee695SCaleb Connolly
1293129e1c96SFelipe Balbi			spi8: spi@a80000 {
1294129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1295f6973229SKonrad Dybcio				reg = <0 0x00a80000 0 0x4000>;
1296129e1c96SFelipe Balbi				reg-names = "se";
1297129e1c96SFelipe Balbi				clock-names = "se";
1298129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1299abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 0 QCOM_GPI_SPI>,
1300abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 0 QCOM_GPI_SPI>;
1301abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1302129e1c96SFelipe Balbi				pinctrl-names = "default";
1303129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi8_default>;
1304129e1c96SFelipe Balbi				interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1305129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1306129e1c96SFelipe Balbi				#address-cells = <1>;
1307129e1c96SFelipe Balbi				#size-cells = <0>;
1308129e1c96SFelipe Balbi				status = "disabled";
1309129e1c96SFelipe Balbi			};
1310129e1c96SFelipe Balbi
131181bee695SCaleb Connolly			i2c9: i2c@a84000 {
131281bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
131381bee695SCaleb Connolly				reg = <0 0x00a84000 0 0x4000>;
131481bee695SCaleb Connolly				clock-names = "se";
131581bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1316abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 1 QCOM_GPI_I2C>,
1317abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 1 QCOM_GPI_I2C>;
1318abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
131981bee695SCaleb Connolly				pinctrl-names = "default";
132081bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c9_default>;
132181bee695SCaleb Connolly				interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
132281bee695SCaleb Connolly				#address-cells = <1>;
132381bee695SCaleb Connolly				#size-cells = <0>;
132481bee695SCaleb Connolly				status = "disabled";
132581bee695SCaleb Connolly			};
132681bee695SCaleb Connolly
1327129e1c96SFelipe Balbi			spi9: spi@a84000 {
1328129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1329f6973229SKonrad Dybcio				reg = <0 0x00a84000 0 0x4000>;
1330129e1c96SFelipe Balbi				reg-names = "se";
1331129e1c96SFelipe Balbi				clock-names = "se";
1332129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1333abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 1 QCOM_GPI_SPI>,
1334abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 1 QCOM_GPI_SPI>;
1335abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1336129e1c96SFelipe Balbi				pinctrl-names = "default";
1337129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi9_default>;
1338129e1c96SFelipe Balbi				interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1339129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1340129e1c96SFelipe Balbi				#address-cells = <1>;
1341129e1c96SFelipe Balbi				#size-cells = <0>;
1342129e1c96SFelipe Balbi				status = "disabled";
1343129e1c96SFelipe Balbi			};
1344129e1c96SFelipe Balbi
13459ebaa4a8SBartosz Golaszewski			uart9: serial@a84000 {
134610d900a8SBartosz Golaszewski				compatible = "qcom,geni-uart";
134710d900a8SBartosz Golaszewski				reg = <0x0 0x00a84000 0x0 0x4000>;
134810d900a8SBartosz Golaszewski				reg-names = "se";
134910d900a8SBartosz Golaszewski				clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
135010d900a8SBartosz Golaszewski				clock-names = "se";
135110d900a8SBartosz Golaszewski				pinctrl-0 = <&qup_uart9_default>;
135210d900a8SBartosz Golaszewski				pinctrl-names = "default";
135310d900a8SBartosz Golaszewski				interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
135410d900a8SBartosz Golaszewski				#address-cells = <1>;
135510d900a8SBartosz Golaszewski				#size-cells = <0>;
135610d900a8SBartosz Golaszewski				status = "disabled";
135710d900a8SBartosz Golaszewski			};
135810d900a8SBartosz Golaszewski
135981bee695SCaleb Connolly			i2c10: i2c@a88000 {
136081bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
136181bee695SCaleb Connolly				reg = <0 0x00a88000 0 0x4000>;
136281bee695SCaleb Connolly				clock-names = "se";
136381bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1364abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 2 QCOM_GPI_I2C>,
1365abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 2 QCOM_GPI_I2C>;
1366abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
136781bee695SCaleb Connolly				pinctrl-names = "default";
136881bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c10_default>;
136981bee695SCaleb Connolly				interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
137081bee695SCaleb Connolly				#address-cells = <1>;
137181bee695SCaleb Connolly				#size-cells = <0>;
137281bee695SCaleb Connolly				status = "disabled";
137381bee695SCaleb Connolly			};
137481bee695SCaleb Connolly
1375129e1c96SFelipe Balbi			spi10: spi@a88000 {
1376129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1377f6973229SKonrad Dybcio				reg = <0 0x00a88000 0 0x4000>;
1378129e1c96SFelipe Balbi				reg-names = "se";
1379129e1c96SFelipe Balbi				clock-names = "se";
1380129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1381abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 2 QCOM_GPI_SPI>,
1382abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 2 QCOM_GPI_SPI>;
1383abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1384129e1c96SFelipe Balbi				pinctrl-names = "default";
1385129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi10_default>;
1386129e1c96SFelipe Balbi				interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1387129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1388129e1c96SFelipe Balbi				#address-cells = <1>;
1389129e1c96SFelipe Balbi				#size-cells = <0>;
1390129e1c96SFelipe Balbi				status = "disabled";
1391129e1c96SFelipe Balbi			};
1392129e1c96SFelipe Balbi
139381bee695SCaleb Connolly			i2c11: i2c@a8c000 {
139481bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
139581bee695SCaleb Connolly				reg = <0 0x00a8c000 0 0x4000>;
139681bee695SCaleb Connolly				clock-names = "se";
139781bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1398abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 3 QCOM_GPI_I2C>,
1399abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 3 QCOM_GPI_I2C>;
1400abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
140181bee695SCaleb Connolly				pinctrl-names = "default";
140281bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c11_default>;
140381bee695SCaleb Connolly				interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
140481bee695SCaleb Connolly				#address-cells = <1>;
140581bee695SCaleb Connolly				#size-cells = <0>;
140681bee695SCaleb Connolly				status = "disabled";
140781bee695SCaleb Connolly			};
140881bee695SCaleb Connolly
1409129e1c96SFelipe Balbi			spi11: spi@a8c000 {
1410129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1411f6973229SKonrad Dybcio				reg = <0 0x00a8c000 0 0x4000>;
1412129e1c96SFelipe Balbi				reg-names = "se";
1413129e1c96SFelipe Balbi				clock-names = "se";
1414129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1415abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 3 QCOM_GPI_SPI>,
1416abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 3 QCOM_GPI_SPI>;
1417abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1418129e1c96SFelipe Balbi				pinctrl-names = "default";
1419129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi11_default>;
1420129e1c96SFelipe Balbi				interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1421129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1422129e1c96SFelipe Balbi				#address-cells = <1>;
1423129e1c96SFelipe Balbi				#size-cells = <0>;
1424129e1c96SFelipe Balbi				status = "disabled";
1425129e1c96SFelipe Balbi			};
1426129e1c96SFelipe Balbi
1427e13c6d14SVinod Koul			uart2: serial@a90000 {
1428e13c6d14SVinod Koul				compatible = "qcom,geni-debug-uart";
1429e13c6d14SVinod Koul				reg = <0x0 0x00a90000 0x0 0x4000>;
1430e13c6d14SVinod Koul				clock-names = "se";
1431d6f55763SVinod Koul				clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1432e13c6d14SVinod Koul				interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1433e13c6d14SVinod Koul				status = "disabled";
1434e13c6d14SVinod Koul			};
143581bee695SCaleb Connolly
143681bee695SCaleb Connolly			i2c12: i2c@a90000 {
143781bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
143881bee695SCaleb Connolly				reg = <0 0x00a90000 0 0x4000>;
143981bee695SCaleb Connolly				clock-names = "se";
144081bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1441abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 4 QCOM_GPI_I2C>,
1442abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 4 QCOM_GPI_I2C>;
1443abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
144481bee695SCaleb Connolly				pinctrl-names = "default";
144581bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c12_default>;
144681bee695SCaleb Connolly				interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
144781bee695SCaleb Connolly				#address-cells = <1>;
144881bee695SCaleb Connolly				#size-cells = <0>;
144981bee695SCaleb Connolly				status = "disabled";
145081bee695SCaleb Connolly			};
145181bee695SCaleb Connolly
1452129e1c96SFelipe Balbi			spi12: spi@a90000 {
1453129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1454f6973229SKonrad Dybcio				reg = <0 0x00a90000 0 0x4000>;
1455129e1c96SFelipe Balbi				reg-names = "se";
1456129e1c96SFelipe Balbi				clock-names = "se";
1457129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1458abdd4b7aSFelipe Balbi				dmas = <&gpi_dma1 0 4 QCOM_GPI_SPI>,
1459abdd4b7aSFelipe Balbi				       <&gpi_dma1 1 4 QCOM_GPI_SPI>;
1460abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1461129e1c96SFelipe Balbi				pinctrl-names = "default";
1462129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi12_default>;
1463129e1c96SFelipe Balbi				interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1464129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1465129e1c96SFelipe Balbi				#address-cells = <1>;
1466129e1c96SFelipe Balbi				#size-cells = <0>;
1467129e1c96SFelipe Balbi				status = "disabled";
1468129e1c96SFelipe Balbi			};
1469129e1c96SFelipe Balbi
147081bee695SCaleb Connolly			i2c16: i2c@94000 {
147181bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
1472f6973229SKonrad Dybcio				reg = <0 0x00094000 0 0x4000>;
147381bee695SCaleb Connolly				clock-names = "se";
147481bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1475abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 5 QCOM_GPI_I2C>,
1476abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 5 QCOM_GPI_I2C>;
1477abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
147881bee695SCaleb Connolly				pinctrl-names = "default";
147981bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c16_default>;
148081bee695SCaleb Connolly				interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
148181bee695SCaleb Connolly				#address-cells = <1>;
148281bee695SCaleb Connolly				#size-cells = <0>;
148381bee695SCaleb Connolly				status = "disabled";
148481bee695SCaleb Connolly			};
1485129e1c96SFelipe Balbi
1486129e1c96SFelipe Balbi			spi16: spi@a94000 {
1487129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1488f6973229SKonrad Dybcio				reg = <0 0x00a94000 0 0x4000>;
1489129e1c96SFelipe Balbi				reg-names = "se";
1490129e1c96SFelipe Balbi				clock-names = "se";
1491129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1492abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 5 QCOM_GPI_SPI>,
1493abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 5 QCOM_GPI_SPI>;
1494abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1495129e1c96SFelipe Balbi				pinctrl-names = "default";
1496129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi16_default>;
1497129e1c96SFelipe Balbi				interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1498129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1499129e1c96SFelipe Balbi				#address-cells = <1>;
1500129e1c96SFelipe Balbi				#size-cells = <0>;
1501129e1c96SFelipe Balbi				status = "disabled";
1502129e1c96SFelipe Balbi			};
1503e13c6d14SVinod Koul		};
1504e13c6d14SVinod Koul
150505006290SFelipe Balbi		gpi_dma2: dma-controller@c00000 {
1506e7e24786SRichard Acayan			compatible = "qcom,sm8150-gpi-dma", "qcom,sdm845-gpi-dma";
1507f6973229SKonrad Dybcio			reg = <0 0x00c00000 0 0x60000>;
150805006290SFelipe Balbi			interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>,
150905006290SFelipe Balbi				     <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>,
151005006290SFelipe Balbi				     <GIC_SPI 590 IRQ_TYPE_LEVEL_HIGH>,
151105006290SFelipe Balbi				     <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>,
151205006290SFelipe Balbi				     <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>,
151305006290SFelipe Balbi				     <GIC_SPI 593 IRQ_TYPE_LEVEL_HIGH>,
151405006290SFelipe Balbi				     <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH>,
151505006290SFelipe Balbi				     <GIC_SPI 595 IRQ_TYPE_LEVEL_HIGH>,
151605006290SFelipe Balbi				     <GIC_SPI 596 IRQ_TYPE_LEVEL_HIGH>,
151705006290SFelipe Balbi				     <GIC_SPI 597 IRQ_TYPE_LEVEL_HIGH>,
151805006290SFelipe Balbi				     <GIC_SPI 598 IRQ_TYPE_LEVEL_HIGH>,
151905006290SFelipe Balbi				     <GIC_SPI 599 IRQ_TYPE_LEVEL_HIGH>,
152005006290SFelipe Balbi				     <GIC_SPI 600 IRQ_TYPE_LEVEL_HIGH>;
152105006290SFelipe Balbi			dma-channels = <13>;
152205006290SFelipe Balbi			dma-channel-mask = <0xfa>;
152305006290SFelipe Balbi			iommus = <&apps_smmu 0x07b6 0x0>;
152405006290SFelipe Balbi			#dma-cells = <3>;
152505006290SFelipe Balbi			status = "disabled";
152605006290SFelipe Balbi		};
152705006290SFelipe Balbi
15289cf3ebd1SCaleb Connolly		qupv3_id_2: geniqup@cc0000 {
15299cf3ebd1SCaleb Connolly			compatible = "qcom,geni-se-qup";
15309cf3ebd1SCaleb Connolly			reg = <0x0 0x00cc0000 0x0 0x6000>;
15319cf3ebd1SCaleb Connolly
15329cf3ebd1SCaleb Connolly			clock-names = "m-ahb", "s-ahb";
15339cf3ebd1SCaleb Connolly			clocks = <&gcc GCC_QUPV3_WRAP_2_M_AHB_CLK>,
15349cf3ebd1SCaleb Connolly				 <&gcc GCC_QUPV3_WRAP_2_S_AHB_CLK>;
15359cf3ebd1SCaleb Connolly			iommus = <&apps_smmu 0x7a3 0x0>;
15369cf3ebd1SCaleb Connolly			#address-cells = <2>;
15379cf3ebd1SCaleb Connolly			#size-cells = <2>;
15389cf3ebd1SCaleb Connolly			ranges;
15399cf3ebd1SCaleb Connolly			status = "disabled";
154081bee695SCaleb Connolly
154181bee695SCaleb Connolly			i2c17: i2c@c80000 {
154281bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
154381bee695SCaleb Connolly				reg = <0 0x00c80000 0 0x4000>;
154481bee695SCaleb Connolly				clock-names = "se";
154581bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>;
1546abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 0 QCOM_GPI_I2C>,
1547abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 0 QCOM_GPI_I2C>;
1548abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
154981bee695SCaleb Connolly				pinctrl-names = "default";
155081bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c17_default>;
155181bee695SCaleb Connolly				interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
155281bee695SCaleb Connolly				#address-cells = <1>;
155381bee695SCaleb Connolly				#size-cells = <0>;
155481bee695SCaleb Connolly				status = "disabled";
155581bee695SCaleb Connolly			};
155681bee695SCaleb Connolly
1557129e1c96SFelipe Balbi			spi17: spi@c80000 {
1558129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1559f6973229SKonrad Dybcio				reg = <0 0x00c80000 0 0x4000>;
1560129e1c96SFelipe Balbi				reg-names = "se";
1561129e1c96SFelipe Balbi				clock-names = "se";
1562129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>;
1563abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 0 QCOM_GPI_SPI>,
1564abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 0 QCOM_GPI_SPI>;
1565abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1566129e1c96SFelipe Balbi				pinctrl-names = "default";
1567129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi17_default>;
1568129e1c96SFelipe Balbi				interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1569129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1570129e1c96SFelipe Balbi				#address-cells = <1>;
1571129e1c96SFelipe Balbi				#size-cells = <0>;
1572129e1c96SFelipe Balbi				status = "disabled";
1573129e1c96SFelipe Balbi			};
1574129e1c96SFelipe Balbi
157581bee695SCaleb Connolly			i2c18: i2c@c84000 {
157681bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
157781bee695SCaleb Connolly				reg = <0 0x00c84000 0 0x4000>;
157881bee695SCaleb Connolly				clock-names = "se";
157981bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>;
1580abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 1 QCOM_GPI_I2C>,
1581abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 1 QCOM_GPI_I2C>;
1582abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
158381bee695SCaleb Connolly				pinctrl-names = "default";
158481bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c18_default>;
158581bee695SCaleb Connolly				interrupts = <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
158681bee695SCaleb Connolly				#address-cells = <1>;
158781bee695SCaleb Connolly				#size-cells = <0>;
158881bee695SCaleb Connolly				status = "disabled";
158981bee695SCaleb Connolly			};
159081bee695SCaleb Connolly
1591129e1c96SFelipe Balbi			spi18: spi@c84000 {
1592129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1593f6973229SKonrad Dybcio				reg = <0 0x00c84000 0 0x4000>;
1594129e1c96SFelipe Balbi				reg-names = "se";
1595129e1c96SFelipe Balbi				clock-names = "se";
1596129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>;
1597abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 1 QCOM_GPI_SPI>,
1598abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 1 QCOM_GPI_SPI>;
1599abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1600129e1c96SFelipe Balbi				pinctrl-names = "default";
1601129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi18_default>;
1602129e1c96SFelipe Balbi				interrupts = <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
1603129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1604129e1c96SFelipe Balbi				#address-cells = <1>;
1605129e1c96SFelipe Balbi				#size-cells = <0>;
1606129e1c96SFelipe Balbi				status = "disabled";
1607129e1c96SFelipe Balbi			};
1608129e1c96SFelipe Balbi
160981bee695SCaleb Connolly			i2c19: i2c@c88000 {
161081bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
161181bee695SCaleb Connolly				reg = <0 0x00c88000 0 0x4000>;
161281bee695SCaleb Connolly				clock-names = "se";
161381bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>;
1614abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 2 QCOM_GPI_I2C>,
1615abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 2 QCOM_GPI_I2C>;
1616abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
161781bee695SCaleb Connolly				pinctrl-names = "default";
161881bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c19_default>;
161981bee695SCaleb Connolly				interrupts = <GIC_SPI 584 IRQ_TYPE_LEVEL_HIGH>;
162081bee695SCaleb Connolly				#address-cells = <1>;
162181bee695SCaleb Connolly				#size-cells = <0>;
162281bee695SCaleb Connolly				status = "disabled";
162381bee695SCaleb Connolly			};
162481bee695SCaleb Connolly
1625129e1c96SFelipe Balbi			spi19: spi@c88000 {
1626129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1627f6973229SKonrad Dybcio				reg = <0 0x00c88000 0 0x4000>;
1628129e1c96SFelipe Balbi				reg-names = "se";
1629129e1c96SFelipe Balbi				clock-names = "se";
1630129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>;
1631abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 2 QCOM_GPI_SPI>,
1632abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 2 QCOM_GPI_SPI>;
1633abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1634129e1c96SFelipe Balbi				pinctrl-names = "default";
1635129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi19_default>;
1636129e1c96SFelipe Balbi				interrupts = <GIC_SPI 584 IRQ_TYPE_LEVEL_HIGH>;
1637129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1638129e1c96SFelipe Balbi				#address-cells = <1>;
1639129e1c96SFelipe Balbi				#size-cells = <0>;
1640129e1c96SFelipe Balbi				status = "disabled";
1641129e1c96SFelipe Balbi			};
1642129e1c96SFelipe Balbi
164381bee695SCaleb Connolly			i2c13: i2c@c8c000 {
164481bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
164581bee695SCaleb Connolly				reg = <0 0x00c8c000 0 0x4000>;
164681bee695SCaleb Connolly				clock-names = "se";
164781bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>;
1648abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 3 QCOM_GPI_I2C>,
1649abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 3 QCOM_GPI_I2C>;
1650abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
165181bee695SCaleb Connolly				pinctrl-names = "default";
165281bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c13_default>;
165381bee695SCaleb Connolly				interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>;
165481bee695SCaleb Connolly				#address-cells = <1>;
165581bee695SCaleb Connolly				#size-cells = <0>;
165681bee695SCaleb Connolly				status = "disabled";
165781bee695SCaleb Connolly			};
165881bee695SCaleb Connolly
1659129e1c96SFelipe Balbi			spi13: spi@c8c000 {
1660129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1661f6973229SKonrad Dybcio				reg = <0 0x00c8c000 0 0x4000>;
1662129e1c96SFelipe Balbi				reg-names = "se";
1663129e1c96SFelipe Balbi				clock-names = "se";
1664129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>;
1665abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 3 QCOM_GPI_SPI>,
1666abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 3 QCOM_GPI_SPI>;
1667abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1668129e1c96SFelipe Balbi				pinctrl-names = "default";
1669129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi13_default>;
1670129e1c96SFelipe Balbi				interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>;
1671129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1672129e1c96SFelipe Balbi				#address-cells = <1>;
1673129e1c96SFelipe Balbi				#size-cells = <0>;
1674129e1c96SFelipe Balbi				status = "disabled";
1675129e1c96SFelipe Balbi			};
1676129e1c96SFelipe Balbi
167781bee695SCaleb Connolly			i2c14: i2c@c90000 {
167881bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
167981bee695SCaleb Connolly				reg = <0 0x00c90000 0 0x4000>;
168081bee695SCaleb Connolly				clock-names = "se";
168181bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>;
1682abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 4 QCOM_GPI_I2C>,
1683abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 4 QCOM_GPI_I2C>;
1684abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
168581bee695SCaleb Connolly				pinctrl-names = "default";
168681bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c14_default>;
168781bee695SCaleb Connolly				interrupts = <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
168881bee695SCaleb Connolly				#address-cells = <1>;
168981bee695SCaleb Connolly				#size-cells = <0>;
169081bee695SCaleb Connolly				status = "disabled";
169181bee695SCaleb Connolly			};
169281bee695SCaleb Connolly
1693129e1c96SFelipe Balbi			spi14: spi@c90000 {
1694129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1695f6973229SKonrad Dybcio				reg = <0 0x00c90000 0 0x4000>;
1696129e1c96SFelipe Balbi				reg-names = "se";
1697129e1c96SFelipe Balbi				clock-names = "se";
1698129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>;
1699abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 4 QCOM_GPI_SPI>,
1700abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 4 QCOM_GPI_SPI>;
1701abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1702129e1c96SFelipe Balbi				pinctrl-names = "default";
1703129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi14_default>;
1704129e1c96SFelipe Balbi				interrupts = <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
1705129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1706129e1c96SFelipe Balbi				#address-cells = <1>;
1707129e1c96SFelipe Balbi				#size-cells = <0>;
1708129e1c96SFelipe Balbi				status = "disabled";
1709129e1c96SFelipe Balbi			};
1710129e1c96SFelipe Balbi
171181bee695SCaleb Connolly			i2c15: i2c@c94000 {
171281bee695SCaleb Connolly				compatible = "qcom,geni-i2c";
171381bee695SCaleb Connolly				reg = <0 0x00c94000 0 0x4000>;
171481bee695SCaleb Connolly				clock-names = "se";
171581bee695SCaleb Connolly				clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>;
1716abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 5 QCOM_GPI_I2C>,
1717abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 5 QCOM_GPI_I2C>;
1718abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
171981bee695SCaleb Connolly				pinctrl-names = "default";
172081bee695SCaleb Connolly				pinctrl-0 = <&qup_i2c15_default>;
172181bee695SCaleb Connolly				interrupts = <GIC_SPI 587 IRQ_TYPE_LEVEL_HIGH>;
172281bee695SCaleb Connolly				#address-cells = <1>;
172381bee695SCaleb Connolly				#size-cells = <0>;
172481bee695SCaleb Connolly				status = "disabled";
172581bee695SCaleb Connolly			};
1726129e1c96SFelipe Balbi
1727129e1c96SFelipe Balbi			spi15: spi@c94000 {
1728129e1c96SFelipe Balbi				compatible = "qcom,geni-spi";
1729f6973229SKonrad Dybcio				reg = <0 0x00c94000 0 0x4000>;
1730129e1c96SFelipe Balbi				reg-names = "se";
1731129e1c96SFelipe Balbi				clock-names = "se";
1732129e1c96SFelipe Balbi				clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>;
1733abdd4b7aSFelipe Balbi				dmas = <&gpi_dma2 0 5 QCOM_GPI_SPI>,
1734abdd4b7aSFelipe Balbi				       <&gpi_dma2 1 5 QCOM_GPI_SPI>;
1735abdd4b7aSFelipe Balbi				dma-names = "tx", "rx";
1736129e1c96SFelipe Balbi				pinctrl-names = "default";
1737129e1c96SFelipe Balbi				pinctrl-0 = <&qup_spi15_default>;
1738129e1c96SFelipe Balbi				interrupts = <GIC_SPI 587 IRQ_TYPE_LEVEL_HIGH>;
1739129e1c96SFelipe Balbi				spi-max-frequency = <50000000>;
1740129e1c96SFelipe Balbi				#address-cells = <1>;
1741129e1c96SFelipe Balbi				#size-cells = <0>;
1742129e1c96SFelipe Balbi				status = "disabled";
1743129e1c96SFelipe Balbi			};
17449cf3ebd1SCaleb Connolly		};
17459cf3ebd1SCaleb Connolly
174671a2fc6eSJonathan Marek		config_noc: interconnect@1500000 {
174771a2fc6eSJonathan Marek			compatible = "qcom,sm8150-config-noc";
174871a2fc6eSJonathan Marek			reg = <0 0x01500000 0 0x7400>;
174971a2fc6eSJonathan Marek			#interconnect-cells = <1>;
175071a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
175171a2fc6eSJonathan Marek		};
175271a2fc6eSJonathan Marek
175371a2fc6eSJonathan Marek		system_noc: interconnect@1620000 {
175471a2fc6eSJonathan Marek			compatible = "qcom,sm8150-system-noc";
175571a2fc6eSJonathan Marek			reg = <0 0x01620000 0 0x19400>;
175671a2fc6eSJonathan Marek			#interconnect-cells = <1>;
175771a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
175871a2fc6eSJonathan Marek		};
175971a2fc6eSJonathan Marek
176071a2fc6eSJonathan Marek		mc_virt: interconnect@163a000 {
176171a2fc6eSJonathan Marek			compatible = "qcom,sm8150-mc-virt";
176271a2fc6eSJonathan Marek			reg = <0 0x0163a000 0 0x1000>;
176371a2fc6eSJonathan Marek			#interconnect-cells = <1>;
176471a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
176571a2fc6eSJonathan Marek		};
176671a2fc6eSJonathan Marek
176771a2fc6eSJonathan Marek		aggre1_noc: interconnect@16e0000 {
176871a2fc6eSJonathan Marek			compatible = "qcom,sm8150-aggre1-noc";
176971a2fc6eSJonathan Marek			reg = <0 0x016e0000 0 0xd080>;
177071a2fc6eSJonathan Marek			#interconnect-cells = <1>;
177171a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
177271a2fc6eSJonathan Marek		};
177371a2fc6eSJonathan Marek
177471a2fc6eSJonathan Marek		aggre2_noc: interconnect@1700000 {
177571a2fc6eSJonathan Marek			compatible = "qcom,sm8150-aggre2-noc";
177671a2fc6eSJonathan Marek			reg = <0 0x01700000 0 0x20000>;
177771a2fc6eSJonathan Marek			#interconnect-cells = <1>;
177871a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
177971a2fc6eSJonathan Marek		};
178071a2fc6eSJonathan Marek
178171a2fc6eSJonathan Marek		compute_noc: interconnect@1720000 {
178271a2fc6eSJonathan Marek			compatible = "qcom,sm8150-compute-noc";
178371a2fc6eSJonathan Marek			reg = <0 0x01720000 0 0x7000>;
178471a2fc6eSJonathan Marek			#interconnect-cells = <1>;
178571a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
178671a2fc6eSJonathan Marek		};
178771a2fc6eSJonathan Marek
178871a2fc6eSJonathan Marek		mmss_noc: interconnect@1740000 {
178971a2fc6eSJonathan Marek			compatible = "qcom,sm8150-mmss-noc";
179071a2fc6eSJonathan Marek			reg = <0 0x01740000 0 0x1c100>;
179171a2fc6eSJonathan Marek			#interconnect-cells = <1>;
179271a2fc6eSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
179371a2fc6eSJonathan Marek		};
179471a2fc6eSJonathan Marek
1795bb1f7cf6SSouradeep Chowdhury		system-cache-controller@9200000 {
1796bb1f7cf6SSouradeep Chowdhury			compatible = "qcom,sm8150-llcc";
1797c5ccf8d3SManivannan Sadhasivam			reg = <0 0x09200000 0 0x50000>, <0 0x09280000 0 0x50000>,
1798c5ccf8d3SManivannan Sadhasivam			      <0 0x09300000 0 0x50000>, <0 0x09380000 0 0x50000>,
1799c5ccf8d3SManivannan Sadhasivam			      <0 0x09600000 0 0x50000>;
1800c5ccf8d3SManivannan Sadhasivam			reg-names = "llcc0_base", "llcc1_base", "llcc2_base",
1801c5ccf8d3SManivannan Sadhasivam				    "llcc3_base", "llcc_broadcast_base";
1802bb1f7cf6SSouradeep Chowdhury			interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>;
1803bb1f7cf6SSouradeep Chowdhury		};
1804bb1f7cf6SSouradeep Chowdhury
1805d4b94c82SSouradeep Chowdhury		dma@10a2000 {
1806d4b94c82SSouradeep Chowdhury			compatible = "qcom,sm8150-dcc", "qcom,dcc";
1807d4b94c82SSouradeep Chowdhury			reg = <0x0 0x010a2000 0x0 0x1000>,
1808d4b94c82SSouradeep Chowdhury			      <0x0 0x010ad000 0x0 0x3000>;
1809d4b94c82SSouradeep Chowdhury		};
1810d4b94c82SSouradeep Chowdhury
1811a1c86c68SBhupesh Sharma		pcie0: pci@1c00000 {
1812a1c86c68SBhupesh Sharma			compatible = "qcom,pcie-sm8150", "snps,dw-pcie";
1813a1c86c68SBhupesh Sharma			reg = <0 0x01c00000 0 0x3000>,
1814a1c86c68SBhupesh Sharma			      <0 0x60000000 0 0xf1d>,
1815a1c86c68SBhupesh Sharma			      <0 0x60000f20 0 0xa8>,
1816a1c86c68SBhupesh Sharma			      <0 0x60001000 0 0x1000>,
1817a1c86c68SBhupesh Sharma			      <0 0x60100000 0 0x100000>;
1818a1c86c68SBhupesh Sharma			reg-names = "parf", "dbi", "elbi", "atu", "config";
1819a1c86c68SBhupesh Sharma			device_type = "pci";
1820a1c86c68SBhupesh Sharma			linux,pci-domain = <0>;
1821a1c86c68SBhupesh Sharma			bus-range = <0x00 0xff>;
1822a1c86c68SBhupesh Sharma			num-lanes = <1>;
1823a1c86c68SBhupesh Sharma
1824a1c86c68SBhupesh Sharma			#address-cells = <3>;
1825a1c86c68SBhupesh Sharma			#size-cells = <2>;
1826a1c86c68SBhupesh Sharma
1827*422b110bSManivannan Sadhasivam			ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>,
1828*422b110bSManivannan Sadhasivam				 <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>;
1829a1c86c68SBhupesh Sharma
1830a1c86c68SBhupesh Sharma			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
1831a1c86c68SBhupesh Sharma			interrupt-names = "msi";
1832a1c86c68SBhupesh Sharma			#interrupt-cells = <1>;
1833a1c86c68SBhupesh Sharma			interrupt-map-mask = <0 0 0 0x7>;
1834a1c86c68SBhupesh Sharma			interrupt-map = <0 0 0 1 &intc 0 149 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
1835a1c86c68SBhupesh Sharma					<0 0 0 2 &intc 0 150 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
1836a1c86c68SBhupesh Sharma					<0 0 0 3 &intc 0 151 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
1837a1c86c68SBhupesh Sharma					<0 0 0 4 &intc 0 152 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
1838a1c86c68SBhupesh Sharma
1839a1c86c68SBhupesh Sharma			clocks = <&gcc GCC_PCIE_0_PIPE_CLK>,
1840a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_AUX_CLK>,
1841a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
1842a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_MSTR_AXI_CLK>,
1843a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_SLV_AXI_CLK>,
1844a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_SLV_Q2A_AXI_CLK>,
1845a1c86c68SBhupesh Sharma				 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>;
1846a1c86c68SBhupesh Sharma			clock-names = "pipe",
1847a1c86c68SBhupesh Sharma				      "aux",
1848a1c86c68SBhupesh Sharma				      "cfg",
1849a1c86c68SBhupesh Sharma				      "bus_master",
1850a1c86c68SBhupesh Sharma				      "bus_slave",
1851a1c86c68SBhupesh Sharma				      "slave_q2a",
1852a1c86c68SBhupesh Sharma				      "tbu";
1853a1c86c68SBhupesh Sharma
1854a1c86c68SBhupesh Sharma			iommus = <&apps_smmu 0x1d80 0x7f>;
1855a1c86c68SBhupesh Sharma			iommu-map = <0x0   &apps_smmu 0x1d80 0x1>,
1856a1c86c68SBhupesh Sharma				    <0x100 &apps_smmu 0x1d81 0x1>;
1857a1c86c68SBhupesh Sharma
1858a1c86c68SBhupesh Sharma			resets = <&gcc GCC_PCIE_0_BCR>;
1859a1c86c68SBhupesh Sharma			reset-names = "pci";
1860a1c86c68SBhupesh Sharma
1861a1c86c68SBhupesh Sharma			power-domains = <&gcc PCIE_0_GDSC>;
1862a1c86c68SBhupesh Sharma
1863a1c86c68SBhupesh Sharma			phys = <&pcie0_lane>;
1864a1c86c68SBhupesh Sharma			phy-names = "pciephy";
1865a1c86c68SBhupesh Sharma
1866a1c86c68SBhupesh Sharma			perst-gpio = <&tlmm 35 GPIO_ACTIVE_HIGH>;
1867a1c86c68SBhupesh Sharma			enable-gpio = <&tlmm 37 GPIO_ACTIVE_HIGH>;
1868a1c86c68SBhupesh Sharma
1869a1c86c68SBhupesh Sharma			pinctrl-names = "default";
1870a1c86c68SBhupesh Sharma			pinctrl-0 = <&pcie0_default_state>;
1871a1c86c68SBhupesh Sharma
1872a1c86c68SBhupesh Sharma			status = "disabled";
1873a1c86c68SBhupesh Sharma		};
1874a1c86c68SBhupesh Sharma
1875a1c86c68SBhupesh Sharma		pcie0_phy: phy@1c06000 {
1876a1c86c68SBhupesh Sharma			compatible = "qcom,sm8150-qmp-gen3x1-pcie-phy";
1877a1c86c68SBhupesh Sharma			reg = <0 0x01c06000 0 0x1c0>;
1878a1c86c68SBhupesh Sharma			#address-cells = <2>;
1879a1c86c68SBhupesh Sharma			#size-cells = <2>;
1880a1c86c68SBhupesh Sharma			ranges;
1881a1c86c68SBhupesh Sharma			clocks = <&gcc GCC_PCIE_PHY_AUX_CLK>,
1882a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
1883a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE0_PHY_REFGEN_CLK>;
1884a1c86c68SBhupesh Sharma			clock-names = "aux", "cfg_ahb", "refgen";
1885a1c86c68SBhupesh Sharma
1886a1c86c68SBhupesh Sharma			resets = <&gcc GCC_PCIE_0_PHY_BCR>;
1887a1c86c68SBhupesh Sharma			reset-names = "phy";
1888a1c86c68SBhupesh Sharma
1889a1c86c68SBhupesh Sharma			assigned-clocks = <&gcc GCC_PCIE0_PHY_REFGEN_CLK>;
1890a1c86c68SBhupesh Sharma			assigned-clock-rates = <100000000>;
1891a1c86c68SBhupesh Sharma
1892a1c86c68SBhupesh Sharma			status = "disabled";
1893a1c86c68SBhupesh Sharma
1894a1c86c68SBhupesh Sharma			pcie0_lane: phy@1c06200 {
1895f6973229SKonrad Dybcio				reg = <0 0x01c06200 0 0x170>, /* tx */
1896f6973229SKonrad Dybcio				      <0 0x01c06400 0 0x200>, /* rx */
1897f6973229SKonrad Dybcio				      <0 0x01c06800 0 0x1f0>, /* pcs */
1898f6973229SKonrad Dybcio				      <0 0x01c06c00 0 0xf4>; /* "pcs_lane" same as pcs_misc? */
1899a1c86c68SBhupesh Sharma				clocks = <&gcc GCC_PCIE_0_PIPE_CLK>;
1900a1c86c68SBhupesh Sharma				clock-names = "pipe0";
1901a1c86c68SBhupesh Sharma
1902a1c86c68SBhupesh Sharma				#phy-cells = <0>;
1903a1c86c68SBhupesh Sharma				clock-output-names = "pcie_0_pipe_clk";
1904a1c86c68SBhupesh Sharma			};
1905a1c86c68SBhupesh Sharma		};
1906a1c86c68SBhupesh Sharma
1907a1c86c68SBhupesh Sharma		pcie1: pci@1c08000 {
1908a1c86c68SBhupesh Sharma			compatible = "qcom,pcie-sm8150", "snps,dw-pcie";
1909a1c86c68SBhupesh Sharma			reg = <0 0x01c08000 0 0x3000>,
1910a1c86c68SBhupesh Sharma			      <0 0x40000000 0 0xf1d>,
1911a1c86c68SBhupesh Sharma			      <0 0x40000f20 0 0xa8>,
1912a1c86c68SBhupesh Sharma			      <0 0x40001000 0 0x1000>,
1913a1c86c68SBhupesh Sharma			      <0 0x40100000 0 0x100000>;
1914a1c86c68SBhupesh Sharma			reg-names = "parf", "dbi", "elbi", "atu", "config";
1915a1c86c68SBhupesh Sharma			device_type = "pci";
1916a1c86c68SBhupesh Sharma			linux,pci-domain = <1>;
1917a1c86c68SBhupesh Sharma			bus-range = <0x00 0xff>;
1918a1c86c68SBhupesh Sharma			num-lanes = <2>;
1919a1c86c68SBhupesh Sharma
1920a1c86c68SBhupesh Sharma			#address-cells = <3>;
1921a1c86c68SBhupesh Sharma			#size-cells = <2>;
1922a1c86c68SBhupesh Sharma
1923*422b110bSManivannan Sadhasivam			ranges = <0x01000000 0x0 0x00000000 0x0 0x40200000 0x0 0x100000>,
1924a1c86c68SBhupesh Sharma				 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>;
1925a1c86c68SBhupesh Sharma
1926a1c86c68SBhupesh Sharma			interrupts = <GIC_SPI 307 IRQ_TYPE_EDGE_RISING>;
1927a1c86c68SBhupesh Sharma			interrupt-names = "msi";
1928a1c86c68SBhupesh Sharma			#interrupt-cells = <1>;
1929a1c86c68SBhupesh Sharma			interrupt-map-mask = <0 0 0 0x7>;
1930a1c86c68SBhupesh Sharma			interrupt-map = <0 0 0 1 &intc 0 434 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
1931a1c86c68SBhupesh Sharma					<0 0 0 2 &intc 0 435 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
1932a1c86c68SBhupesh Sharma					<0 0 0 3 &intc 0 438 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
1933a1c86c68SBhupesh Sharma					<0 0 0 4 &intc 0 439 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
1934a1c86c68SBhupesh Sharma
1935a1c86c68SBhupesh Sharma			clocks = <&gcc GCC_PCIE_1_PIPE_CLK>,
1936a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_AUX_CLK>,
1937a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_CFG_AHB_CLK>,
1938a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_MSTR_AXI_CLK>,
1939a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_SLV_AXI_CLK>,
1940a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>,
1941a1c86c68SBhupesh Sharma				 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>;
1942a1c86c68SBhupesh Sharma			clock-names = "pipe",
1943a1c86c68SBhupesh Sharma				      "aux",
1944a1c86c68SBhupesh Sharma				      "cfg",
1945a1c86c68SBhupesh Sharma				      "bus_master",
1946a1c86c68SBhupesh Sharma				      "bus_slave",
1947a1c86c68SBhupesh Sharma				      "slave_q2a",
1948a1c86c68SBhupesh Sharma				      "tbu";
1949a1c86c68SBhupesh Sharma
1950a1c86c68SBhupesh Sharma			assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>;
1951a1c86c68SBhupesh Sharma			assigned-clock-rates = <19200000>;
1952a1c86c68SBhupesh Sharma
1953a1c86c68SBhupesh Sharma			iommus = <&apps_smmu 0x1e00 0x7f>;
1954a1c86c68SBhupesh Sharma			iommu-map = <0x0   &apps_smmu 0x1e00 0x1>,
1955a1c86c68SBhupesh Sharma				    <0x100 &apps_smmu 0x1e01 0x1>;
1956a1c86c68SBhupesh Sharma
1957a1c86c68SBhupesh Sharma			resets = <&gcc GCC_PCIE_1_BCR>;
1958a1c86c68SBhupesh Sharma			reset-names = "pci";
1959a1c86c68SBhupesh Sharma
1960a1c86c68SBhupesh Sharma			power-domains = <&gcc PCIE_1_GDSC>;
1961a1c86c68SBhupesh Sharma
1962a1c86c68SBhupesh Sharma			phys = <&pcie1_lane>;
1963a1c86c68SBhupesh Sharma			phy-names = "pciephy";
1964a1c86c68SBhupesh Sharma
1965a1c86c68SBhupesh Sharma			perst-gpio = <&tlmm 102 GPIO_ACTIVE_HIGH>;
1966a1c86c68SBhupesh Sharma			enable-gpio = <&tlmm 104 GPIO_ACTIVE_HIGH>;
1967a1c86c68SBhupesh Sharma
1968a1c86c68SBhupesh Sharma			pinctrl-names = "default";
1969a1c86c68SBhupesh Sharma			pinctrl-0 = <&pcie1_default_state>;
1970a1c86c68SBhupesh Sharma
1971a1c86c68SBhupesh Sharma			status = "disabled";
1972a1c86c68SBhupesh Sharma		};
1973a1c86c68SBhupesh Sharma
1974a1c86c68SBhupesh Sharma		pcie1_phy: phy@1c0e000 {
1975a1c86c68SBhupesh Sharma			compatible = "qcom,sm8150-qmp-gen3x2-pcie-phy";
1976a1c86c68SBhupesh Sharma			reg = <0 0x01c0e000 0 0x1c0>;
1977a1c86c68SBhupesh Sharma			#address-cells = <2>;
1978a1c86c68SBhupesh Sharma			#size-cells = <2>;
1979a1c86c68SBhupesh Sharma			ranges;
1980a1c86c68SBhupesh Sharma			clocks = <&gcc GCC_PCIE_PHY_AUX_CLK>,
1981a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE_1_CFG_AHB_CLK>,
1982a1c86c68SBhupesh Sharma				 <&gcc GCC_PCIE1_PHY_REFGEN_CLK>;
1983a1c86c68SBhupesh Sharma			clock-names = "aux", "cfg_ahb", "refgen";
1984a1c86c68SBhupesh Sharma
1985a1c86c68SBhupesh Sharma			resets = <&gcc GCC_PCIE_1_PHY_BCR>;
1986a1c86c68SBhupesh Sharma			reset-names = "phy";
1987a1c86c68SBhupesh Sharma
1988a1c86c68SBhupesh Sharma			assigned-clocks = <&gcc GCC_PCIE1_PHY_REFGEN_CLK>;
1989a1c86c68SBhupesh Sharma			assigned-clock-rates = <100000000>;
1990a1c86c68SBhupesh Sharma
1991a1c86c68SBhupesh Sharma			status = "disabled";
1992a1c86c68SBhupesh Sharma
1993a1c86c68SBhupesh Sharma			pcie1_lane: phy@1c0e200 {
1994f6973229SKonrad Dybcio				reg = <0 0x01c0e200 0 0x170>, /* tx0 */
1995f6973229SKonrad Dybcio				      <0 0x01c0e400 0 0x200>, /* rx0 */
1996f6973229SKonrad Dybcio				      <0 0x01c0ea00 0 0x1f0>, /* pcs */
1997f6973229SKonrad Dybcio				      <0 0x01c0e600 0 0x170>, /* tx1 */
1998f6973229SKonrad Dybcio				      <0 0x01c0e800 0 0x200>, /* rx1 */
1999f6973229SKonrad Dybcio				      <0 0x01c0ee00 0 0xf4>; /* "pcs_com" same as pcs_misc? */
2000a1c86c68SBhupesh Sharma				clocks = <&gcc GCC_PCIE_1_PIPE_CLK>;
2001a1c86c68SBhupesh Sharma				clock-names = "pipe0";
2002a1c86c68SBhupesh Sharma
2003a1c86c68SBhupesh Sharma				#phy-cells = <0>;
2004a1c86c68SBhupesh Sharma				clock-output-names = "pcie_1_pipe_clk";
2005a1c86c68SBhupesh Sharma			};
2006a1c86c68SBhupesh Sharma		};
2007a1c86c68SBhupesh Sharma
20083834a2e9SVinod Koul		ufs_mem_hc: ufshc@1d84000 {
20093834a2e9SVinod Koul			compatible = "qcom,sm8150-ufshc", "qcom,ufshc",
20103834a2e9SVinod Koul				     "jedec,ufs-2.0";
201198aee1e3SBhupesh Sharma			reg = <0 0x01d84000 0 0x2500>,
201298aee1e3SBhupesh Sharma			      <0 0x01d90000 0 0x8000>;
201398aee1e3SBhupesh Sharma			reg-names = "std", "ice";
20143834a2e9SVinod Koul			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>;
20153834a2e9SVinod Koul			phys = <&ufs_mem_phy_lanes>;
20163834a2e9SVinod Koul			phy-names = "ufsphy";
20173834a2e9SVinod Koul			lanes-per-direction = <2>;
20183834a2e9SVinod Koul			#reset-cells = <1>;
20193834a2e9SVinod Koul			resets = <&gcc GCC_UFS_PHY_BCR>;
20203834a2e9SVinod Koul			reset-names = "rst";
20213834a2e9SVinod Koul
202248156232SJonathan Marek			iommus = <&apps_smmu 0x300 0>;
202348156232SJonathan Marek
20243834a2e9SVinod Koul			clock-names =
20253834a2e9SVinod Koul				"core_clk",
20263834a2e9SVinod Koul				"bus_aggr_clk",
20273834a2e9SVinod Koul				"iface_clk",
20283834a2e9SVinod Koul				"core_clk_unipro",
20293834a2e9SVinod Koul				"ref_clk",
20303834a2e9SVinod Koul				"tx_lane0_sync_clk",
20313834a2e9SVinod Koul				"rx_lane0_sync_clk",
203298aee1e3SBhupesh Sharma				"rx_lane1_sync_clk",
203398aee1e3SBhupesh Sharma				"ice_core_clk";
20343834a2e9SVinod Koul			clocks =
20353834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_AXI_CLK>,
20363834a2e9SVinod Koul				<&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>,
20373834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_AHB_CLK>,
20383834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>,
20393834a2e9SVinod Koul				<&rpmhcc RPMH_CXO_CLK>,
20403834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>,
20413834a2e9SVinod Koul				<&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>,
204298aee1e3SBhupesh Sharma				<&gcc GCC_UFS_PHY_RX_SYMBOL_1_CLK>,
204398aee1e3SBhupesh Sharma				<&gcc GCC_UFS_PHY_ICE_CORE_CLK>;
20443834a2e9SVinod Koul			freq-table-hz =
20453834a2e9SVinod Koul				<37500000 300000000>,
20463834a2e9SVinod Koul				<0 0>,
20473834a2e9SVinod Koul				<0 0>,
20483834a2e9SVinod Koul				<37500000 300000000>,
20493834a2e9SVinod Koul				<0 0>,
20503834a2e9SVinod Koul				<0 0>,
20513834a2e9SVinod Koul				<0 0>,
205298aee1e3SBhupesh Sharma				<0 0>,
205398aee1e3SBhupesh Sharma				<0 300000000>;
20543834a2e9SVinod Koul
20553834a2e9SVinod Koul			status = "disabled";
20563834a2e9SVinod Koul		};
20573834a2e9SVinod Koul
20583834a2e9SVinod Koul		ufs_mem_phy: phy@1d87000 {
20593834a2e9SVinod Koul			compatible = "qcom,sm8150-qmp-ufs-phy";
2060c79ec891SVinod Koul			reg = <0 0x01d87000 0 0x1c0>;
20613834a2e9SVinod Koul			#address-cells = <2>;
20623834a2e9SVinod Koul			#size-cells = <2>;
20633834a2e9SVinod Koul			ranges;
20643834a2e9SVinod Koul			clock-names = "ref",
20653834a2e9SVinod Koul				      "ref_aux";
20663834a2e9SVinod Koul			clocks = <&gcc GCC_UFS_MEM_CLKREF_CLK>,
20673834a2e9SVinod Koul				 <&gcc GCC_UFS_PHY_PHY_AUX_CLK>;
20683834a2e9SVinod Koul
2069fe75b0c4SBhupesh Sharma			power-domains = <&gcc UFS_PHY_GDSC>;
2070fe75b0c4SBhupesh Sharma
20713834a2e9SVinod Koul			resets = <&ufs_mem_hc 0>;
20723834a2e9SVinod Koul			reset-names = "ufsphy";
20733834a2e9SVinod Koul			status = "disabled";
20743834a2e9SVinod Koul
20751351512fSShawn Guo			ufs_mem_phy_lanes: phy@1d87400 {
207636a31b3aSJohan Hovold				reg = <0 0x01d87400 0 0x16c>,
207736a31b3aSJohan Hovold				      <0 0x01d87600 0 0x200>,
207836a31b3aSJohan Hovold				      <0 0x01d87c00 0 0x200>,
207936a31b3aSJohan Hovold				      <0 0x01d87800 0 0x16c>,
208036a31b3aSJohan Hovold				      <0 0x01d87a00 0 0x200>;
20813834a2e9SVinod Koul				#phy-cells = <0>;
20823834a2e9SVinod Koul			};
20833834a2e9SVinod Koul		};
20843834a2e9SVinod Koul
2085c752d491SKrzysztof Kozlowski		tcsr_mutex: hwlock@1f40000 {
2086c752d491SKrzysztof Kozlowski			compatible = "qcom,tcsr-mutex";
208786d7c946SKrzysztof Kozlowski			reg = <0x0 0x01f40000 0x0 0x20000>;
2088c752d491SKrzysztof Kozlowski			#hwlock-cells = <1>;
208986d7c946SKrzysztof Kozlowski		};
209086d7c946SKrzysztof Kozlowski
2091d0909bf4SJohan Hovold		tcsr_regs_1: syscon@1f60000 {
209286d7c946SKrzysztof Kozlowski			compatible = "qcom,sm8150-tcsr", "syscon";
209386d7c946SKrzysztof Kozlowski			reg = <0x0 0x01f60000 0x0 0x20000>;
2094d8cf9372SVinod Koul		};
2095d8cf9372SVinod Koul
209649076351SSibi Sankar		remoteproc_slpi: remoteproc@2400000 {
209749076351SSibi Sankar			compatible = "qcom,sm8150-slpi-pas";
209849076351SSibi Sankar			reg = <0x0 0x02400000 0x0 0x4040>;
209949076351SSibi Sankar
210049076351SSibi Sankar			interrupts-extended = <&intc GIC_SPI 494 IRQ_TYPE_EDGE_RISING>,
210149076351SSibi Sankar					      <&slpi_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
210249076351SSibi Sankar					      <&slpi_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
210349076351SSibi Sankar					      <&slpi_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
210449076351SSibi Sankar					      <&slpi_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
210549076351SSibi Sankar			interrupt-names = "wdog", "fatal", "ready",
210649076351SSibi Sankar					  "handover", "stop-ack";
210749076351SSibi Sankar
210849076351SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>;
210949076351SSibi Sankar			clock-names = "xo";
211049076351SSibi Sankar
2111a94ed9f3SKonrad Dybcio			power-domains = <&rpmhpd SM8150_LCX>,
2112a94ed9f3SKonrad Dybcio					<&rpmhpd SM8150_LMX>;
2113d9d327f6SSibi Sankar			power-domain-names = "lcx", "lmx";
211449076351SSibi Sankar
211549076351SSibi Sankar			memory-region = <&slpi_mem>;
211649076351SSibi Sankar
2117d9d327f6SSibi Sankar			qcom,qmp = <&aoss_qmp>;
2118d9d327f6SSibi Sankar
211949076351SSibi Sankar			qcom,smem-states = <&slpi_smp2p_out 0>;
212049076351SSibi Sankar			qcom,smem-state-names = "stop";
212149076351SSibi Sankar
212249076351SSibi Sankar			status = "disabled";
212349076351SSibi Sankar
212449076351SSibi Sankar			glink-edge {
212549076351SSibi Sankar				interrupts = <GIC_SPI 170 IRQ_TYPE_EDGE_RISING>;
212649076351SSibi Sankar				label = "dsps";
212749076351SSibi Sankar				qcom,remote-pid = <3>;
212849076351SSibi Sankar				mboxes = <&apss_shared 24>;
212981729330SBhupesh Sharma
213081729330SBhupesh Sharma				fastrpc {
213181729330SBhupesh Sharma					compatible = "qcom,fastrpc";
213281729330SBhupesh Sharma					qcom,glink-channels = "fastrpcglink-apps-dsp";
213381729330SBhupesh Sharma					label = "sdsp";
21348c8ce95bSJeya R					qcom,non-secure-domain;
213581729330SBhupesh Sharma					#address-cells = <1>;
213681729330SBhupesh Sharma					#size-cells = <0>;
213781729330SBhupesh Sharma
213881729330SBhupesh Sharma					compute-cb@1 {
213981729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
214081729330SBhupesh Sharma						reg = <1>;
214181729330SBhupesh Sharma						iommus = <&apps_smmu 0x05a1 0x0>;
214281729330SBhupesh Sharma					};
214381729330SBhupesh Sharma
214481729330SBhupesh Sharma					compute-cb@2 {
214581729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
214681729330SBhupesh Sharma						reg = <2>;
214781729330SBhupesh Sharma						iommus = <&apps_smmu 0x05a2 0x0>;
214881729330SBhupesh Sharma					};
214981729330SBhupesh Sharma
215081729330SBhupesh Sharma					compute-cb@3 {
215181729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
215281729330SBhupesh Sharma						reg = <3>;
215381729330SBhupesh Sharma						iommus = <&apps_smmu 0x05a3 0x0>;
215481729330SBhupesh Sharma						/* note: shared-cb = <4> in downstream */
215581729330SBhupesh Sharma					};
215681729330SBhupesh Sharma				};
215749076351SSibi Sankar			};
215849076351SSibi Sankar		};
215949076351SSibi Sankar
2160f30ac26dSJonathan Marek		gpu: gpu@2c00000 {
2161f30ac26dSJonathan Marek			/*
2162f30ac26dSJonathan Marek			 * note: the amd,imageon compatible makes it possible
2163f30ac26dSJonathan Marek			 * to use the drm/msm driver without the display node,
2164f30ac26dSJonathan Marek			 * make sure to remove it when display node is added
2165f30ac26dSJonathan Marek			 */
2166f30ac26dSJonathan Marek			compatible = "qcom,adreno-640.1",
2167f30ac26dSJonathan Marek				     "qcom,adreno",
2168f30ac26dSJonathan Marek				     "amd,imageon";
2169f30ac26dSJonathan Marek
2170f30ac26dSJonathan Marek			reg = <0 0x02c00000 0 0x40000>;
2171f30ac26dSJonathan Marek			reg-names = "kgsl_3d0_reg_memory";
2172f30ac26dSJonathan Marek
2173f30ac26dSJonathan Marek			interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>;
2174f30ac26dSJonathan Marek
2175f30ac26dSJonathan Marek			iommus = <&adreno_smmu 0 0x401>;
2176f30ac26dSJonathan Marek
2177f30ac26dSJonathan Marek			operating-points-v2 = <&gpu_opp_table>;
2178f30ac26dSJonathan Marek
2179f30ac26dSJonathan Marek			qcom,gmu = <&gmu>;
2180f30ac26dSJonathan Marek
2181b1dc3c6bSKonrad Dybcio			status = "disabled";
2182b1dc3c6bSKonrad Dybcio
2183f30ac26dSJonathan Marek			zap-shader {
2184f30ac26dSJonathan Marek				memory-region = <&gpu_mem>;
2185f30ac26dSJonathan Marek			};
2186f30ac26dSJonathan Marek
2187f30ac26dSJonathan Marek			/* note: downstream checks gpu binning for 675 Mhz */
2188f30ac26dSJonathan Marek			gpu_opp_table: opp-table {
2189f30ac26dSJonathan Marek				compatible = "operating-points-v2";
2190f30ac26dSJonathan Marek
2191f30ac26dSJonathan Marek				opp-675000000 {
2192f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <675000000>;
2193f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
2194f30ac26dSJonathan Marek				};
2195f30ac26dSJonathan Marek
2196f30ac26dSJonathan Marek				opp-585000000 {
2197f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <585000000>;
2198f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
2199f30ac26dSJonathan Marek				};
2200f30ac26dSJonathan Marek
2201f30ac26dSJonathan Marek				opp-499200000 {
2202f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <499200000>;
2203f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_SVS_L2>;
2204f30ac26dSJonathan Marek				};
2205f30ac26dSJonathan Marek
2206f30ac26dSJonathan Marek				opp-427000000 {
2207f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <427000000>;
2208f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
2209f30ac26dSJonathan Marek				};
2210f30ac26dSJonathan Marek
2211f30ac26dSJonathan Marek				opp-345000000 {
2212f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <345000000>;
2213f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
2214f30ac26dSJonathan Marek				};
2215f30ac26dSJonathan Marek
2216f30ac26dSJonathan Marek				opp-257000000 {
2217f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <257000000>;
2218f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
2219f30ac26dSJonathan Marek				};
2220f30ac26dSJonathan Marek			};
2221f30ac26dSJonathan Marek		};
2222f30ac26dSJonathan Marek
2223f30ac26dSJonathan Marek		gmu: gmu@2c6a000 {
2224f30ac26dSJonathan Marek			compatible = "qcom,adreno-gmu-640.1", "qcom,adreno-gmu";
2225f30ac26dSJonathan Marek
2226f30ac26dSJonathan Marek			reg = <0 0x02c6a000 0 0x30000>,
2227f30ac26dSJonathan Marek			      <0 0x0b290000 0 0x10000>,
2228f30ac26dSJonathan Marek			      <0 0x0b490000 0 0x10000>;
2229f30ac26dSJonathan Marek			reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq";
2230f30ac26dSJonathan Marek
2231f30ac26dSJonathan Marek			interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
2232f30ac26dSJonathan Marek				     <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
2233f30ac26dSJonathan Marek			interrupt-names = "hfi", "gmu";
2234f30ac26dSJonathan Marek
2235f1269916SJonathan Marek			clocks = <&gpucc GPU_CC_AHB_CLK>,
2236f1269916SJonathan Marek				 <&gpucc GPU_CC_CX_GMU_CLK>,
2237f1269916SJonathan Marek				 <&gpucc GPU_CC_CXO_CLK>,
2238f30ac26dSJonathan Marek				 <&gcc GCC_DDRSS_GPU_AXI_CLK>,
2239f30ac26dSJonathan Marek				 <&gcc GCC_GPU_MEMNOC_GFX_CLK>;
2240f30ac26dSJonathan Marek			clock-names = "ahb", "gmu", "cxo", "axi", "memnoc";
2241f30ac26dSJonathan Marek
2242f1269916SJonathan Marek			power-domains = <&gpucc GPU_CX_GDSC>,
2243f1269916SJonathan Marek					<&gpucc GPU_GX_GDSC>;
2244f30ac26dSJonathan Marek			power-domain-names = "cx", "gx";
2245f30ac26dSJonathan Marek
2246f30ac26dSJonathan Marek			iommus = <&adreno_smmu 5 0x400>;
2247f30ac26dSJonathan Marek
2248f30ac26dSJonathan Marek			operating-points-v2 = <&gmu_opp_table>;
2249f30ac26dSJonathan Marek
2250b1dc3c6bSKonrad Dybcio			status = "disabled";
2251b1dc3c6bSKonrad Dybcio
2252f30ac26dSJonathan Marek			gmu_opp_table: opp-table {
2253f30ac26dSJonathan Marek				compatible = "operating-points-v2";
2254f30ac26dSJonathan Marek
2255f30ac26dSJonathan Marek				opp-200000000 {
2256f30ac26dSJonathan Marek					opp-hz = /bits/ 64 <200000000>;
2257f30ac26dSJonathan Marek					opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
2258f30ac26dSJonathan Marek				};
2259f30ac26dSJonathan Marek			};
2260f30ac26dSJonathan Marek		};
2261f30ac26dSJonathan Marek
2262f30ac26dSJonathan Marek		gpucc: clock-controller@2c90000 {
2263f30ac26dSJonathan Marek			compatible = "qcom,sm8150-gpucc";
2264f30ac26dSJonathan Marek			reg = <0 0x02c90000 0 0x9000>;
2265f30ac26dSJonathan Marek			clocks = <&rpmhcc RPMH_CXO_CLK>,
2266f30ac26dSJonathan Marek				 <&gcc GCC_GPU_GPLL0_CLK_SRC>,
2267f30ac26dSJonathan Marek				 <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>;
2268f30ac26dSJonathan Marek			clock-names = "bi_tcxo",
2269f30ac26dSJonathan Marek				      "gcc_gpu_gpll0_clk_src",
2270f30ac26dSJonathan Marek				      "gcc_gpu_gpll0_div_clk_src";
2271f30ac26dSJonathan Marek			#clock-cells = <1>;
2272f30ac26dSJonathan Marek			#reset-cells = <1>;
2273f30ac26dSJonathan Marek			#power-domain-cells = <1>;
2274f30ac26dSJonathan Marek		};
2275f30ac26dSJonathan Marek
2276f30ac26dSJonathan Marek		adreno_smmu: iommu@2ca0000 {
22773e5c0025SKonrad Dybcio			compatible = "qcom,sm8150-smmu-500", "qcom,adreno-smmu",
22783e5c0025SKonrad Dybcio				     "qcom,smmu-500", "arm,mmu-500";
2279f30ac26dSJonathan Marek			reg = <0 0x02ca0000 0 0x10000>;
2280f30ac26dSJonathan Marek			#iommu-cells = <2>;
2281f30ac26dSJonathan Marek			#global-interrupts = <1>;
2282f30ac26dSJonathan Marek			interrupts = <GIC_SPI 674 IRQ_TYPE_LEVEL_HIGH>,
2283f30ac26dSJonathan Marek				<GIC_SPI 681 IRQ_TYPE_LEVEL_HIGH>,
2284f30ac26dSJonathan Marek				<GIC_SPI 682 IRQ_TYPE_LEVEL_HIGH>,
2285f30ac26dSJonathan Marek				<GIC_SPI 683 IRQ_TYPE_LEVEL_HIGH>,
2286f30ac26dSJonathan Marek				<GIC_SPI 684 IRQ_TYPE_LEVEL_HIGH>,
2287f30ac26dSJonathan Marek				<GIC_SPI 685 IRQ_TYPE_LEVEL_HIGH>,
2288f30ac26dSJonathan Marek				<GIC_SPI 686 IRQ_TYPE_LEVEL_HIGH>,
2289f30ac26dSJonathan Marek				<GIC_SPI 687 IRQ_TYPE_LEVEL_HIGH>,
2290f30ac26dSJonathan Marek				<GIC_SPI 688 IRQ_TYPE_LEVEL_HIGH>;
2291f1269916SJonathan Marek			clocks = <&gpucc GPU_CC_AHB_CLK>,
2292f30ac26dSJonathan Marek				 <&gcc GCC_GPU_MEMNOC_GFX_CLK>,
2293f30ac26dSJonathan Marek				 <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>;
2294f30ac26dSJonathan Marek			clock-names = "ahb", "bus", "iface";
2295f30ac26dSJonathan Marek
2296f1269916SJonathan Marek			power-domains = <&gpucc GPU_CX_GDSC>;
2297f30ac26dSJonathan Marek		};
2298f30ac26dSJonathan Marek
2299e13c6d14SVinod Koul		tlmm: pinctrl@3100000 {
2300e13c6d14SVinod Koul			compatible = "qcom,sm8150-pinctrl";
2301e13c6d14SVinod Koul			reg = <0x0 0x03100000 0x0 0x300000>,
2302e13c6d14SVinod Koul			      <0x0 0x03500000 0x0 0x300000>,
2303e13c6d14SVinod Koul			      <0x0 0x03900000 0x0 0x300000>,
2304e13c6d14SVinod Koul			      <0x0 0x03D00000 0x0 0x300000>;
2305e13c6d14SVinod Koul			reg-names = "west", "east", "north", "south";
2306e13c6d14SVinod Koul			interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
2307de3abdf3SShawn Guo			gpio-ranges = <&tlmm 0 0 176>;
2308e13c6d14SVinod Koul			gpio-controller;
2309e13c6d14SVinod Koul			#gpio-cells = <2>;
2310e13c6d14SVinod Koul			interrupt-controller;
2311e13c6d14SVinod Koul			#interrupt-cells = <2>;
23126127d8e4SBhupesh Sharma			wakeup-parent = <&pdc>;
231381bee695SCaleb Connolly
2314028fe09cSKrzysztof Kozlowski			qup_i2c0_default: qup-i2c0-default-state {
231581bee695SCaleb Connolly				pins = "gpio0", "gpio1";
231681bee695SCaleb Connolly				function = "qup0";
231781bee695SCaleb Connolly				drive-strength = <0x02>;
231881bee695SCaleb Connolly				bias-disable;
231981bee695SCaleb Connolly			};
232081bee695SCaleb Connolly
2321028fe09cSKrzysztof Kozlowski			qup_spi0_default: qup-spi0-default-state {
2322129e1c96SFelipe Balbi				pins = "gpio0", "gpio1", "gpio2", "gpio3";
2323129e1c96SFelipe Balbi				function = "qup0";
2324129e1c96SFelipe Balbi				drive-strength = <6>;
2325129e1c96SFelipe Balbi				bias-disable;
2326129e1c96SFelipe Balbi			};
2327129e1c96SFelipe Balbi
2328028fe09cSKrzysztof Kozlowski			qup_i2c1_default: qup-i2c1-default-state {
232981bee695SCaleb Connolly				pins = "gpio114", "gpio115";
233081bee695SCaleb Connolly				function = "qup1";
2331028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
233281bee695SCaleb Connolly				bias-disable;
233381bee695SCaleb Connolly			};
233481bee695SCaleb Connolly
2335028fe09cSKrzysztof Kozlowski			qup_spi1_default: qup-spi1-default-state {
2336129e1c96SFelipe Balbi				pins = "gpio114", "gpio115", "gpio116", "gpio117";
2337129e1c96SFelipe Balbi				function = "qup1";
2338129e1c96SFelipe Balbi				drive-strength = <6>;
2339129e1c96SFelipe Balbi				bias-disable;
2340129e1c96SFelipe Balbi			};
2341129e1c96SFelipe Balbi
2342028fe09cSKrzysztof Kozlowski			qup_i2c2_default: qup-i2c2-default-state {
234381bee695SCaleb Connolly				pins = "gpio126", "gpio127";
234481bee695SCaleb Connolly				function = "qup2";
2345028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
234681bee695SCaleb Connolly				bias-disable;
234781bee695SCaleb Connolly			};
234881bee695SCaleb Connolly
2349028fe09cSKrzysztof Kozlowski			qup_spi2_default: qup-spi2-default-state {
2350129e1c96SFelipe Balbi				pins = "gpio126", "gpio127", "gpio128", "gpio129";
2351129e1c96SFelipe Balbi				function = "qup2";
2352129e1c96SFelipe Balbi				drive-strength = <6>;
2353129e1c96SFelipe Balbi				bias-disable;
2354129e1c96SFelipe Balbi			};
2355129e1c96SFelipe Balbi
2356028fe09cSKrzysztof Kozlowski			qup_i2c3_default: qup-i2c3-default-state {
235781bee695SCaleb Connolly				pins = "gpio144", "gpio145";
235881bee695SCaleb Connolly				function = "qup3";
2359028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
236081bee695SCaleb Connolly				bias-disable;
236181bee695SCaleb Connolly			};
236281bee695SCaleb Connolly
2363028fe09cSKrzysztof Kozlowski			qup_spi3_default: qup-spi3-default-state {
2364129e1c96SFelipe Balbi				pins = "gpio144", "gpio145", "gpio146", "gpio147";
2365129e1c96SFelipe Balbi				function = "qup3";
2366129e1c96SFelipe Balbi				drive-strength = <6>;
2367129e1c96SFelipe Balbi				bias-disable;
2368129e1c96SFelipe Balbi			};
2369129e1c96SFelipe Balbi
2370028fe09cSKrzysztof Kozlowski			qup_i2c4_default: qup-i2c4-default-state {
237181bee695SCaleb Connolly				pins = "gpio51", "gpio52";
237281bee695SCaleb Connolly				function = "qup4";
2373028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
237481bee695SCaleb Connolly				bias-disable;
237581bee695SCaleb Connolly			};
237681bee695SCaleb Connolly
2377028fe09cSKrzysztof Kozlowski			qup_spi4_default: qup-spi4-default-state {
2378129e1c96SFelipe Balbi				pins = "gpio51", "gpio52", "gpio53", "gpio54";
2379129e1c96SFelipe Balbi				function = "qup4";
2380129e1c96SFelipe Balbi				drive-strength = <6>;
2381129e1c96SFelipe Balbi				bias-disable;
2382129e1c96SFelipe Balbi			};
2383129e1c96SFelipe Balbi
2384028fe09cSKrzysztof Kozlowski			qup_i2c5_default: qup-i2c5-default-state {
238581bee695SCaleb Connolly				pins = "gpio121", "gpio122";
238681bee695SCaleb Connolly				function = "qup5";
2387028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
238881bee695SCaleb Connolly				bias-disable;
238981bee695SCaleb Connolly			};
239081bee695SCaleb Connolly
2391028fe09cSKrzysztof Kozlowski			qup_spi5_default: qup-spi5-default-state {
2392129e1c96SFelipe Balbi				pins = "gpio119", "gpio120", "gpio121", "gpio122";
2393129e1c96SFelipe Balbi				function = "qup5";
2394129e1c96SFelipe Balbi				drive-strength = <6>;
2395129e1c96SFelipe Balbi				bias-disable;
2396129e1c96SFelipe Balbi			};
2397129e1c96SFelipe Balbi
2398028fe09cSKrzysztof Kozlowski			qup_i2c6_default: qup-i2c6-default-state {
239981bee695SCaleb Connolly				pins = "gpio6", "gpio7";
240081bee695SCaleb Connolly				function = "qup6";
2401028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
240281bee695SCaleb Connolly				bias-disable;
240381bee695SCaleb Connolly			};
240481bee695SCaleb Connolly
2405028fe09cSKrzysztof Kozlowski			qup_spi6_default: qup-spi6_default-state {
2406129e1c96SFelipe Balbi				pins = "gpio4", "gpio5", "gpio6", "gpio7";
2407129e1c96SFelipe Balbi				function = "qup6";
2408129e1c96SFelipe Balbi				drive-strength = <6>;
2409129e1c96SFelipe Balbi				bias-disable;
2410129e1c96SFelipe Balbi			};
2411129e1c96SFelipe Balbi
2412028fe09cSKrzysztof Kozlowski			qup_i2c7_default: qup-i2c7-default-state {
241381bee695SCaleb Connolly				pins = "gpio98", "gpio99";
241481bee695SCaleb Connolly				function = "qup7";
2415028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
241681bee695SCaleb Connolly				bias-disable;
241781bee695SCaleb Connolly			};
241881bee695SCaleb Connolly
2419028fe09cSKrzysztof Kozlowski			qup_spi7_default: qup-spi7_default-state {
2420129e1c96SFelipe Balbi				pins = "gpio98", "gpio99", "gpio100", "gpio101";
2421129e1c96SFelipe Balbi				function = "qup7";
2422129e1c96SFelipe Balbi				drive-strength = <6>;
2423129e1c96SFelipe Balbi				bias-disable;
2424129e1c96SFelipe Balbi			};
2425129e1c96SFelipe Balbi
2426028fe09cSKrzysztof Kozlowski			qup_i2c8_default: qup-i2c8-default-state {
242781bee695SCaleb Connolly				pins = "gpio88", "gpio89";
242881bee695SCaleb Connolly				function = "qup8";
2429028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
243081bee695SCaleb Connolly				bias-disable;
243181bee695SCaleb Connolly			};
243281bee695SCaleb Connolly
2433028fe09cSKrzysztof Kozlowski			qup_spi8_default: qup-spi8-default-state {
2434129e1c96SFelipe Balbi				pins = "gpio88", "gpio89", "gpio90", "gpio91";
2435129e1c96SFelipe Balbi				function = "qup8";
2436129e1c96SFelipe Balbi				drive-strength = <6>;
2437129e1c96SFelipe Balbi				bias-disable;
2438129e1c96SFelipe Balbi			};
2439129e1c96SFelipe Balbi
2440028fe09cSKrzysztof Kozlowski			qup_i2c9_default: qup-i2c9-default-state {
244181bee695SCaleb Connolly				pins = "gpio39", "gpio40";
244281bee695SCaleb Connolly				function = "qup9";
2443028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
244481bee695SCaleb Connolly				bias-disable;
244581bee695SCaleb Connolly			};
244681bee695SCaleb Connolly
2447028fe09cSKrzysztof Kozlowski			qup_spi9_default: qup-spi9-default-state {
2448129e1c96SFelipe Balbi				pins = "gpio39", "gpio40", "gpio41", "gpio42";
2449129e1c96SFelipe Balbi				function = "qup9";
2450129e1c96SFelipe Balbi				drive-strength = <6>;
2451129e1c96SFelipe Balbi				bias-disable;
2452129e1c96SFelipe Balbi			};
2453129e1c96SFelipe Balbi
245410d900a8SBartosz Golaszewski			qup_uart9_default: qup-uart9-default-state {
245510d900a8SBartosz Golaszewski				pins = "gpio41", "gpio42";
245610d900a8SBartosz Golaszewski				function = "qup9";
245710d900a8SBartosz Golaszewski				drive-strength = <2>;
245810d900a8SBartosz Golaszewski				bias-disable;
245910d900a8SBartosz Golaszewski			};
246010d900a8SBartosz Golaszewski
2461028fe09cSKrzysztof Kozlowski			qup_i2c10_default: qup-i2c10-default-state {
246281bee695SCaleb Connolly				pins = "gpio9", "gpio10";
246381bee695SCaleb Connolly				function = "qup10";
2464028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
246581bee695SCaleb Connolly				bias-disable;
246681bee695SCaleb Connolly			};
246781bee695SCaleb Connolly
2468028fe09cSKrzysztof Kozlowski			qup_spi10_default: qup-spi10-default-state {
2469129e1c96SFelipe Balbi				pins = "gpio9", "gpio10", "gpio11", "gpio12";
2470129e1c96SFelipe Balbi				function = "qup10";
2471129e1c96SFelipe Balbi				drive-strength = <6>;
2472129e1c96SFelipe Balbi				bias-disable;
2473129e1c96SFelipe Balbi			};
2474129e1c96SFelipe Balbi
2475028fe09cSKrzysztof Kozlowski			qup_i2c11_default: qup-i2c11-default-state {
247681bee695SCaleb Connolly				pins = "gpio94", "gpio95";
247781bee695SCaleb Connolly				function = "qup11";
2478028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
247981bee695SCaleb Connolly				bias-disable;
248081bee695SCaleb Connolly			};
248181bee695SCaleb Connolly
2482028fe09cSKrzysztof Kozlowski			qup_spi11_default: qup-spi11-default-state {
2483129e1c96SFelipe Balbi				pins = "gpio92", "gpio93", "gpio94", "gpio95";
2484129e1c96SFelipe Balbi				function = "qup11";
2485129e1c96SFelipe Balbi				drive-strength = <6>;
2486129e1c96SFelipe Balbi				bias-disable;
2487129e1c96SFelipe Balbi			};
2488129e1c96SFelipe Balbi
2489028fe09cSKrzysztof Kozlowski			qup_i2c12_default: qup-i2c12-default-state {
249081bee695SCaleb Connolly				pins = "gpio83", "gpio84";
249181bee695SCaleb Connolly				function = "qup12";
2492028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
249381bee695SCaleb Connolly				bias-disable;
249481bee695SCaleb Connolly			};
249581bee695SCaleb Connolly
2496028fe09cSKrzysztof Kozlowski			qup_spi12_default: qup-spi12-default-state {
2497129e1c96SFelipe Balbi				pins = "gpio83", "gpio84", "gpio85", "gpio86";
2498129e1c96SFelipe Balbi				function = "qup12";
2499129e1c96SFelipe Balbi				drive-strength = <6>;
2500129e1c96SFelipe Balbi				bias-disable;
2501129e1c96SFelipe Balbi			};
2502129e1c96SFelipe Balbi
2503028fe09cSKrzysztof Kozlowski			qup_i2c13_default: qup-i2c13-default-state {
250481bee695SCaleb Connolly				pins = "gpio43", "gpio44";
250581bee695SCaleb Connolly				function = "qup13";
2506028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
250781bee695SCaleb Connolly				bias-disable;
250881bee695SCaleb Connolly			};
250981bee695SCaleb Connolly
2510028fe09cSKrzysztof Kozlowski			qup_spi13_default: qup-spi13-default-state {
2511129e1c96SFelipe Balbi				pins = "gpio43", "gpio44", "gpio45", "gpio46";
2512129e1c96SFelipe Balbi				function = "qup13";
2513129e1c96SFelipe Balbi				drive-strength = <6>;
2514129e1c96SFelipe Balbi				bias-disable;
2515129e1c96SFelipe Balbi			};
2516129e1c96SFelipe Balbi
2517028fe09cSKrzysztof Kozlowski			qup_i2c14_default: qup-i2c14-default-state {
251881bee695SCaleb Connolly				pins = "gpio47", "gpio48";
251981bee695SCaleb Connolly				function = "qup14";
2520028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
252181bee695SCaleb Connolly				bias-disable;
252281bee695SCaleb Connolly			};
252381bee695SCaleb Connolly
2524028fe09cSKrzysztof Kozlowski			qup_spi14_default: qup-spi14-default-state {
2525129e1c96SFelipe Balbi				pins = "gpio47", "gpio48", "gpio49", "gpio50";
2526129e1c96SFelipe Balbi				function = "qup14";
2527129e1c96SFelipe Balbi				drive-strength = <6>;
2528129e1c96SFelipe Balbi				bias-disable;
2529129e1c96SFelipe Balbi			};
2530129e1c96SFelipe Balbi
2531028fe09cSKrzysztof Kozlowski			qup_i2c15_default: qup-i2c15-default-state {
253281bee695SCaleb Connolly				pins = "gpio27", "gpio28";
253381bee695SCaleb Connolly				function = "qup15";
2534028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
253581bee695SCaleb Connolly				bias-disable;
253681bee695SCaleb Connolly			};
253781bee695SCaleb Connolly
2538028fe09cSKrzysztof Kozlowski			qup_spi15_default: qup-spi15-default-state {
2539129e1c96SFelipe Balbi				pins = "gpio27", "gpio28", "gpio29", "gpio30";
2540129e1c96SFelipe Balbi				function = "qup15";
2541129e1c96SFelipe Balbi				drive-strength = <6>;
2542129e1c96SFelipe Balbi				bias-disable;
2543129e1c96SFelipe Balbi			};
2544129e1c96SFelipe Balbi
2545028fe09cSKrzysztof Kozlowski			qup_i2c16_default: qup-i2c16-default-state {
254681bee695SCaleb Connolly				pins = "gpio86", "gpio85";
254781bee695SCaleb Connolly				function = "qup16";
2548028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
254981bee695SCaleb Connolly				bias-disable;
255081bee695SCaleb Connolly			};
255181bee695SCaleb Connolly
2552028fe09cSKrzysztof Kozlowski			qup_spi16_default: qup-spi16-default-state {
2553129e1c96SFelipe Balbi				pins = "gpio83", "gpio84", "gpio85", "gpio86";
2554129e1c96SFelipe Balbi				function = "qup16";
2555129e1c96SFelipe Balbi				drive-strength = <6>;
2556129e1c96SFelipe Balbi				bias-disable;
2557129e1c96SFelipe Balbi			};
2558129e1c96SFelipe Balbi
2559028fe09cSKrzysztof Kozlowski			qup_i2c17_default: qup-i2c17-default-state {
256081bee695SCaleb Connolly				pins = "gpio55", "gpio56";
256181bee695SCaleb Connolly				function = "qup17";
2562028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
256381bee695SCaleb Connolly				bias-disable;
256481bee695SCaleb Connolly			};
256581bee695SCaleb Connolly
2566028fe09cSKrzysztof Kozlowski			qup_spi17_default: qup-spi17-default-state {
2567129e1c96SFelipe Balbi				pins = "gpio55", "gpio56", "gpio57", "gpio58";
2568129e1c96SFelipe Balbi				function = "qup17";
2569129e1c96SFelipe Balbi				drive-strength = <6>;
2570129e1c96SFelipe Balbi				bias-disable;
2571129e1c96SFelipe Balbi			};
2572129e1c96SFelipe Balbi
2573028fe09cSKrzysztof Kozlowski			qup_i2c18_default: qup-i2c18-default-state {
257481bee695SCaleb Connolly				pins = "gpio23", "gpio24";
257581bee695SCaleb Connolly				function = "qup18";
2576028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
257781bee695SCaleb Connolly				bias-disable;
257881bee695SCaleb Connolly			};
257981bee695SCaleb Connolly
2580028fe09cSKrzysztof Kozlowski			qup_spi18_default: qup-spi18-default-state {
2581129e1c96SFelipe Balbi				pins = "gpio23", "gpio24", "gpio25", "gpio26";
2582129e1c96SFelipe Balbi				function = "qup18";
2583129e1c96SFelipe Balbi				drive-strength = <6>;
2584129e1c96SFelipe Balbi				bias-disable;
2585129e1c96SFelipe Balbi			};
2586129e1c96SFelipe Balbi
2587028fe09cSKrzysztof Kozlowski			qup_i2c19_default: qup-i2c19-default-state {
258881bee695SCaleb Connolly				pins = "gpio57", "gpio58";
258981bee695SCaleb Connolly				function = "qup19";
2590028fe09cSKrzysztof Kozlowski				drive-strength = <2>;
259181bee695SCaleb Connolly				bias-disable;
259281bee695SCaleb Connolly			};
2593129e1c96SFelipe Balbi
2594028fe09cSKrzysztof Kozlowski			qup_spi19_default: qup-spi19-default-state {
2595129e1c96SFelipe Balbi				pins = "gpio55", "gpio56", "gpio57", "gpio58";
2596129e1c96SFelipe Balbi				function = "qup19";
2597129e1c96SFelipe Balbi				drive-strength = <6>;
2598129e1c96SFelipe Balbi				bias-disable;
2599129e1c96SFelipe Balbi			};
2600a1c86c68SBhupesh Sharma
2601028fe09cSKrzysztof Kozlowski			pcie0_default_state: pcie0-default-state {
2602028fe09cSKrzysztof Kozlowski				perst-pins {
2603a1c86c68SBhupesh Sharma					pins = "gpio35";
2604a1c86c68SBhupesh Sharma					function = "gpio";
2605a1c86c68SBhupesh Sharma					drive-strength = <2>;
2606a1c86c68SBhupesh Sharma					bias-pull-down;
2607a1c86c68SBhupesh Sharma				};
2608a1c86c68SBhupesh Sharma
2609028fe09cSKrzysztof Kozlowski				clkreq-pins {
2610a1c86c68SBhupesh Sharma					pins = "gpio36";
2611a1c86c68SBhupesh Sharma					function = "pci_e0";
2612a1c86c68SBhupesh Sharma					drive-strength = <2>;
2613a1c86c68SBhupesh Sharma					bias-pull-up;
2614a1c86c68SBhupesh Sharma				};
2615a1c86c68SBhupesh Sharma
2616028fe09cSKrzysztof Kozlowski				wake-pins {
2617a1c86c68SBhupesh Sharma					pins = "gpio37";
2618a1c86c68SBhupesh Sharma					function = "gpio";
2619a1c86c68SBhupesh Sharma					drive-strength = <2>;
2620a1c86c68SBhupesh Sharma					bias-pull-up;
2621a1c86c68SBhupesh Sharma				};
2622a1c86c68SBhupesh Sharma			};
2623a1c86c68SBhupesh Sharma
2624028fe09cSKrzysztof Kozlowski			pcie1_default_state: pcie1-default-state {
2625028fe09cSKrzysztof Kozlowski				perst-pins {
2626a1c86c68SBhupesh Sharma					pins = "gpio102";
2627a1c86c68SBhupesh Sharma					function = "gpio";
2628a1c86c68SBhupesh Sharma					drive-strength = <2>;
2629a1c86c68SBhupesh Sharma					bias-pull-down;
2630a1c86c68SBhupesh Sharma				};
2631a1c86c68SBhupesh Sharma
2632028fe09cSKrzysztof Kozlowski				clkreq-pins {
2633a1c86c68SBhupesh Sharma					pins = "gpio103";
2634a1c86c68SBhupesh Sharma					function = "pci_e1";
2635a1c86c68SBhupesh Sharma					drive-strength = <2>;
2636a1c86c68SBhupesh Sharma					bias-pull-up;
2637a1c86c68SBhupesh Sharma				};
2638a1c86c68SBhupesh Sharma
2639028fe09cSKrzysztof Kozlowski				wake-pins {
2640a1c86c68SBhupesh Sharma					pins = "gpio104";
2641a1c86c68SBhupesh Sharma					function = "gpio";
2642a1c86c68SBhupesh Sharma					drive-strength = <2>;
2643a1c86c68SBhupesh Sharma					bias-pull-up;
2644a1c86c68SBhupesh Sharma				};
2645a1c86c68SBhupesh Sharma			};
2646e13c6d14SVinod Koul		};
2647e13c6d14SVinod Koul
264849076351SSibi Sankar		remoteproc_mpss: remoteproc@4080000 {
264949076351SSibi Sankar			compatible = "qcom,sm8150-mpss-pas";
265049076351SSibi Sankar			reg = <0x0 0x04080000 0x0 0x4040>;
265149076351SSibi Sankar
265249076351SSibi Sankar			interrupts-extended = <&intc GIC_SPI 266 IRQ_TYPE_EDGE_RISING>,
265349076351SSibi Sankar					      <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
265449076351SSibi Sankar					      <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
265549076351SSibi Sankar					      <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
265649076351SSibi Sankar					      <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
265749076351SSibi Sankar					      <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
265849076351SSibi Sankar			interrupt-names = "wdog", "fatal", "ready", "handover",
265949076351SSibi Sankar					  "stop-ack", "shutdown-ack";
266049076351SSibi Sankar
266149076351SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>;
266249076351SSibi Sankar			clock-names = "xo";
266349076351SSibi Sankar
2664a94ed9f3SKonrad Dybcio			power-domains = <&rpmhpd SM8150_CX>,
2665a94ed9f3SKonrad Dybcio					<&rpmhpd SM8150_MSS>;
2666d9d327f6SSibi Sankar			power-domain-names = "cx", "mss";
266749076351SSibi Sankar
266849076351SSibi Sankar			memory-region = <&mpss_mem>;
266949076351SSibi Sankar
2670d9d327f6SSibi Sankar			qcom,qmp = <&aoss_qmp>;
2671d9d327f6SSibi Sankar
267249076351SSibi Sankar			qcom,smem-states = <&modem_smp2p_out 0>;
267349076351SSibi Sankar			qcom,smem-state-names = "stop";
267449076351SSibi Sankar
2675b1dc3c6bSKonrad Dybcio			status = "disabled";
2676b1dc3c6bSKonrad Dybcio
267749076351SSibi Sankar			glink-edge {
267849076351SSibi Sankar				interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>;
267949076351SSibi Sankar				label = "modem";
268049076351SSibi Sankar				qcom,remote-pid = <1>;
268149076351SSibi Sankar				mboxes = <&apss_shared 12>;
268249076351SSibi Sankar			};
268349076351SSibi Sankar		};
268449076351SSibi Sankar
268524244cefSSai Prakash Ranjan		stm@6002000 {
268624244cefSSai Prakash Ranjan			compatible = "arm,coresight-stm", "arm,primecell";
268724244cefSSai Prakash Ranjan			reg = <0 0x06002000 0 0x1000>,
268824244cefSSai Prakash Ranjan			      <0 0x16280000 0 0x180000>;
268924244cefSSai Prakash Ranjan			reg-names = "stm-base", "stm-stimulus-base";
269024244cefSSai Prakash Ranjan
269124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
269224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
269324244cefSSai Prakash Ranjan
269424244cefSSai Prakash Ranjan			out-ports {
269524244cefSSai Prakash Ranjan				port {
269624244cefSSai Prakash Ranjan					stm_out: endpoint {
269724244cefSSai Prakash Ranjan						remote-endpoint = <&funnel0_in7>;
269824244cefSSai Prakash Ranjan					};
269924244cefSSai Prakash Ranjan				};
270024244cefSSai Prakash Ranjan			};
270124244cefSSai Prakash Ranjan		};
270224244cefSSai Prakash Ranjan
270324244cefSSai Prakash Ranjan		funnel@6041000 {
270424244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
270524244cefSSai Prakash Ranjan			reg = <0 0x06041000 0 0x1000>;
270624244cefSSai Prakash Ranjan
270724244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
270824244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
270924244cefSSai Prakash Ranjan
271024244cefSSai Prakash Ranjan			out-ports {
271124244cefSSai Prakash Ranjan				port {
271224244cefSSai Prakash Ranjan					funnel0_out: endpoint {
271324244cefSSai Prakash Ranjan						remote-endpoint = <&merge_funnel_in0>;
271424244cefSSai Prakash Ranjan					};
271524244cefSSai Prakash Ranjan				};
271624244cefSSai Prakash Ranjan			};
271724244cefSSai Prakash Ranjan
271824244cefSSai Prakash Ranjan			in-ports {
271924244cefSSai Prakash Ranjan				#address-cells = <1>;
272024244cefSSai Prakash Ranjan				#size-cells = <0>;
272124244cefSSai Prakash Ranjan
272224244cefSSai Prakash Ranjan				port@7 {
272324244cefSSai Prakash Ranjan					reg = <7>;
272424244cefSSai Prakash Ranjan					funnel0_in7: endpoint {
272524244cefSSai Prakash Ranjan						remote-endpoint = <&stm_out>;
272624244cefSSai Prakash Ranjan					};
272724244cefSSai Prakash Ranjan				};
272824244cefSSai Prakash Ranjan			};
272924244cefSSai Prakash Ranjan		};
273024244cefSSai Prakash Ranjan
273124244cefSSai Prakash Ranjan		funnel@6042000 {
273224244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
273324244cefSSai Prakash Ranjan			reg = <0 0x06042000 0 0x1000>;
273424244cefSSai Prakash Ranjan
273524244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
273624244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
273724244cefSSai Prakash Ranjan
273824244cefSSai Prakash Ranjan			out-ports {
273924244cefSSai Prakash Ranjan				port {
274024244cefSSai Prakash Ranjan					funnel1_out: endpoint {
274124244cefSSai Prakash Ranjan						remote-endpoint = <&merge_funnel_in1>;
274224244cefSSai Prakash Ranjan					};
274324244cefSSai Prakash Ranjan				};
274424244cefSSai Prakash Ranjan			};
274524244cefSSai Prakash Ranjan
274624244cefSSai Prakash Ranjan			in-ports {
274724244cefSSai Prakash Ranjan				#address-cells = <1>;
274824244cefSSai Prakash Ranjan				#size-cells = <0>;
274924244cefSSai Prakash Ranjan
275024244cefSSai Prakash Ranjan				port@4 {
275124244cefSSai Prakash Ranjan					reg = <4>;
275224244cefSSai Prakash Ranjan					funnel1_in4: endpoint {
275324244cefSSai Prakash Ranjan						remote-endpoint = <&swao_replicator_out>;
275424244cefSSai Prakash Ranjan					};
275524244cefSSai Prakash Ranjan				};
275624244cefSSai Prakash Ranjan			};
275724244cefSSai Prakash Ranjan		};
275824244cefSSai Prakash Ranjan
275924244cefSSai Prakash Ranjan		funnel@6043000 {
276024244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
276124244cefSSai Prakash Ranjan			reg = <0 0x06043000 0 0x1000>;
276224244cefSSai Prakash Ranjan
276324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
276424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
276524244cefSSai Prakash Ranjan
276624244cefSSai Prakash Ranjan			out-ports {
276724244cefSSai Prakash Ranjan				port {
276824244cefSSai Prakash Ranjan					funnel2_out: endpoint {
276924244cefSSai Prakash Ranjan						remote-endpoint = <&merge_funnel_in2>;
277024244cefSSai Prakash Ranjan					};
277124244cefSSai Prakash Ranjan				};
277224244cefSSai Prakash Ranjan			};
277324244cefSSai Prakash Ranjan
277424244cefSSai Prakash Ranjan			in-ports {
277524244cefSSai Prakash Ranjan				#address-cells = <1>;
277624244cefSSai Prakash Ranjan				#size-cells = <0>;
277724244cefSSai Prakash Ranjan
277824244cefSSai Prakash Ranjan				port@2 {
277924244cefSSai Prakash Ranjan					reg = <2>;
278024244cefSSai Prakash Ranjan					funnel2_in2: endpoint {
278124244cefSSai Prakash Ranjan						remote-endpoint = <&apss_merge_funnel_out>;
278224244cefSSai Prakash Ranjan					};
278324244cefSSai Prakash Ranjan				};
278424244cefSSai Prakash Ranjan			};
278524244cefSSai Prakash Ranjan		};
278624244cefSSai Prakash Ranjan
278724244cefSSai Prakash Ranjan		funnel@6045000 {
278824244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
278924244cefSSai Prakash Ranjan			reg = <0 0x06045000 0 0x1000>;
279024244cefSSai Prakash Ranjan
279124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
279224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
279324244cefSSai Prakash Ranjan
279424244cefSSai Prakash Ranjan			out-ports {
279524244cefSSai Prakash Ranjan				port {
279624244cefSSai Prakash Ranjan					merge_funnel_out: endpoint {
279724244cefSSai Prakash Ranjan						remote-endpoint = <&etf_in>;
279824244cefSSai Prakash Ranjan					};
279924244cefSSai Prakash Ranjan				};
280024244cefSSai Prakash Ranjan			};
280124244cefSSai Prakash Ranjan
280224244cefSSai Prakash Ranjan			in-ports {
280324244cefSSai Prakash Ranjan				#address-cells = <1>;
280424244cefSSai Prakash Ranjan				#size-cells = <0>;
280524244cefSSai Prakash Ranjan
280624244cefSSai Prakash Ranjan				port@0 {
280724244cefSSai Prakash Ranjan					reg = <0>;
280824244cefSSai Prakash Ranjan					merge_funnel_in0: endpoint {
280924244cefSSai Prakash Ranjan						remote-endpoint = <&funnel0_out>;
281024244cefSSai Prakash Ranjan					};
281124244cefSSai Prakash Ranjan				};
281224244cefSSai Prakash Ranjan
281324244cefSSai Prakash Ranjan				port@1 {
281424244cefSSai Prakash Ranjan					reg = <1>;
281524244cefSSai Prakash Ranjan					merge_funnel_in1: endpoint {
281624244cefSSai Prakash Ranjan						remote-endpoint = <&funnel1_out>;
281724244cefSSai Prakash Ranjan					};
281824244cefSSai Prakash Ranjan				};
281924244cefSSai Prakash Ranjan
282024244cefSSai Prakash Ranjan				port@2 {
282124244cefSSai Prakash Ranjan					reg = <2>;
282224244cefSSai Prakash Ranjan					merge_funnel_in2: endpoint {
282324244cefSSai Prakash Ranjan						remote-endpoint = <&funnel2_out>;
282424244cefSSai Prakash Ranjan					};
282524244cefSSai Prakash Ranjan				};
282624244cefSSai Prakash Ranjan			};
282724244cefSSai Prakash Ranjan		};
282824244cefSSai Prakash Ranjan
282924244cefSSai Prakash Ranjan		replicator@6046000 {
283024244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
283124244cefSSai Prakash Ranjan			reg = <0 0x06046000 0 0x1000>;
283224244cefSSai Prakash Ranjan
283324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
283424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
283524244cefSSai Prakash Ranjan
283624244cefSSai Prakash Ranjan			out-ports {
283724244cefSSai Prakash Ranjan				#address-cells = <1>;
283824244cefSSai Prakash Ranjan				#size-cells = <0>;
283924244cefSSai Prakash Ranjan
284024244cefSSai Prakash Ranjan				port@0 {
284124244cefSSai Prakash Ranjan					reg = <0>;
284224244cefSSai Prakash Ranjan					replicator_out0: endpoint {
284324244cefSSai Prakash Ranjan						remote-endpoint = <&etr_in>;
284424244cefSSai Prakash Ranjan					};
284524244cefSSai Prakash Ranjan				};
284624244cefSSai Prakash Ranjan
284724244cefSSai Prakash Ranjan				port@1 {
284824244cefSSai Prakash Ranjan					reg = <1>;
284924244cefSSai Prakash Ranjan					replicator_out1: endpoint {
285024244cefSSai Prakash Ranjan						remote-endpoint = <&replicator1_in>;
285124244cefSSai Prakash Ranjan					};
285224244cefSSai Prakash Ranjan				};
285324244cefSSai Prakash Ranjan			};
285424244cefSSai Prakash Ranjan
285524244cefSSai Prakash Ranjan			in-ports {
285624244cefSSai Prakash Ranjan				port {
285724244cefSSai Prakash Ranjan					replicator_in0: endpoint {
285824244cefSSai Prakash Ranjan						remote-endpoint = <&etf_out>;
285924244cefSSai Prakash Ranjan					};
286024244cefSSai Prakash Ranjan				};
286124244cefSSai Prakash Ranjan			};
286224244cefSSai Prakash Ranjan		};
286324244cefSSai Prakash Ranjan
286424244cefSSai Prakash Ranjan		etf@6047000 {
286524244cefSSai Prakash Ranjan			compatible = "arm,coresight-tmc", "arm,primecell";
286624244cefSSai Prakash Ranjan			reg = <0 0x06047000 0 0x1000>;
286724244cefSSai Prakash Ranjan
286824244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
286924244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
287024244cefSSai Prakash Ranjan
287124244cefSSai Prakash Ranjan			out-ports {
287224244cefSSai Prakash Ranjan				port {
287324244cefSSai Prakash Ranjan					etf_out: endpoint {
287424244cefSSai Prakash Ranjan						remote-endpoint = <&replicator_in0>;
287524244cefSSai Prakash Ranjan					};
287624244cefSSai Prakash Ranjan				};
287724244cefSSai Prakash Ranjan			};
287824244cefSSai Prakash Ranjan
287924244cefSSai Prakash Ranjan			in-ports {
288024244cefSSai Prakash Ranjan				port {
288124244cefSSai Prakash Ranjan					etf_in: endpoint {
288224244cefSSai Prakash Ranjan						remote-endpoint = <&merge_funnel_out>;
288324244cefSSai Prakash Ranjan					};
288424244cefSSai Prakash Ranjan				};
288524244cefSSai Prakash Ranjan			};
288624244cefSSai Prakash Ranjan		};
288724244cefSSai Prakash Ranjan
288824244cefSSai Prakash Ranjan		etr@6048000 {
288924244cefSSai Prakash Ranjan			compatible = "arm,coresight-tmc", "arm,primecell";
289024244cefSSai Prakash Ranjan			reg = <0 0x06048000 0 0x1000>;
289124244cefSSai Prakash Ranjan			iommus = <&apps_smmu 0x05e0 0x0>;
289224244cefSSai Prakash Ranjan
289324244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
289424244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
289524244cefSSai Prakash Ranjan			arm,scatter-gather;
289624244cefSSai Prakash Ranjan
289724244cefSSai Prakash Ranjan			in-ports {
289824244cefSSai Prakash Ranjan				port {
289924244cefSSai Prakash Ranjan					etr_in: endpoint {
290024244cefSSai Prakash Ranjan						remote-endpoint = <&replicator_out0>;
290124244cefSSai Prakash Ranjan					};
290224244cefSSai Prakash Ranjan				};
290324244cefSSai Prakash Ranjan			};
290424244cefSSai Prakash Ranjan		};
290524244cefSSai Prakash Ranjan
290624244cefSSai Prakash Ranjan		replicator@604a000 {
290724244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
290824244cefSSai Prakash Ranjan			reg = <0 0x0604a000 0 0x1000>;
290924244cefSSai Prakash Ranjan
291024244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
291124244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
291224244cefSSai Prakash Ranjan
291324244cefSSai Prakash Ranjan			out-ports {
291424244cefSSai Prakash Ranjan				#address-cells = <1>;
291524244cefSSai Prakash Ranjan				#size-cells = <0>;
291624244cefSSai Prakash Ranjan
291724244cefSSai Prakash Ranjan				port@1 {
291824244cefSSai Prakash Ranjan					reg = <1>;
291924244cefSSai Prakash Ranjan					replicator1_out: endpoint {
292024244cefSSai Prakash Ranjan						remote-endpoint = <&swao_funnel_in>;
292124244cefSSai Prakash Ranjan					};
292224244cefSSai Prakash Ranjan				};
292324244cefSSai Prakash Ranjan			};
292424244cefSSai Prakash Ranjan
292524244cefSSai Prakash Ranjan			in-ports {
292624244cefSSai Prakash Ranjan				#address-cells = <1>;
292724244cefSSai Prakash Ranjan				#size-cells = <0>;
292824244cefSSai Prakash Ranjan
292924244cefSSai Prakash Ranjan				port@1 {
293024244cefSSai Prakash Ranjan					reg = <1>;
293124244cefSSai Prakash Ranjan					replicator1_in: endpoint {
293224244cefSSai Prakash Ranjan						remote-endpoint = <&replicator_out1>;
293324244cefSSai Prakash Ranjan					};
293424244cefSSai Prakash Ranjan				};
293524244cefSSai Prakash Ranjan			};
293624244cefSSai Prakash Ranjan		};
293724244cefSSai Prakash Ranjan
293824244cefSSai Prakash Ranjan		funnel@6b08000 {
293924244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
294024244cefSSai Prakash Ranjan			reg = <0 0x06b08000 0 0x1000>;
294124244cefSSai Prakash Ranjan
294224244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
294324244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
294424244cefSSai Prakash Ranjan
294524244cefSSai Prakash Ranjan			out-ports {
294624244cefSSai Prakash Ranjan				port {
294724244cefSSai Prakash Ranjan					swao_funnel_out: endpoint {
294824244cefSSai Prakash Ranjan						remote-endpoint = <&swao_etf_in>;
294924244cefSSai Prakash Ranjan					};
295024244cefSSai Prakash Ranjan				};
295124244cefSSai Prakash Ranjan			};
295224244cefSSai Prakash Ranjan
295324244cefSSai Prakash Ranjan			in-ports {
295424244cefSSai Prakash Ranjan				#address-cells = <1>;
295524244cefSSai Prakash Ranjan				#size-cells = <0>;
295624244cefSSai Prakash Ranjan
295724244cefSSai Prakash Ranjan				port@6 {
295824244cefSSai Prakash Ranjan					reg = <6>;
295924244cefSSai Prakash Ranjan					swao_funnel_in: endpoint {
296024244cefSSai Prakash Ranjan						remote-endpoint = <&replicator1_out>;
296124244cefSSai Prakash Ranjan					};
296224244cefSSai Prakash Ranjan				};
296324244cefSSai Prakash Ranjan			};
296424244cefSSai Prakash Ranjan		};
296524244cefSSai Prakash Ranjan
296624244cefSSai Prakash Ranjan		etf@6b09000 {
296724244cefSSai Prakash Ranjan			compatible = "arm,coresight-tmc", "arm,primecell";
296824244cefSSai Prakash Ranjan			reg = <0 0x06b09000 0 0x1000>;
296924244cefSSai Prakash Ranjan
297024244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
297124244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
297224244cefSSai Prakash Ranjan
297324244cefSSai Prakash Ranjan			out-ports {
297424244cefSSai Prakash Ranjan				port {
297524244cefSSai Prakash Ranjan					swao_etf_out: endpoint {
297624244cefSSai Prakash Ranjan						remote-endpoint = <&swao_replicator_in>;
297724244cefSSai Prakash Ranjan					};
297824244cefSSai Prakash Ranjan				};
297924244cefSSai Prakash Ranjan			};
298024244cefSSai Prakash Ranjan
298124244cefSSai Prakash Ranjan			in-ports {
298224244cefSSai Prakash Ranjan				port {
298324244cefSSai Prakash Ranjan					swao_etf_in: endpoint {
298424244cefSSai Prakash Ranjan						remote-endpoint = <&swao_funnel_out>;
298524244cefSSai Prakash Ranjan					};
298624244cefSSai Prakash Ranjan				};
298724244cefSSai Prakash Ranjan			};
298824244cefSSai Prakash Ranjan		};
298924244cefSSai Prakash Ranjan
299024244cefSSai Prakash Ranjan		replicator@6b0a000 {
299124244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
299224244cefSSai Prakash Ranjan			reg = <0 0x06b0a000 0 0x1000>;
299324244cefSSai Prakash Ranjan
299424244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
299524244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
299624244cefSSai Prakash Ranjan			qcom,replicator-loses-context;
299724244cefSSai Prakash Ranjan
299824244cefSSai Prakash Ranjan			out-ports {
299924244cefSSai Prakash Ranjan				port {
300024244cefSSai Prakash Ranjan					swao_replicator_out: endpoint {
300124244cefSSai Prakash Ranjan						remote-endpoint = <&funnel1_in4>;
300224244cefSSai Prakash Ranjan					};
300324244cefSSai Prakash Ranjan				};
300424244cefSSai Prakash Ranjan			};
300524244cefSSai Prakash Ranjan
300624244cefSSai Prakash Ranjan			in-ports {
300724244cefSSai Prakash Ranjan				port {
300824244cefSSai Prakash Ranjan					swao_replicator_in: endpoint {
300924244cefSSai Prakash Ranjan						remote-endpoint = <&swao_etf_out>;
301024244cefSSai Prakash Ranjan					};
301124244cefSSai Prakash Ranjan				};
301224244cefSSai Prakash Ranjan			};
301324244cefSSai Prakash Ranjan		};
301424244cefSSai Prakash Ranjan
301524244cefSSai Prakash Ranjan		etm@7040000 {
301624244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
301724244cefSSai Prakash Ranjan			reg = <0 0x07040000 0 0x1000>;
301824244cefSSai Prakash Ranjan
301924244cefSSai Prakash Ranjan			cpu = <&CPU0>;
302024244cefSSai Prakash Ranjan
302124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
302224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
302324244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
302424244cefSSai Prakash Ranjan			qcom,skip-power-up;
302524244cefSSai Prakash Ranjan
302624244cefSSai Prakash Ranjan			out-ports {
302724244cefSSai Prakash Ranjan				port {
302824244cefSSai Prakash Ranjan					etm0_out: endpoint {
302924244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in0>;
303024244cefSSai Prakash Ranjan					};
303124244cefSSai Prakash Ranjan				};
303224244cefSSai Prakash Ranjan			};
303324244cefSSai Prakash Ranjan		};
303424244cefSSai Prakash Ranjan
303524244cefSSai Prakash Ranjan		etm@7140000 {
303624244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
303724244cefSSai Prakash Ranjan			reg = <0 0x07140000 0 0x1000>;
303824244cefSSai Prakash Ranjan
303924244cefSSai Prakash Ranjan			cpu = <&CPU1>;
304024244cefSSai Prakash Ranjan
304124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
304224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
304324244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
304424244cefSSai Prakash Ranjan			qcom,skip-power-up;
304524244cefSSai Prakash Ranjan
304624244cefSSai Prakash Ranjan			out-ports {
304724244cefSSai Prakash Ranjan				port {
304824244cefSSai Prakash Ranjan					etm1_out: endpoint {
304924244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in1>;
305024244cefSSai Prakash Ranjan					};
305124244cefSSai Prakash Ranjan				};
305224244cefSSai Prakash Ranjan			};
305324244cefSSai Prakash Ranjan		};
305424244cefSSai Prakash Ranjan
305524244cefSSai Prakash Ranjan		etm@7240000 {
305624244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
305724244cefSSai Prakash Ranjan			reg = <0 0x07240000 0 0x1000>;
305824244cefSSai Prakash Ranjan
305924244cefSSai Prakash Ranjan			cpu = <&CPU2>;
306024244cefSSai Prakash Ranjan
306124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
306224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
306324244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
306424244cefSSai Prakash Ranjan			qcom,skip-power-up;
306524244cefSSai Prakash Ranjan
306624244cefSSai Prakash Ranjan			out-ports {
306724244cefSSai Prakash Ranjan				port {
306824244cefSSai Prakash Ranjan					etm2_out: endpoint {
306924244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in2>;
307024244cefSSai Prakash Ranjan					};
307124244cefSSai Prakash Ranjan				};
307224244cefSSai Prakash Ranjan			};
307324244cefSSai Prakash Ranjan		};
307424244cefSSai Prakash Ranjan
307524244cefSSai Prakash Ranjan		etm@7340000 {
307624244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
307724244cefSSai Prakash Ranjan			reg = <0 0x07340000 0 0x1000>;
307824244cefSSai Prakash Ranjan
307924244cefSSai Prakash Ranjan			cpu = <&CPU3>;
308024244cefSSai Prakash Ranjan
308124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
308224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
308324244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
308424244cefSSai Prakash Ranjan			qcom,skip-power-up;
308524244cefSSai Prakash Ranjan
308624244cefSSai Prakash Ranjan			out-ports {
308724244cefSSai Prakash Ranjan				port {
308824244cefSSai Prakash Ranjan					etm3_out: endpoint {
308924244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in3>;
309024244cefSSai Prakash Ranjan					};
309124244cefSSai Prakash Ranjan				};
309224244cefSSai Prakash Ranjan			};
309324244cefSSai Prakash Ranjan		};
309424244cefSSai Prakash Ranjan
309524244cefSSai Prakash Ranjan		etm@7440000 {
309624244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
309724244cefSSai Prakash Ranjan			reg = <0 0x07440000 0 0x1000>;
309824244cefSSai Prakash Ranjan
309924244cefSSai Prakash Ranjan			cpu = <&CPU4>;
310024244cefSSai Prakash Ranjan
310124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
310224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
310324244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
310424244cefSSai Prakash Ranjan			qcom,skip-power-up;
310524244cefSSai Prakash Ranjan
310624244cefSSai Prakash Ranjan			out-ports {
310724244cefSSai Prakash Ranjan				port {
310824244cefSSai Prakash Ranjan					etm4_out: endpoint {
310924244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in4>;
311024244cefSSai Prakash Ranjan					};
311124244cefSSai Prakash Ranjan				};
311224244cefSSai Prakash Ranjan			};
311324244cefSSai Prakash Ranjan		};
311424244cefSSai Prakash Ranjan
311524244cefSSai Prakash Ranjan		etm@7540000 {
311624244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
311724244cefSSai Prakash Ranjan			reg = <0 0x07540000 0 0x1000>;
311824244cefSSai Prakash Ranjan
311924244cefSSai Prakash Ranjan			cpu = <&CPU5>;
312024244cefSSai Prakash Ranjan
312124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
312224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
312324244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
312424244cefSSai Prakash Ranjan			qcom,skip-power-up;
312524244cefSSai Prakash Ranjan
312624244cefSSai Prakash Ranjan			out-ports {
312724244cefSSai Prakash Ranjan				port {
312824244cefSSai Prakash Ranjan					etm5_out: endpoint {
312924244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in5>;
313024244cefSSai Prakash Ranjan					};
313124244cefSSai Prakash Ranjan				};
313224244cefSSai Prakash Ranjan			};
313324244cefSSai Prakash Ranjan		};
313424244cefSSai Prakash Ranjan
313524244cefSSai Prakash Ranjan		etm@7640000 {
313624244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
313724244cefSSai Prakash Ranjan			reg = <0 0x07640000 0 0x1000>;
313824244cefSSai Prakash Ranjan
313924244cefSSai Prakash Ranjan			cpu = <&CPU6>;
314024244cefSSai Prakash Ranjan
314124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
314224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
314324244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
314424244cefSSai Prakash Ranjan			qcom,skip-power-up;
314524244cefSSai Prakash Ranjan
314624244cefSSai Prakash Ranjan			out-ports {
314724244cefSSai Prakash Ranjan				port {
314824244cefSSai Prakash Ranjan					etm6_out: endpoint {
314924244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in6>;
315024244cefSSai Prakash Ranjan					};
315124244cefSSai Prakash Ranjan				};
315224244cefSSai Prakash Ranjan			};
315324244cefSSai Prakash Ranjan		};
315424244cefSSai Prakash Ranjan
315524244cefSSai Prakash Ranjan		etm@7740000 {
315624244cefSSai Prakash Ranjan			compatible = "arm,coresight-etm4x", "arm,primecell";
315724244cefSSai Prakash Ranjan			reg = <0 0x07740000 0 0x1000>;
315824244cefSSai Prakash Ranjan
315924244cefSSai Prakash Ranjan			cpu = <&CPU7>;
316024244cefSSai Prakash Ranjan
316124244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
316224244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
316324244cefSSai Prakash Ranjan			arm,coresight-loses-context-with-cpu;
316424244cefSSai Prakash Ranjan			qcom,skip-power-up;
316524244cefSSai Prakash Ranjan
316624244cefSSai Prakash Ranjan			out-ports {
316724244cefSSai Prakash Ranjan				port {
316824244cefSSai Prakash Ranjan					etm7_out: endpoint {
316924244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_in7>;
317024244cefSSai Prakash Ranjan					};
317124244cefSSai Prakash Ranjan				};
317224244cefSSai Prakash Ranjan			};
317324244cefSSai Prakash Ranjan		};
317424244cefSSai Prakash Ranjan
317524244cefSSai Prakash Ranjan		funnel@7800000 { /* APSS Funnel */
317624244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
317724244cefSSai Prakash Ranjan			reg = <0 0x07800000 0 0x1000>;
317824244cefSSai Prakash Ranjan
317924244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
318024244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
318124244cefSSai Prakash Ranjan
318224244cefSSai Prakash Ranjan			out-ports {
318324244cefSSai Prakash Ranjan				port {
318424244cefSSai Prakash Ranjan					apss_funnel_out: endpoint {
318524244cefSSai Prakash Ranjan						remote-endpoint = <&apss_merge_funnel_in>;
318624244cefSSai Prakash Ranjan					};
318724244cefSSai Prakash Ranjan				};
318824244cefSSai Prakash Ranjan			};
318924244cefSSai Prakash Ranjan
319024244cefSSai Prakash Ranjan			in-ports {
319124244cefSSai Prakash Ranjan				#address-cells = <1>;
319224244cefSSai Prakash Ranjan				#size-cells = <0>;
319324244cefSSai Prakash Ranjan
319424244cefSSai Prakash Ranjan				port@0 {
319524244cefSSai Prakash Ranjan					reg = <0>;
319624244cefSSai Prakash Ranjan					apss_funnel_in0: endpoint {
319724244cefSSai Prakash Ranjan						remote-endpoint = <&etm0_out>;
319824244cefSSai Prakash Ranjan					};
319924244cefSSai Prakash Ranjan				};
320024244cefSSai Prakash Ranjan
320124244cefSSai Prakash Ranjan				port@1 {
320224244cefSSai Prakash Ranjan					reg = <1>;
320324244cefSSai Prakash Ranjan					apss_funnel_in1: endpoint {
320424244cefSSai Prakash Ranjan						remote-endpoint = <&etm1_out>;
320524244cefSSai Prakash Ranjan					};
320624244cefSSai Prakash Ranjan				};
320724244cefSSai Prakash Ranjan
320824244cefSSai Prakash Ranjan				port@2 {
320924244cefSSai Prakash Ranjan					reg = <2>;
321024244cefSSai Prakash Ranjan					apss_funnel_in2: endpoint {
321124244cefSSai Prakash Ranjan						remote-endpoint = <&etm2_out>;
321224244cefSSai Prakash Ranjan					};
321324244cefSSai Prakash Ranjan				};
321424244cefSSai Prakash Ranjan
321524244cefSSai Prakash Ranjan				port@3 {
321624244cefSSai Prakash Ranjan					reg = <3>;
321724244cefSSai Prakash Ranjan					apss_funnel_in3: endpoint {
321824244cefSSai Prakash Ranjan						remote-endpoint = <&etm3_out>;
321924244cefSSai Prakash Ranjan					};
322024244cefSSai Prakash Ranjan				};
322124244cefSSai Prakash Ranjan
322224244cefSSai Prakash Ranjan				port@4 {
322324244cefSSai Prakash Ranjan					reg = <4>;
322424244cefSSai Prakash Ranjan					apss_funnel_in4: endpoint {
322524244cefSSai Prakash Ranjan						remote-endpoint = <&etm4_out>;
322624244cefSSai Prakash Ranjan					};
322724244cefSSai Prakash Ranjan				};
322824244cefSSai Prakash Ranjan
322924244cefSSai Prakash Ranjan				port@5 {
323024244cefSSai Prakash Ranjan					reg = <5>;
323124244cefSSai Prakash Ranjan					apss_funnel_in5: endpoint {
323224244cefSSai Prakash Ranjan						remote-endpoint = <&etm5_out>;
323324244cefSSai Prakash Ranjan					};
323424244cefSSai Prakash Ranjan				};
323524244cefSSai Prakash Ranjan
323624244cefSSai Prakash Ranjan				port@6 {
323724244cefSSai Prakash Ranjan					reg = <6>;
323824244cefSSai Prakash Ranjan					apss_funnel_in6: endpoint {
323924244cefSSai Prakash Ranjan						remote-endpoint = <&etm6_out>;
324024244cefSSai Prakash Ranjan					};
324124244cefSSai Prakash Ranjan				};
324224244cefSSai Prakash Ranjan
324324244cefSSai Prakash Ranjan				port@7 {
324424244cefSSai Prakash Ranjan					reg = <7>;
324524244cefSSai Prakash Ranjan					apss_funnel_in7: endpoint {
324624244cefSSai Prakash Ranjan						remote-endpoint = <&etm7_out>;
324724244cefSSai Prakash Ranjan					};
324824244cefSSai Prakash Ranjan				};
324924244cefSSai Prakash Ranjan			};
325024244cefSSai Prakash Ranjan		};
325124244cefSSai Prakash Ranjan
325224244cefSSai Prakash Ranjan		funnel@7810000 {
325324244cefSSai Prakash Ranjan			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
325424244cefSSai Prakash Ranjan			reg = <0 0x07810000 0 0x1000>;
325524244cefSSai Prakash Ranjan
325624244cefSSai Prakash Ranjan			clocks = <&aoss_qmp>;
325724244cefSSai Prakash Ranjan			clock-names = "apb_pclk";
325824244cefSSai Prakash Ranjan
325924244cefSSai Prakash Ranjan			out-ports {
326024244cefSSai Prakash Ranjan				port {
326124244cefSSai Prakash Ranjan					apss_merge_funnel_out: endpoint {
326224244cefSSai Prakash Ranjan						remote-endpoint = <&funnel2_in2>;
326324244cefSSai Prakash Ranjan					};
326424244cefSSai Prakash Ranjan				};
326524244cefSSai Prakash Ranjan			};
326624244cefSSai Prakash Ranjan
326724244cefSSai Prakash Ranjan			in-ports {
326824244cefSSai Prakash Ranjan				port {
326924244cefSSai Prakash Ranjan					apss_merge_funnel_in: endpoint {
327024244cefSSai Prakash Ranjan						remote-endpoint = <&apss_funnel_out>;
327124244cefSSai Prakash Ranjan					};
327224244cefSSai Prakash Ranjan				};
327324244cefSSai Prakash Ranjan			};
327424244cefSSai Prakash Ranjan		};
327524244cefSSai Prakash Ranjan
327649076351SSibi Sankar		remoteproc_cdsp: remoteproc@8300000 {
327749076351SSibi Sankar			compatible = "qcom,sm8150-cdsp-pas";
327849076351SSibi Sankar			reg = <0x0 0x08300000 0x0 0x4040>;
327949076351SSibi Sankar
328049076351SSibi Sankar			interrupts-extended = <&intc GIC_SPI 578 IRQ_TYPE_EDGE_RISING>,
328149076351SSibi Sankar					      <&cdsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
328249076351SSibi Sankar					      <&cdsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
328349076351SSibi Sankar					      <&cdsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
328449076351SSibi Sankar					      <&cdsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
328549076351SSibi Sankar			interrupt-names = "wdog", "fatal", "ready",
328649076351SSibi Sankar					  "handover", "stop-ack";
328749076351SSibi Sankar
328849076351SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>;
328949076351SSibi Sankar			clock-names = "xo";
329049076351SSibi Sankar
3291a94ed9f3SKonrad Dybcio			power-domains = <&rpmhpd SM8150_CX>;
329249076351SSibi Sankar
329349076351SSibi Sankar			memory-region = <&cdsp_mem>;
329449076351SSibi Sankar
3295d9d327f6SSibi Sankar			qcom,qmp = <&aoss_qmp>;
3296d9d327f6SSibi Sankar
329749076351SSibi Sankar			qcom,smem-states = <&cdsp_smp2p_out 0>;
329849076351SSibi Sankar			qcom,smem-state-names = "stop";
329949076351SSibi Sankar
330049076351SSibi Sankar			status = "disabled";
330149076351SSibi Sankar
330249076351SSibi Sankar			glink-edge {
330349076351SSibi Sankar				interrupts = <GIC_SPI 574 IRQ_TYPE_EDGE_RISING>;
330449076351SSibi Sankar				label = "cdsp";
330549076351SSibi Sankar				qcom,remote-pid = <5>;
330649076351SSibi Sankar				mboxes = <&apss_shared 4>;
330781729330SBhupesh Sharma
330881729330SBhupesh Sharma				fastrpc {
330981729330SBhupesh Sharma					compatible = "qcom,fastrpc";
331081729330SBhupesh Sharma					qcom,glink-channels = "fastrpcglink-apps-dsp";
331181729330SBhupesh Sharma					label = "cdsp";
33128c8ce95bSJeya R					qcom,non-secure-domain;
331381729330SBhupesh Sharma					#address-cells = <1>;
331481729330SBhupesh Sharma					#size-cells = <0>;
331581729330SBhupesh Sharma
331681729330SBhupesh Sharma					compute-cb@1 {
331781729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
331881729330SBhupesh Sharma						reg = <1>;
33191d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1001 0x0460>;
332081729330SBhupesh Sharma					};
332181729330SBhupesh Sharma
332281729330SBhupesh Sharma					compute-cb@2 {
332381729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
332481729330SBhupesh Sharma						reg = <2>;
33251d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1002 0x0460>;
332681729330SBhupesh Sharma					};
332781729330SBhupesh Sharma
332881729330SBhupesh Sharma					compute-cb@3 {
332981729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
333081729330SBhupesh Sharma						reg = <3>;
33311d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1003 0x0460>;
333281729330SBhupesh Sharma					};
333381729330SBhupesh Sharma
333481729330SBhupesh Sharma					compute-cb@4 {
333581729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
333681729330SBhupesh Sharma						reg = <4>;
33371d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1004 0x0460>;
333881729330SBhupesh Sharma					};
333981729330SBhupesh Sharma
334081729330SBhupesh Sharma					compute-cb@5 {
334181729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
334281729330SBhupesh Sharma						reg = <5>;
33431d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1005 0x0460>;
334481729330SBhupesh Sharma					};
334581729330SBhupesh Sharma
334681729330SBhupesh Sharma					compute-cb@6 {
334781729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
334881729330SBhupesh Sharma						reg = <6>;
33491d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1006 0x0460>;
335081729330SBhupesh Sharma					};
335181729330SBhupesh Sharma
335281729330SBhupesh Sharma					compute-cb@7 {
335381729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
335481729330SBhupesh Sharma						reg = <7>;
33551d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1007 0x0460>;
335681729330SBhupesh Sharma					};
335781729330SBhupesh Sharma
335881729330SBhupesh Sharma					compute-cb@8 {
335981729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
336081729330SBhupesh Sharma						reg = <8>;
33611d330a67SBhupesh Sharma						iommus = <&apps_smmu 0x1008 0x0460>;
336281729330SBhupesh Sharma					};
336381729330SBhupesh Sharma
336481729330SBhupesh Sharma					/* note: secure cb9 in downstream */
336581729330SBhupesh Sharma				};
336649076351SSibi Sankar			};
336749076351SSibi Sankar		};
336849076351SSibi Sankar
3369b33d2868SJack Pham		usb_1_hsphy: phy@88e2000 {
3370b33d2868SJack Pham			compatible = "qcom,sm8150-usb-hs-phy",
3371b33d2868SJack Pham				     "qcom,usb-snps-hs-7nm-phy";
3372b33d2868SJack Pham			reg = <0 0x088e2000 0 0x400>;
3373b33d2868SJack Pham			status = "disabled";
3374b33d2868SJack Pham			#phy-cells = <0>;
3375b33d2868SJack Pham
3376b33d2868SJack Pham			clocks = <&rpmhcc RPMH_CXO_CLK>;
3377b33d2868SJack Pham			clock-names = "ref";
3378b33d2868SJack Pham
3379b33d2868SJack Pham			resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
3380b33d2868SJack Pham		};
3381b33d2868SJack Pham
33820c9dde0dSJonathan Marek		usb_2_hsphy: phy@88e3000 {
33830c9dde0dSJonathan Marek			compatible = "qcom,sm8150-usb-hs-phy",
33840c9dde0dSJonathan Marek				     "qcom,usb-snps-hs-7nm-phy";
33850c9dde0dSJonathan Marek			reg = <0 0x088e3000 0 0x400>;
33860c9dde0dSJonathan Marek			status = "disabled";
33870c9dde0dSJonathan Marek			#phy-cells = <0>;
33880c9dde0dSJonathan Marek
33890c9dde0dSJonathan Marek			clocks = <&rpmhcc RPMH_CXO_CLK>;
33900c9dde0dSJonathan Marek			clock-names = "ref";
33910c9dde0dSJonathan Marek
33920c9dde0dSJonathan Marek			resets = <&gcc GCC_QUSB2PHY_SEC_BCR>;
33930c9dde0dSJonathan Marek		};
33940c9dde0dSJonathan Marek
3395b33d2868SJack Pham		usb_1_qmpphy: phy@88e9000 {
3396b33d2868SJack Pham			compatible = "qcom,sm8150-qmp-usb3-phy";
3397b33d2868SJack Pham			reg = <0 0x088e9000 0 0x18c>,
3398b33d2868SJack Pham			      <0 0x088e8000 0 0x10>;
3399b33d2868SJack Pham			status = "disabled";
3400b33d2868SJack Pham			#address-cells = <2>;
3401b33d2868SJack Pham			#size-cells = <2>;
3402b33d2868SJack Pham			ranges;
3403b33d2868SJack Pham
3404b33d2868SJack Pham			clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>,
3405b33d2868SJack Pham				 <&rpmhcc RPMH_CXO_CLK>,
3406b33d2868SJack Pham				 <&gcc GCC_USB3_PRIM_CLKREF_CLK>,
3407b33d2868SJack Pham				 <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>;
3408b33d2868SJack Pham			clock-names = "aux", "ref_clk_src", "ref", "com_aux";
3409b33d2868SJack Pham
3410b33d2868SJack Pham			resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>,
3411b33d2868SJack Pham				 <&gcc GCC_USB3_PHY_PRIM_BCR>;
3412b33d2868SJack Pham			reset-names = "phy", "common";
3413b33d2868SJack Pham
34141351512fSShawn Guo			usb_1_ssphy: phy@88e9200 {
3415b33d2868SJack Pham				reg = <0 0x088e9200 0 0x200>,
3416b33d2868SJack Pham				      <0 0x088e9400 0 0x200>,
3417b33d2868SJack Pham				      <0 0x088e9c00 0 0x218>,
3418b33d2868SJack Pham				      <0 0x088e9600 0 0x200>,
3419b33d2868SJack Pham				      <0 0x088e9800 0 0x200>,
3420b33d2868SJack Pham				      <0 0x088e9a00 0 0x100>;
34217178d4ccSJonathan Marek				#clock-cells = <0>;
3422b33d2868SJack Pham				#phy-cells = <0>;
3423b33d2868SJack Pham				clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>;
3424b33d2868SJack Pham				clock-names = "pipe0";
3425b33d2868SJack Pham				clock-output-names = "usb3_phy_pipe_clk_src";
3426b33d2868SJack Pham			};
3427b33d2868SJack Pham		};
3428b33d2868SJack Pham
34290c9dde0dSJonathan Marek		usb_2_qmpphy: phy@88eb000 {
34300c9dde0dSJonathan Marek			compatible = "qcom,sm8150-qmp-usb3-uni-phy";
34310c9dde0dSJonathan Marek			reg = <0 0x088eb000 0 0x200>;
34320c9dde0dSJonathan Marek			status = "disabled";
34330c9dde0dSJonathan Marek			#address-cells = <2>;
34340c9dde0dSJonathan Marek			#size-cells = <2>;
34350c9dde0dSJonathan Marek			ranges;
34360c9dde0dSJonathan Marek
34370c9dde0dSJonathan Marek			clocks = <&gcc GCC_USB3_SEC_PHY_AUX_CLK>,
34380c9dde0dSJonathan Marek				 <&rpmhcc RPMH_CXO_CLK>,
34390c9dde0dSJonathan Marek				 <&gcc GCC_USB3_SEC_CLKREF_CLK>,
34400c9dde0dSJonathan Marek				 <&gcc GCC_USB3_SEC_PHY_COM_AUX_CLK>;
34410c9dde0dSJonathan Marek			clock-names = "aux", "ref_clk_src", "ref", "com_aux";
34420c9dde0dSJonathan Marek
34430c9dde0dSJonathan Marek			resets = <&gcc GCC_USB3PHY_PHY_SEC_BCR>,
34440c9dde0dSJonathan Marek				 <&gcc GCC_USB3_PHY_SEC_BCR>;
34450c9dde0dSJonathan Marek			reset-names = "phy", "common";
34460c9dde0dSJonathan Marek
34471351512fSShawn Guo			usb_2_ssphy: phy@88eb200 {
34480c9dde0dSJonathan Marek				reg = <0 0x088eb200 0 0x200>,
34490c9dde0dSJonathan Marek				      <0 0x088eb400 0 0x200>,
34500c9dde0dSJonathan Marek				      <0 0x088eb800 0 0x800>,
34510c9dde0dSJonathan Marek				      <0 0x088eb600 0 0x200>;
34527178d4ccSJonathan Marek				#clock-cells = <0>;
34530c9dde0dSJonathan Marek				#phy-cells = <0>;
34540c9dde0dSJonathan Marek				clocks = <&gcc GCC_USB3_SEC_PHY_PIPE_CLK>;
34550c9dde0dSJonathan Marek				clock-names = "pipe0";
34560c9dde0dSJonathan Marek				clock-output-names = "usb3_uni_phy_pipe_clk_src";
34570c9dde0dSJonathan Marek			};
34580c9dde0dSJonathan Marek		};
34590c9dde0dSJonathan Marek
346096bb736fSBhupesh Sharma		sdhc_2: mmc@8804000 {
3461876644c7SBhupesh Sharma			compatible = "qcom,sm8150-sdhci", "qcom,sdhci-msm-v5";
3462876644c7SBhupesh Sharma			reg = <0 0x08804000 0 0x1000>;
3463876644c7SBhupesh Sharma
3464876644c7SBhupesh Sharma			interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
3465876644c7SBhupesh Sharma				     <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
3466876644c7SBhupesh Sharma			interrupt-names = "hc_irq", "pwr_irq";
3467876644c7SBhupesh Sharma
3468876644c7SBhupesh Sharma			clocks = <&gcc GCC_SDCC2_AHB_CLK>,
3469876644c7SBhupesh Sharma				 <&gcc GCC_SDCC2_APPS_CLK>,
3470876644c7SBhupesh Sharma				 <&rpmhcc RPMH_CXO_CLK>;
3471876644c7SBhupesh Sharma			clock-names = "iface", "core", "xo";
347295830090SBhupesh Sharma			iommus = <&apps_smmu 0x6a0 0x0>;
3473876644c7SBhupesh Sharma			qcom,dll-config = <0x0007642c>;
3474876644c7SBhupesh Sharma			qcom,ddr-config = <0x80040868>;
3475876644c7SBhupesh Sharma			power-domains = <&rpmhpd 0>;
3476876644c7SBhupesh Sharma			operating-points-v2 = <&sdhc2_opp_table>;
3477876644c7SBhupesh Sharma
3478876644c7SBhupesh Sharma			status = "disabled";
3479876644c7SBhupesh Sharma
34800e3e6546SKrzysztof Kozlowski			sdhc2_opp_table: opp-table {
3481876644c7SBhupesh Sharma				compatible = "operating-points-v2";
3482876644c7SBhupesh Sharma
3483876644c7SBhupesh Sharma				opp-19200000 {
3484876644c7SBhupesh Sharma					opp-hz = /bits/ 64 <19200000>;
3485876644c7SBhupesh Sharma					required-opps = <&rpmhpd_opp_min_svs>;
3486876644c7SBhupesh Sharma				};
3487876644c7SBhupesh Sharma
3488876644c7SBhupesh Sharma				opp-50000000 {
3489876644c7SBhupesh Sharma					opp-hz = /bits/ 64 <50000000>;
3490876644c7SBhupesh Sharma					required-opps = <&rpmhpd_opp_low_svs>;
3491876644c7SBhupesh Sharma				};
3492876644c7SBhupesh Sharma
3493876644c7SBhupesh Sharma				opp-100000000 {
3494876644c7SBhupesh Sharma					opp-hz = /bits/ 64 <100000000>;
3495876644c7SBhupesh Sharma					required-opps = <&rpmhpd_opp_svs>;
3496876644c7SBhupesh Sharma				};
3497876644c7SBhupesh Sharma
3498876644c7SBhupesh Sharma				opp-202000000 {
3499876644c7SBhupesh Sharma					opp-hz = /bits/ 64 <202000000>;
3500876644c7SBhupesh Sharma					required-opps = <&rpmhpd_opp_svs_l1>;
3501876644c7SBhupesh Sharma				};
3502876644c7SBhupesh Sharma			};
3503876644c7SBhupesh Sharma		};
3504876644c7SBhupesh Sharma
35055dc43d3bSBhupesh Sharma		dc_noc: interconnect@9160000 {
35065dc43d3bSBhupesh Sharma			compatible = "qcom,sm8150-dc-noc";
35075dc43d3bSBhupesh Sharma			reg = <0 0x09160000 0 0x3200>;
35085dc43d3bSBhupesh Sharma			#interconnect-cells = <1>;
35095dc43d3bSBhupesh Sharma			qcom,bcm-voters = <&apps_bcm_voter>;
35105dc43d3bSBhupesh Sharma		};
35115dc43d3bSBhupesh Sharma
35125dc43d3bSBhupesh Sharma		gem_noc: interconnect@9680000 {
35135dc43d3bSBhupesh Sharma			compatible = "qcom,sm8150-gem-noc";
35145dc43d3bSBhupesh Sharma			reg = <0 0x09680000 0 0x3e200>;
35155dc43d3bSBhupesh Sharma			#interconnect-cells = <1>;
35165dc43d3bSBhupesh Sharma			qcom,bcm-voters = <&apps_bcm_voter>;
35175dc43d3bSBhupesh Sharma		};
35185dc43d3bSBhupesh Sharma
3519b33d2868SJack Pham		usb_1: usb@a6f8800 {
3520b33d2868SJack Pham			compatible = "qcom,sm8150-dwc3", "qcom,dwc3";
3521b33d2868SJack Pham			reg = <0 0x0a6f8800 0 0x400>;
3522b33d2868SJack Pham			status = "disabled";
3523b33d2868SJack Pham			#address-cells = <2>;
3524b33d2868SJack Pham			#size-cells = <2>;
3525b33d2868SJack Pham			ranges;
3526b33d2868SJack Pham			dma-ranges;
3527b33d2868SJack Pham
3528b33d2868SJack Pham			clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
3529b33d2868SJack Pham				 <&gcc GCC_USB30_PRIM_MASTER_CLK>,
3530b33d2868SJack Pham				 <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>,
3531b33d2868SJack Pham				 <&gcc GCC_USB30_PRIM_SLEEP_CLK>,
35328d5fd4e4SKrzysztof Kozlowski				 <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
3533b33d2868SJack Pham				 <&gcc GCC_USB3_SEC_CLKREF_CLK>;
35348d5fd4e4SKrzysztof Kozlowski			clock-names = "cfg_noc",
35358d5fd4e4SKrzysztof Kozlowski				      "core",
35368d5fd4e4SKrzysztof Kozlowski				      "iface",
35378d5fd4e4SKrzysztof Kozlowski				      "sleep",
35388d5fd4e4SKrzysztof Kozlowski				      "mock_utmi",
35398d5fd4e4SKrzysztof Kozlowski				      "xo";
3540b33d2868SJack Pham
3541b33d2868SJack Pham			assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
3542b33d2868SJack Pham					  <&gcc GCC_USB30_PRIM_MASTER_CLK>;
354379493db5SJonathan Marek			assigned-clock-rates = <19200000>, <200000000>;
3544b33d2868SJack Pham
3545b33d2868SJack Pham			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
3546b33d2868SJack Pham				     <GIC_SPI 486 IRQ_TYPE_LEVEL_HIGH>,
3547b33d2868SJack Pham				     <GIC_SPI 488 IRQ_TYPE_LEVEL_HIGH>,
3548b33d2868SJack Pham				     <GIC_SPI 489 IRQ_TYPE_LEVEL_HIGH>;
3549b33d2868SJack Pham			interrupt-names = "hs_phy_irq", "ss_phy_irq",
3550b33d2868SJack Pham					  "dm_hs_phy_irq", "dp_hs_phy_irq";
3551b33d2868SJack Pham
3552b33d2868SJack Pham			power-domains = <&gcc USB30_PRIM_GDSC>;
3553b33d2868SJack Pham
3554b33d2868SJack Pham			resets = <&gcc GCC_USB30_PRIM_BCR>;
3555b33d2868SJack Pham
3556b77a1c4dSKrzysztof Kozlowski			usb_1_dwc3: usb@a600000 {
3557b33d2868SJack Pham				compatible = "snps,dwc3";
3558b33d2868SJack Pham				reg = <0 0x0a600000 0 0xcd00>;
3559b33d2868SJack Pham				interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
356048156232SJonathan Marek				iommus = <&apps_smmu 0x140 0>;
3561b33d2868SJack Pham				snps,dis_u2_susphy_quirk;
3562b33d2868SJack Pham				snps,dis_enblslpm_quirk;
3563b33d2868SJack Pham				phys = <&usb_1_hsphy>, <&usb_1_ssphy>;
3564b33d2868SJack Pham				phy-names = "usb2-phy", "usb3-phy";
3565b33d2868SJack Pham			};
3566b33d2868SJack Pham		};
3567b33d2868SJack Pham
35680c9dde0dSJonathan Marek		usb_2: usb@a8f8800 {
35690c9dde0dSJonathan Marek			compatible = "qcom,sm8150-dwc3", "qcom,dwc3";
35700c9dde0dSJonathan Marek			reg = <0 0x0a8f8800 0 0x400>;
35710c9dde0dSJonathan Marek			status = "disabled";
35720c9dde0dSJonathan Marek			#address-cells = <2>;
35730c9dde0dSJonathan Marek			#size-cells = <2>;
35740c9dde0dSJonathan Marek			ranges;
35750c9dde0dSJonathan Marek			dma-ranges;
35760c9dde0dSJonathan Marek
35770c9dde0dSJonathan Marek			clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>,
35780c9dde0dSJonathan Marek				 <&gcc GCC_USB30_SEC_MASTER_CLK>,
35790c9dde0dSJonathan Marek				 <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>,
35800c9dde0dSJonathan Marek				 <&gcc GCC_USB30_SEC_SLEEP_CLK>,
35818d5fd4e4SKrzysztof Kozlowski				 <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
35820c9dde0dSJonathan Marek				 <&gcc GCC_USB3_SEC_CLKREF_CLK>;
35838d5fd4e4SKrzysztof Kozlowski			clock-names = "cfg_noc",
35848d5fd4e4SKrzysztof Kozlowski				      "core",
35858d5fd4e4SKrzysztof Kozlowski				      "iface",
35868d5fd4e4SKrzysztof Kozlowski				      "sleep",
35878d5fd4e4SKrzysztof Kozlowski				      "mock_utmi",
35888d5fd4e4SKrzysztof Kozlowski				      "xo";
35890c9dde0dSJonathan Marek
35900c9dde0dSJonathan Marek			assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
35910c9dde0dSJonathan Marek					  <&gcc GCC_USB30_SEC_MASTER_CLK>;
35920c9dde0dSJonathan Marek			assigned-clock-rates = <19200000>, <200000000>;
35930c9dde0dSJonathan Marek
35940c9dde0dSJonathan Marek			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
35950c9dde0dSJonathan Marek				     <GIC_SPI 487 IRQ_TYPE_LEVEL_HIGH>,
35960c9dde0dSJonathan Marek				     <GIC_SPI 490 IRQ_TYPE_LEVEL_HIGH>,
35970c9dde0dSJonathan Marek				     <GIC_SPI 491 IRQ_TYPE_LEVEL_HIGH>;
35980c9dde0dSJonathan Marek			interrupt-names = "hs_phy_irq", "ss_phy_irq",
35990c9dde0dSJonathan Marek					  "dm_hs_phy_irq", "dp_hs_phy_irq";
36000c9dde0dSJonathan Marek
36010c9dde0dSJonathan Marek			power-domains = <&gcc USB30_SEC_GDSC>;
36020c9dde0dSJonathan Marek
36030c9dde0dSJonathan Marek			resets = <&gcc GCC_USB30_SEC_BCR>;
36040c9dde0dSJonathan Marek
36052aa2b50dSBhupesh Sharma			usb_2_dwc3: usb@a800000 {
36060c9dde0dSJonathan Marek				compatible = "snps,dwc3";
36070c9dde0dSJonathan Marek				reg = <0 0x0a800000 0 0xcd00>;
36080c9dde0dSJonathan Marek				interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
36090c9dde0dSJonathan Marek				iommus = <&apps_smmu 0x160 0>;
36100c9dde0dSJonathan Marek				snps,dis_u2_susphy_quirk;
36110c9dde0dSJonathan Marek				snps,dis_enblslpm_quirk;
36120c9dde0dSJonathan Marek				phys = <&usb_2_hsphy>, <&usb_2_ssphy>;
36130c9dde0dSJonathan Marek				phy-names = "usb2-phy", "usb3-phy";
36140c9dde0dSJonathan Marek			};
36150c9dde0dSJonathan Marek		};
36160c9dde0dSJonathan Marek
36176acb71fdSJonathan Marek		camnoc_virt: interconnect@ac00000 {
36186acb71fdSJonathan Marek			compatible = "qcom,sm8150-camnoc-virt";
36196acb71fdSJonathan Marek			reg = <0 0x0ac00000 0 0x1000>;
36206acb71fdSJonathan Marek			#interconnect-cells = <1>;
36216acb71fdSJonathan Marek			qcom,bcm-voters = <&apps_bcm_voter>;
36226acb71fdSJonathan Marek		};
36236acb71fdSJonathan Marek
362498874a46SKonrad Dybcio		mdss: display-subsystem@ae00000 {
362598874a46SKonrad Dybcio			compatible = "qcom,sm8150-mdss";
362698874a46SKonrad Dybcio			reg = <0 0x0ae00000 0 0x1000>;
362798874a46SKonrad Dybcio			reg-names = "mdss";
362898874a46SKonrad Dybcio
362998874a46SKonrad Dybcio			interconnects = <&mmss_noc MASTER_MDP_PORT0 &mc_virt SLAVE_EBI_CH0>,
363098874a46SKonrad Dybcio					<&mmss_noc MASTER_MDP_PORT1 &mc_virt SLAVE_EBI_CH0>;
363198874a46SKonrad Dybcio			interconnect-names = "mdp0-mem", "mdp1-mem";
363298874a46SKonrad Dybcio
363398874a46SKonrad Dybcio			power-domains = <&dispcc MDSS_GDSC>;
363498874a46SKonrad Dybcio
363598874a46SKonrad Dybcio			clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
363698874a46SKonrad Dybcio				 <&gcc GCC_DISP_HF_AXI_CLK>,
363798874a46SKonrad Dybcio				 <&gcc GCC_DISP_SF_AXI_CLK>,
363898874a46SKonrad Dybcio				 <&dispcc DISP_CC_MDSS_MDP_CLK>;
363998874a46SKonrad Dybcio			clock-names = "iface", "bus", "nrt_bus", "core";
364098874a46SKonrad Dybcio
364198874a46SKonrad Dybcio			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
364298874a46SKonrad Dybcio			interrupt-controller;
364398874a46SKonrad Dybcio			#interrupt-cells = <1>;
364498874a46SKonrad Dybcio
364598874a46SKonrad Dybcio			iommus = <&apps_smmu 0x800 0x420>;
364698874a46SKonrad Dybcio
364798874a46SKonrad Dybcio			status = "disabled";
364898874a46SKonrad Dybcio
364998874a46SKonrad Dybcio			#address-cells = <2>;
365098874a46SKonrad Dybcio			#size-cells = <2>;
365198874a46SKonrad Dybcio			ranges;
365298874a46SKonrad Dybcio
365398874a46SKonrad Dybcio			mdss_mdp: display-controller@ae01000 {
365498874a46SKonrad Dybcio				compatible = "qcom,sm8150-dpu";
365598874a46SKonrad Dybcio				reg = <0 0x0ae01000 0 0x8f000>,
365698874a46SKonrad Dybcio				      <0 0x0aeb0000 0 0x2008>;
365798874a46SKonrad Dybcio				reg-names = "mdp", "vbif";
365898874a46SKonrad Dybcio
365998874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
366098874a46SKonrad Dybcio					 <&gcc GCC_DISP_HF_AXI_CLK>,
366198874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_MDP_CLK>,
366298874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
366398874a46SKonrad Dybcio				clock-names = "iface", "bus", "core", "vsync";
366498874a46SKonrad Dybcio
366598874a46SKonrad Dybcio				assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
366698874a46SKonrad Dybcio				assigned-clock-rates = <19200000>;
366798874a46SKonrad Dybcio
366898874a46SKonrad Dybcio				operating-points-v2 = <&mdp_opp_table>;
366998874a46SKonrad Dybcio				power-domains = <&rpmhpd SM8150_MMCX>;
367098874a46SKonrad Dybcio
367198874a46SKonrad Dybcio				interrupt-parent = <&mdss>;
367298874a46SKonrad Dybcio				interrupts = <0>;
367398874a46SKonrad Dybcio
367498874a46SKonrad Dybcio				ports {
367598874a46SKonrad Dybcio					#address-cells = <1>;
367698874a46SKonrad Dybcio					#size-cells = <0>;
367798874a46SKonrad Dybcio
367898874a46SKonrad Dybcio					port@0 {
367998874a46SKonrad Dybcio						reg = <0>;
368098874a46SKonrad Dybcio						dpu_intf1_out: endpoint {
368198874a46SKonrad Dybcio							remote-endpoint = <&mdss_dsi0_in>;
368298874a46SKonrad Dybcio						};
368398874a46SKonrad Dybcio					};
368498874a46SKonrad Dybcio
368598874a46SKonrad Dybcio					port@1 {
368698874a46SKonrad Dybcio						reg = <1>;
368798874a46SKonrad Dybcio						dpu_intf2_out: endpoint {
368898874a46SKonrad Dybcio							remote-endpoint = <&mdss_dsi1_in>;
368998874a46SKonrad Dybcio						};
369098874a46SKonrad Dybcio					};
369198874a46SKonrad Dybcio				};
369298874a46SKonrad Dybcio
369398874a46SKonrad Dybcio				mdp_opp_table: opp-table {
369498874a46SKonrad Dybcio					compatible = "operating-points-v2";
369598874a46SKonrad Dybcio
369698874a46SKonrad Dybcio					opp-171428571 {
369798874a46SKonrad Dybcio						opp-hz = /bits/ 64 <171428571>;
369898874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_low_svs>;
369998874a46SKonrad Dybcio					};
370098874a46SKonrad Dybcio
370198874a46SKonrad Dybcio					opp-300000000 {
370298874a46SKonrad Dybcio						opp-hz = /bits/ 64 <300000000>;
370398874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_svs>;
370498874a46SKonrad Dybcio					};
370598874a46SKonrad Dybcio
370698874a46SKonrad Dybcio					opp-345000000 {
370798874a46SKonrad Dybcio						opp-hz = /bits/ 64 <345000000>;
370898874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_svs_l1>;
370998874a46SKonrad Dybcio					};
371098874a46SKonrad Dybcio
371198874a46SKonrad Dybcio					opp-460000000 {
371298874a46SKonrad Dybcio						opp-hz = /bits/ 64 <460000000>;
371398874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_nom>;
371498874a46SKonrad Dybcio					};
371598874a46SKonrad Dybcio				};
371698874a46SKonrad Dybcio			};
371798874a46SKonrad Dybcio
371898874a46SKonrad Dybcio			mdss_dsi0: dsi@ae94000 {
3719b0b8b34aSDmitry Baryshkov				compatible = "qcom,sm8150-dsi-ctrl", "qcom,mdss-dsi-ctrl";
372098874a46SKonrad Dybcio				reg = <0 0x0ae94000 0 0x400>;
372198874a46SKonrad Dybcio				reg-names = "dsi_ctrl";
372298874a46SKonrad Dybcio
372398874a46SKonrad Dybcio				interrupt-parent = <&mdss>;
372498874a46SKonrad Dybcio				interrupts = <4>;
372598874a46SKonrad Dybcio
372698874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>,
372798874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>,
372898874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_PCLK0_CLK>,
372998874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_ESC0_CLK>,
373098874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_AHB_CLK>,
373198874a46SKonrad Dybcio					 <&gcc GCC_DISP_HF_AXI_CLK>;
373298874a46SKonrad Dybcio				clock-names = "byte",
373398874a46SKonrad Dybcio					      "byte_intf",
373498874a46SKonrad Dybcio					      "pixel",
373598874a46SKonrad Dybcio					      "core",
373698874a46SKonrad Dybcio					      "iface",
373798874a46SKonrad Dybcio					      "bus";
373898874a46SKonrad Dybcio
373998874a46SKonrad Dybcio				assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>,
374098874a46SKonrad Dybcio						  <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>;
374198874a46SKonrad Dybcio				assigned-clock-parents = <&mdss_dsi0_phy 0>,
374298874a46SKonrad Dybcio							 <&mdss_dsi0_phy 1>;
374398874a46SKonrad Dybcio
374498874a46SKonrad Dybcio				operating-points-v2 = <&dsi_opp_table>;
374598874a46SKonrad Dybcio				power-domains = <&rpmhpd SM8150_MMCX>;
374698874a46SKonrad Dybcio
374798874a46SKonrad Dybcio				phys = <&mdss_dsi0_phy>;
374898874a46SKonrad Dybcio
374998874a46SKonrad Dybcio				status = "disabled";
375098874a46SKonrad Dybcio
375198874a46SKonrad Dybcio				#address-cells = <1>;
375298874a46SKonrad Dybcio				#size-cells = <0>;
375398874a46SKonrad Dybcio
375498874a46SKonrad Dybcio				ports {
375598874a46SKonrad Dybcio					#address-cells = <1>;
375698874a46SKonrad Dybcio					#size-cells = <0>;
375798874a46SKonrad Dybcio
375898874a46SKonrad Dybcio					port@0 {
375998874a46SKonrad Dybcio						reg = <0>;
376098874a46SKonrad Dybcio						mdss_dsi0_in: endpoint {
376198874a46SKonrad Dybcio							remote-endpoint = <&dpu_intf1_out>;
376298874a46SKonrad Dybcio						};
376398874a46SKonrad Dybcio					};
376498874a46SKonrad Dybcio
376598874a46SKonrad Dybcio					port@1 {
376698874a46SKonrad Dybcio						reg = <1>;
376798874a46SKonrad Dybcio						mdss_dsi0_out: endpoint {
376898874a46SKonrad Dybcio						};
376998874a46SKonrad Dybcio					};
377098874a46SKonrad Dybcio				};
377198874a46SKonrad Dybcio
377298874a46SKonrad Dybcio				dsi_opp_table: opp-table {
377398874a46SKonrad Dybcio					compatible = "operating-points-v2";
377498874a46SKonrad Dybcio
377598874a46SKonrad Dybcio					opp-187500000 {
377698874a46SKonrad Dybcio						opp-hz = /bits/ 64 <187500000>;
377798874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_low_svs>;
377898874a46SKonrad Dybcio					};
377998874a46SKonrad Dybcio
378098874a46SKonrad Dybcio					opp-300000000 {
378198874a46SKonrad Dybcio						opp-hz = /bits/ 64 <300000000>;
378298874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_svs>;
378398874a46SKonrad Dybcio					};
378498874a46SKonrad Dybcio
378598874a46SKonrad Dybcio					opp-358000000 {
378698874a46SKonrad Dybcio						opp-hz = /bits/ 64 <358000000>;
378798874a46SKonrad Dybcio						required-opps = <&rpmhpd_opp_svs_l1>;
378898874a46SKonrad Dybcio					};
378998874a46SKonrad Dybcio				};
379098874a46SKonrad Dybcio			};
379198874a46SKonrad Dybcio
379298874a46SKonrad Dybcio			mdss_dsi0_phy: phy@ae94400 {
379398874a46SKonrad Dybcio				compatible = "qcom,dsi-phy-7nm";
379498874a46SKonrad Dybcio				reg = <0 0x0ae94400 0 0x200>,
379598874a46SKonrad Dybcio				      <0 0x0ae94600 0 0x280>,
379698874a46SKonrad Dybcio				      <0 0x0ae94900 0 0x260>;
379798874a46SKonrad Dybcio				reg-names = "dsi_phy",
379898874a46SKonrad Dybcio					    "dsi_phy_lane",
379998874a46SKonrad Dybcio					    "dsi_pll";
380098874a46SKonrad Dybcio
380198874a46SKonrad Dybcio				#clock-cells = <1>;
380298874a46SKonrad Dybcio				#phy-cells = <0>;
380398874a46SKonrad Dybcio
380498874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
380598874a46SKonrad Dybcio					 <&rpmhcc RPMH_CXO_CLK>;
380698874a46SKonrad Dybcio				clock-names = "iface", "ref";
380798874a46SKonrad Dybcio
380898874a46SKonrad Dybcio				status = "disabled";
380998874a46SKonrad Dybcio			};
381098874a46SKonrad Dybcio
381198874a46SKonrad Dybcio			mdss_dsi1: dsi@ae96000 {
3812b0b8b34aSDmitry Baryshkov				compatible = "qcom,sm8150-dsi-ctrl", "qcom,mdss-dsi-ctrl";
381398874a46SKonrad Dybcio				reg = <0 0x0ae96000 0 0x400>;
381498874a46SKonrad Dybcio				reg-names = "dsi_ctrl";
381598874a46SKonrad Dybcio
381698874a46SKonrad Dybcio				interrupt-parent = <&mdss>;
381798874a46SKonrad Dybcio				interrupts = <5>;
381898874a46SKonrad Dybcio
381998874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK>,
382098874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_BYTE1_INTF_CLK>,
382198874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_PCLK1_CLK>,
382298874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_ESC1_CLK>,
382398874a46SKonrad Dybcio					 <&dispcc DISP_CC_MDSS_AHB_CLK>,
382498874a46SKonrad Dybcio					 <&gcc GCC_DISP_HF_AXI_CLK>;
382598874a46SKonrad Dybcio				clock-names = "byte",
382698874a46SKonrad Dybcio					      "byte_intf",
382798874a46SKonrad Dybcio					      "pixel",
382898874a46SKonrad Dybcio					      "core",
382998874a46SKonrad Dybcio					      "iface",
383098874a46SKonrad Dybcio					      "bus";
383198874a46SKonrad Dybcio
383298874a46SKonrad Dybcio				assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>,
383398874a46SKonrad Dybcio						  <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>;
383498874a46SKonrad Dybcio				assigned-clock-parents = <&mdss_dsi1_phy 0>,
383598874a46SKonrad Dybcio							 <&mdss_dsi1_phy 1>;
383698874a46SKonrad Dybcio
383798874a46SKonrad Dybcio				operating-points-v2 = <&dsi_opp_table>;
383898874a46SKonrad Dybcio				power-domains = <&rpmhpd SM8150_MMCX>;
383998874a46SKonrad Dybcio
384098874a46SKonrad Dybcio				phys = <&mdss_dsi1_phy>;
384198874a46SKonrad Dybcio
384298874a46SKonrad Dybcio				status = "disabled";
384398874a46SKonrad Dybcio
384498874a46SKonrad Dybcio				#address-cells = <1>;
384598874a46SKonrad Dybcio				#size-cells = <0>;
384698874a46SKonrad Dybcio
384798874a46SKonrad Dybcio				ports {
384898874a46SKonrad Dybcio					#address-cells = <1>;
384998874a46SKonrad Dybcio					#size-cells = <0>;
385098874a46SKonrad Dybcio
385198874a46SKonrad Dybcio					port@0 {
385298874a46SKonrad Dybcio						reg = <0>;
385398874a46SKonrad Dybcio						mdss_dsi1_in: endpoint {
385498874a46SKonrad Dybcio							remote-endpoint = <&dpu_intf2_out>;
385598874a46SKonrad Dybcio						};
385698874a46SKonrad Dybcio					};
385798874a46SKonrad Dybcio
385898874a46SKonrad Dybcio					port@1 {
385998874a46SKonrad Dybcio						reg = <1>;
386098874a46SKonrad Dybcio						mdss_dsi1_out: endpoint {
386198874a46SKonrad Dybcio						};
386298874a46SKonrad Dybcio					};
386398874a46SKonrad Dybcio				};
386498874a46SKonrad Dybcio			};
386598874a46SKonrad Dybcio
386698874a46SKonrad Dybcio			mdss_dsi1_phy: phy@ae96400 {
386798874a46SKonrad Dybcio				compatible = "qcom,dsi-phy-7nm";
386898874a46SKonrad Dybcio				reg = <0 0x0ae96400 0 0x200>,
386998874a46SKonrad Dybcio				      <0 0x0ae96600 0 0x280>,
387098874a46SKonrad Dybcio				      <0 0x0ae96900 0 0x260>;
387198874a46SKonrad Dybcio				reg-names = "dsi_phy",
387298874a46SKonrad Dybcio					    "dsi_phy_lane",
387398874a46SKonrad Dybcio					    "dsi_pll";
387498874a46SKonrad Dybcio
387598874a46SKonrad Dybcio				#clock-cells = <1>;
387698874a46SKonrad Dybcio				#phy-cells = <0>;
387798874a46SKonrad Dybcio
387898874a46SKonrad Dybcio				clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
387998874a46SKonrad Dybcio					 <&rpmhcc RPMH_CXO_CLK>;
388098874a46SKonrad Dybcio				clock-names = "iface", "ref";
388198874a46SKonrad Dybcio
388298874a46SKonrad Dybcio				status = "disabled";
388398874a46SKonrad Dybcio			};
388498874a46SKonrad Dybcio		};
388598874a46SKonrad Dybcio
38862ef3bb17SKonrad Dybcio		dispcc: clock-controller@af00000 {
38872ef3bb17SKonrad Dybcio			compatible = "qcom,sm8150-dispcc";
38882ef3bb17SKonrad Dybcio			reg = <0 0x0af00000 0 0x10000>;
38892ef3bb17SKonrad Dybcio			clocks = <&rpmhcc RPMH_CXO_CLK>,
389098874a46SKonrad Dybcio				 <&mdss_dsi0_phy 0>,
389198874a46SKonrad Dybcio				 <&mdss_dsi0_phy 1>,
389298874a46SKonrad Dybcio				 <&mdss_dsi1_phy 0>,
389398874a46SKonrad Dybcio				 <&mdss_dsi1_phy 1>,
38942ef3bb17SKonrad Dybcio				 <0>,
38952ef3bb17SKonrad Dybcio				 <0>;
38962ef3bb17SKonrad Dybcio			clock-names = "bi_tcxo",
38972ef3bb17SKonrad Dybcio				      "dsi0_phy_pll_out_byteclk",
38982ef3bb17SKonrad Dybcio				      "dsi0_phy_pll_out_dsiclk",
38992ef3bb17SKonrad Dybcio				      "dsi1_phy_pll_out_byteclk",
39002ef3bb17SKonrad Dybcio				      "dsi1_phy_pll_out_dsiclk",
39012ef3bb17SKonrad Dybcio				      "dp_phy_pll_link_clk",
39022ef3bb17SKonrad Dybcio				      "dp_phy_pll_vco_div_clk";
39032ef3bb17SKonrad Dybcio			power-domains = <&rpmhpd SM8150_MMCX>;
39042ef3bb17SKonrad Dybcio			#clock-cells = <1>;
39052ef3bb17SKonrad Dybcio			#reset-cells = <1>;
39062ef3bb17SKonrad Dybcio			#power-domain-cells = <1>;
39072ef3bb17SKonrad Dybcio		};
39082ef3bb17SKonrad Dybcio
3909397ad946SBhupesh Sharma		pdc: interrupt-controller@b220000 {
3910397ad946SBhupesh Sharma			compatible = "qcom,sm8150-pdc", "qcom,pdc";
3911397ad946SBhupesh Sharma			reg = <0 0x0b220000 0 0x400>;
3912397ad946SBhupesh Sharma			qcom,pdc-ranges = <0 480 94>, <94 609 31>,
3913397ad946SBhupesh Sharma					  <125 63 1>;
3914397ad946SBhupesh Sharma			#interrupt-cells = <2>;
3915397ad946SBhupesh Sharma			interrupt-parent = <&intc>;
3916397ad946SBhupesh Sharma			interrupt-controller;
3917397ad946SBhupesh Sharma		};
3918397ad946SBhupesh Sharma
3919bb99820dSKrzysztof Kozlowski		aoss_qmp: power-management@c300000 {
39206ba93ba9SKrzysztof Kozlowski			compatible = "qcom,sm8150-aoss-qmp", "qcom,aoss-qmp";
392147cb6a06SMaulik Shah			reg = <0x0 0x0c300000 0x0 0x400>;
3922d8cf9372SVinod Koul			interrupts = <GIC_SPI 389 IRQ_TYPE_EDGE_RISING>;
3923d8cf9372SVinod Koul			mboxes = <&apss_shared 0>;
3924d8cf9372SVinod Koul
3925d8cf9372SVinod Koul			#clock-cells = <0>;
3926d8cf9372SVinod Koul		};
3927d8cf9372SVinod Koul
392847cb6a06SMaulik Shah		sram@c3f0000 {
392947cb6a06SMaulik Shah			compatible = "qcom,rpmh-stats";
393047cb6a06SMaulik Shah			reg = <0 0x0c3f0000 0 0x400>;
393147cb6a06SMaulik Shah		};
393247cb6a06SMaulik Shah
3933d2fa630cSAmit Kucheria		tsens0: thermal-sensor@c263000 {
3934d2fa630cSAmit Kucheria			compatible = "qcom,sm8150-tsens", "qcom,tsens-v2";
3935d2fa630cSAmit Kucheria			reg = <0 0x0c263000 0 0x1ff>, /* TM */
3936d2fa630cSAmit Kucheria			      <0 0x0c222000 0 0x1ff>; /* SROT */
3937d2fa630cSAmit Kucheria			#qcom,sensors = <16>;
3938d2fa630cSAmit Kucheria			interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>,
3939d2fa630cSAmit Kucheria				     <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>;
3940d2fa630cSAmit Kucheria			interrupt-names = "uplow", "critical";
3941d2fa630cSAmit Kucheria			#thermal-sensor-cells = <1>;
3942d2fa630cSAmit Kucheria		};
3943d2fa630cSAmit Kucheria
3944d2fa630cSAmit Kucheria		tsens1: thermal-sensor@c265000 {
3945d2fa630cSAmit Kucheria			compatible = "qcom,sm8150-tsens", "qcom,tsens-v2";
3946d2fa630cSAmit Kucheria			reg = <0 0x0c265000 0 0x1ff>, /* TM */
3947d2fa630cSAmit Kucheria			      <0 0x0c223000 0 0x1ff>; /* SROT */
3948d2fa630cSAmit Kucheria			#qcom,sensors = <8>;
3949d2fa630cSAmit Kucheria			interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>,
3950d2fa630cSAmit Kucheria				     <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>;
3951d2fa630cSAmit Kucheria			interrupt-names = "uplow", "critical";
3952d2fa630cSAmit Kucheria			#thermal-sensor-cells = <1>;
3953d2fa630cSAmit Kucheria		};
3954d2fa630cSAmit Kucheria
3955e13c6d14SVinod Koul		spmi_bus: spmi@c440000 {
3956e13c6d14SVinod Koul			compatible = "qcom,spmi-pmic-arb";
3957e13c6d14SVinod Koul			reg = <0x0 0x0c440000 0x0 0x0001100>,
3958e13c6d14SVinod Koul			      <0x0 0x0c600000 0x0 0x2000000>,
3959e13c6d14SVinod Koul			      <0x0 0x0e600000 0x0 0x0100000>,
3960e13c6d14SVinod Koul			      <0x0 0x0e700000 0x0 0x00a0000>,
3961e13c6d14SVinod Koul			      <0x0 0x0c40a000 0x0 0x0026000>;
3962e13c6d14SVinod Koul			reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
3963e13c6d14SVinod Koul			interrupt-names = "periph_irq";
3964e13c6d14SVinod Koul			interrupts = <GIC_SPI 481 IRQ_TYPE_LEVEL_HIGH>;
3965e13c6d14SVinod Koul			qcom,ee = <0>;
3966e13c6d14SVinod Koul			qcom,channel = <0>;
3967e13c6d14SVinod Koul			#address-cells = <2>;
3968e13c6d14SVinod Koul			#size-cells = <0>;
3969e13c6d14SVinod Koul			interrupt-controller;
3970e13c6d14SVinod Koul			#interrupt-cells = <4>;
3971e13c6d14SVinod Koul		};
3972e13c6d14SVinod Koul
397348156232SJonathan Marek		apps_smmu: iommu@15000000 {
397448156232SJonathan Marek			compatible = "qcom,sm8150-smmu-500", "arm,mmu-500";
397548156232SJonathan Marek			reg = <0 0x15000000 0 0x100000>;
397648156232SJonathan Marek			#iommu-cells = <2>;
397748156232SJonathan Marek			#global-interrupts = <1>;
397848156232SJonathan Marek			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
397948156232SJonathan Marek				     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
398048156232SJonathan Marek				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
398148156232SJonathan Marek				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
398248156232SJonathan Marek				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
398348156232SJonathan Marek				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
398448156232SJonathan Marek				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
398548156232SJonathan Marek				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
398648156232SJonathan Marek				     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
398748156232SJonathan Marek				     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
398848156232SJonathan Marek				     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
398948156232SJonathan Marek				     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
399048156232SJonathan Marek				     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
399148156232SJonathan Marek				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
399248156232SJonathan Marek				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
399348156232SJonathan Marek				     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
399448156232SJonathan Marek				     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
399548156232SJonathan Marek				     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
399648156232SJonathan Marek				     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
399748156232SJonathan Marek				     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
399848156232SJonathan Marek				     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
399948156232SJonathan Marek				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
400048156232SJonathan Marek				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
400148156232SJonathan Marek				     <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
400248156232SJonathan Marek				     <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
400348156232SJonathan Marek				     <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
400448156232SJonathan Marek				     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
400548156232SJonathan Marek				     <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
400648156232SJonathan Marek				     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
400748156232SJonathan Marek				     <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
400848156232SJonathan Marek				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
400948156232SJonathan Marek				     <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
401048156232SJonathan Marek				     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
401148156232SJonathan Marek				     <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
401248156232SJonathan Marek				     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
401348156232SJonathan Marek				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
401448156232SJonathan Marek				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
401548156232SJonathan Marek				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
401648156232SJonathan Marek				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
401748156232SJonathan Marek				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
401848156232SJonathan Marek				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
401948156232SJonathan Marek				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
402048156232SJonathan Marek				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
402148156232SJonathan Marek				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
402248156232SJonathan Marek				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
402348156232SJonathan Marek				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
402448156232SJonathan Marek				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
402548156232SJonathan Marek				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
402648156232SJonathan Marek				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
402748156232SJonathan Marek				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
402848156232SJonathan Marek				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
402948156232SJonathan Marek				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
403048156232SJonathan Marek				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
403148156232SJonathan Marek				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
403248156232SJonathan Marek				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
403348156232SJonathan Marek				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
403448156232SJonathan Marek				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
403548156232SJonathan Marek				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
403648156232SJonathan Marek				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
403748156232SJonathan Marek				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
403848156232SJonathan Marek				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
403948156232SJonathan Marek				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
404048156232SJonathan Marek				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
404148156232SJonathan Marek				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
404248156232SJonathan Marek				     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
404348156232SJonathan Marek				     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
404448156232SJonathan Marek				     <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>,
404548156232SJonathan Marek				     <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>,
404648156232SJonathan Marek				     <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>,
404748156232SJonathan Marek				     <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
404848156232SJonathan Marek				     <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
404948156232SJonathan Marek				     <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
405048156232SJonathan Marek				     <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
405148156232SJonathan Marek				     <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
405248156232SJonathan Marek				     <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
405348156232SJonathan Marek				     <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
405448156232SJonathan Marek				     <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>,
405548156232SJonathan Marek				     <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
405648156232SJonathan Marek				     <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
405748156232SJonathan Marek				     <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>,
405848156232SJonathan Marek				     <GIC_SPI 409 IRQ_TYPE_LEVEL_HIGH>;
405948156232SJonathan Marek		};
406048156232SJonathan Marek
406149076351SSibi Sankar		remoteproc_adsp: remoteproc@17300000 {
406249076351SSibi Sankar			compatible = "qcom,sm8150-adsp-pas";
406349076351SSibi Sankar			reg = <0x0 0x17300000 0x0 0x4040>;
406449076351SSibi Sankar
406549076351SSibi Sankar			interrupts-extended = <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
406649076351SSibi Sankar					      <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
406749076351SSibi Sankar					      <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
406849076351SSibi Sankar					      <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
406949076351SSibi Sankar					      <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
407049076351SSibi Sankar			interrupt-names = "wdog", "fatal", "ready",
407149076351SSibi Sankar					  "handover", "stop-ack";
407249076351SSibi Sankar
407349076351SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>;
407449076351SSibi Sankar			clock-names = "xo";
407549076351SSibi Sankar
4076a94ed9f3SKonrad Dybcio			power-domains = <&rpmhpd SM8150_CX>;
407749076351SSibi Sankar
407849076351SSibi Sankar			memory-region = <&adsp_mem>;
407949076351SSibi Sankar
4080d9d327f6SSibi Sankar			qcom,qmp = <&aoss_qmp>;
4081d9d327f6SSibi Sankar
408249076351SSibi Sankar			qcom,smem-states = <&adsp_smp2p_out 0>;
408349076351SSibi Sankar			qcom,smem-state-names = "stop";
408449076351SSibi Sankar
408549076351SSibi Sankar			status = "disabled";
408649076351SSibi Sankar
408749076351SSibi Sankar			glink-edge {
408849076351SSibi Sankar				interrupts = <GIC_SPI 156 IRQ_TYPE_EDGE_RISING>;
408949076351SSibi Sankar				label = "lpass";
409049076351SSibi Sankar				qcom,remote-pid = <2>;
409149076351SSibi Sankar				mboxes = <&apss_shared 8>;
409281729330SBhupesh Sharma
409381729330SBhupesh Sharma				fastrpc {
409481729330SBhupesh Sharma					compatible = "qcom,fastrpc";
409581729330SBhupesh Sharma					qcom,glink-channels = "fastrpcglink-apps-dsp";
409681729330SBhupesh Sharma					label = "adsp";
40978c8ce95bSJeya R					qcom,non-secure-domain;
409881729330SBhupesh Sharma					#address-cells = <1>;
409981729330SBhupesh Sharma					#size-cells = <0>;
410081729330SBhupesh Sharma
410181729330SBhupesh Sharma					compute-cb@3 {
410281729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
410381729330SBhupesh Sharma						reg = <3>;
410481729330SBhupesh Sharma						iommus = <&apps_smmu 0x1b23 0x0>;
410581729330SBhupesh Sharma					};
410681729330SBhupesh Sharma
410781729330SBhupesh Sharma					compute-cb@4 {
410881729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
410981729330SBhupesh Sharma						reg = <4>;
411081729330SBhupesh Sharma						iommus = <&apps_smmu 0x1b24 0x0>;
411181729330SBhupesh Sharma					};
411281729330SBhupesh Sharma
411381729330SBhupesh Sharma					compute-cb@5 {
411481729330SBhupesh Sharma						compatible = "qcom,fastrpc-compute-cb";
411581729330SBhupesh Sharma						reg = <5>;
411681729330SBhupesh Sharma						iommus = <&apps_smmu 0x1b25 0x0>;
411781729330SBhupesh Sharma					};
411881729330SBhupesh Sharma				};
411949076351SSibi Sankar			};
412049076351SSibi Sankar		};
412149076351SSibi Sankar
4122e13c6d14SVinod Koul		intc: interrupt-controller@17a00000 {
4123e13c6d14SVinod Koul			compatible = "arm,gic-v3";
4124e13c6d14SVinod Koul			interrupt-controller;
4125e13c6d14SVinod Koul			#interrupt-cells = <3>;
4126e13c6d14SVinod Koul			reg = <0x0 0x17a00000 0x0 0x10000>,	/* GICD */
4127e13c6d14SVinod Koul			      <0x0 0x17a60000 0x0 0x100000>;	/* GICR * 8 */
4128e13c6d14SVinod Koul			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
4129e13c6d14SVinod Koul		};
4130e13c6d14SVinod Koul
4131d8cf9372SVinod Koul		apss_shared: mailbox@17c00000 {
4132d8cf9372SVinod Koul			compatible = "qcom,sm8150-apss-shared";
4133d8cf9372SVinod Koul			reg = <0x0 0x17c00000 0x0 0x1000>;
4134d8cf9372SVinod Koul			#mbox-cells = <1>;
4135d8cf9372SVinod Koul		};
4136d8cf9372SVinod Koul
4137fb2d8150SSai Prakash Ranjan		watchdog@17c10000 {
4138fb2d8150SSai Prakash Ranjan			compatible = "qcom,apss-wdt-sm8150", "qcom,kpss-wdt";
4139fb2d8150SSai Prakash Ranjan			reg = <0 0x17c10000 0 0x1000>;
4140fb2d8150SSai Prakash Ranjan			clocks = <&sleep_clk>;
4141b094c8f8SSai Prakash Ranjan			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
4142fb2d8150SSai Prakash Ranjan		};
4143fb2d8150SSai Prakash Ranjan
4144e13c6d14SVinod Koul		timer@17c20000 {
4145458ebdbbSDavid Heidelberg			#address-cells = <1>;
4146458ebdbbSDavid Heidelberg			#size-cells = <1>;
4147458ebdbbSDavid Heidelberg			ranges = <0 0 0 0x20000000>;
4148e13c6d14SVinod Koul			compatible = "arm,armv7-timer-mem";
4149e13c6d14SVinod Koul			reg = <0x0 0x17c20000 0x0 0x1000>;
4150e13c6d14SVinod Koul			clock-frequency = <19200000>;
4151e13c6d14SVinod Koul
4152e13c6d14SVinod Koul			frame@17c21000 {
4153e13c6d14SVinod Koul				frame-number = <0>;
4154e13c6d14SVinod Koul				interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
4155e13c6d14SVinod Koul					     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
4156458ebdbbSDavid Heidelberg				reg = <0x17c21000 0x1000>,
4157458ebdbbSDavid Heidelberg				      <0x17c22000 0x1000>;
4158e13c6d14SVinod Koul			};
4159e13c6d14SVinod Koul
4160e13c6d14SVinod Koul			frame@17c23000 {
4161e13c6d14SVinod Koul				frame-number = <1>;
4162e13c6d14SVinod Koul				interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
4163458ebdbbSDavid Heidelberg				reg = <0x17c23000 0x1000>;
4164e13c6d14SVinod Koul				status = "disabled";
4165e13c6d14SVinod Koul			};
4166e13c6d14SVinod Koul
4167e13c6d14SVinod Koul			frame@17c25000 {
4168e13c6d14SVinod Koul				frame-number = <2>;
4169e13c6d14SVinod Koul				interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
4170458ebdbbSDavid Heidelberg				reg = <0x17c25000 0x1000>;
4171e13c6d14SVinod Koul				status = "disabled";
4172e13c6d14SVinod Koul			};
4173e13c6d14SVinod Koul
4174e13c6d14SVinod Koul			frame@17c27000 {
4175e13c6d14SVinod Koul				frame-number = <3>;
4176e13c6d14SVinod Koul				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
4177458ebdbbSDavid Heidelberg				reg = <0x17c26000 0x1000>;
4178e13c6d14SVinod Koul				status = "disabled";
4179e13c6d14SVinod Koul			};
4180e13c6d14SVinod Koul
4181e13c6d14SVinod Koul			frame@17c29000 {
4182e13c6d14SVinod Koul				frame-number = <4>;
4183e13c6d14SVinod Koul				interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
4184458ebdbbSDavid Heidelberg				reg = <0x17c29000 0x1000>;
4185e13c6d14SVinod Koul				status = "disabled";
4186e13c6d14SVinod Koul			};
4187e13c6d14SVinod Koul
4188e13c6d14SVinod Koul			frame@17c2b000 {
4189e13c6d14SVinod Koul				frame-number = <5>;
4190e13c6d14SVinod Koul				interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
4191458ebdbbSDavid Heidelberg				reg = <0x17c2b000 0x1000>;
4192e13c6d14SVinod Koul				status = "disabled";
4193e13c6d14SVinod Koul			};
4194e13c6d14SVinod Koul
4195e13c6d14SVinod Koul			frame@17c2d000 {
4196e13c6d14SVinod Koul				frame-number = <6>;
4197e13c6d14SVinod Koul				interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
4198458ebdbbSDavid Heidelberg				reg = <0x17c2d000 0x1000>;
4199e13c6d14SVinod Koul				status = "disabled";
4200e13c6d14SVinod Koul			};
4201e13c6d14SVinod Koul		};
4202d8cf9372SVinod Koul
4203d8cf9372SVinod Koul		apps_rsc: rsc@18200000 {
4204d8cf9372SVinod Koul			label = "apps_rsc";
4205d8cf9372SVinod Koul			compatible = "qcom,rpmh-rsc";
4206d8cf9372SVinod Koul			reg = <0x0 0x18200000 0x0 0x10000>,
4207d8cf9372SVinod Koul			      <0x0 0x18210000 0x0 0x10000>,
4208d8cf9372SVinod Koul			      <0x0 0x18220000 0x0 0x10000>;
4209d8cf9372SVinod Koul			reg-names = "drv-0", "drv-1", "drv-2";
4210d8cf9372SVinod Koul			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
4211d8cf9372SVinod Koul				     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
4212d8cf9372SVinod Koul				     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
4213d8cf9372SVinod Koul			qcom,tcs-offset = <0xd00>;
4214d8cf9372SVinod Koul			qcom,drv-id = <2>;
4215d8cf9372SVinod Koul			qcom,tcs-config = <ACTIVE_TCS  2>,
421617ac8af6SMaulik Shah					  <SLEEP_TCS   3>,
421717ac8af6SMaulik Shah					  <WAKE_TCS    3>,
421817ac8af6SMaulik Shah					  <CONTROL_TCS 1>;
42192ffa0ca4SMaulik Shah			power-domains = <&CLUSTER_PD>;
4220d8cf9372SVinod Koul
4221d8cf9372SVinod Koul			rpmhcc: clock-controller {
4222d8cf9372SVinod Koul				compatible = "qcom,sm8150-rpmh-clk";
4223d8cf9372SVinod Koul				#clock-cells = <1>;
4224d8cf9372SVinod Koul				clock-names = "xo";
4225d8cf9372SVinod Koul				clocks = <&xo_board>;
4226d8cf9372SVinod Koul			};
4227017e7856SSibi Sankar
4228017e7856SSibi Sankar			rpmhpd: power-controller {
4229017e7856SSibi Sankar				compatible = "qcom,sm8150-rpmhpd";
4230017e7856SSibi Sankar				#power-domain-cells = <1>;
4231017e7856SSibi Sankar				operating-points-v2 = <&rpmhpd_opp_table>;
4232017e7856SSibi Sankar
4233017e7856SSibi Sankar				rpmhpd_opp_table: opp-table {
4234017e7856SSibi Sankar					compatible = "operating-points-v2";
4235017e7856SSibi Sankar
4236017e7856SSibi Sankar					rpmhpd_opp_ret: opp1 {
4237017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
4238017e7856SSibi Sankar					};
4239017e7856SSibi Sankar
4240017e7856SSibi Sankar					rpmhpd_opp_min_svs: opp2 {
4241017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
4242017e7856SSibi Sankar					};
4243017e7856SSibi Sankar
4244017e7856SSibi Sankar					rpmhpd_opp_low_svs: opp3 {
4245017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
4246017e7856SSibi Sankar					};
4247017e7856SSibi Sankar
4248017e7856SSibi Sankar					rpmhpd_opp_svs: opp4 {
4249017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
4250017e7856SSibi Sankar					};
4251017e7856SSibi Sankar
4252017e7856SSibi Sankar					rpmhpd_opp_svs_l1: opp5 {
4253017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
4254017e7856SSibi Sankar					};
4255017e7856SSibi Sankar
4256017e7856SSibi Sankar					rpmhpd_opp_svs_l2: opp6 {
4257017e7856SSibi Sankar						opp-level = <224>;
4258017e7856SSibi Sankar					};
4259017e7856SSibi Sankar
4260017e7856SSibi Sankar					rpmhpd_opp_nom: opp7 {
4261017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
4262017e7856SSibi Sankar					};
4263017e7856SSibi Sankar
4264017e7856SSibi Sankar					rpmhpd_opp_nom_l1: opp8 {
4265017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
4266017e7856SSibi Sankar					};
4267017e7856SSibi Sankar
4268017e7856SSibi Sankar					rpmhpd_opp_nom_l2: opp9 {
4269017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
4270017e7856SSibi Sankar					};
4271017e7856SSibi Sankar
4272017e7856SSibi Sankar					rpmhpd_opp_turbo: opp10 {
4273017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
4274017e7856SSibi Sankar					};
4275017e7856SSibi Sankar
4276017e7856SSibi Sankar					rpmhpd_opp_turbo_l1: opp11 {
4277017e7856SSibi Sankar						opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
4278017e7856SSibi Sankar					};
4279017e7856SSibi Sankar				};
4280017e7856SSibi Sankar			};
428171a2fc6eSJonathan Marek
4282fc0e7dd6SKrzysztof Kozlowski			apps_bcm_voter: bcm-voter {
428371a2fc6eSJonathan Marek				compatible = "qcom,bcm-voter";
428471a2fc6eSJonathan Marek			};
4285d8cf9372SVinod Koul		};
4286fea8930bSSibi Sankar
4287a6d435c1SSibi Sankar		osm_l3: interconnect@18321000 {
4288a0289a10SBjorn Andersson			compatible = "qcom,sm8150-osm-l3", "qcom,osm-l3";
4289a6d435c1SSibi Sankar			reg = <0 0x18321000 0 0x1400>;
4290a6d435c1SSibi Sankar
4291a6d435c1SSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
4292a6d435c1SSibi Sankar			clock-names = "xo", "alternate";
4293a6d435c1SSibi Sankar
4294a6d435c1SSibi Sankar			#interconnect-cells = <1>;
4295a6d435c1SSibi Sankar		};
4296a6d435c1SSibi Sankar
4297fea8930bSSibi Sankar		cpufreq_hw: cpufreq@18323000 {
4298fea8930bSSibi Sankar			compatible = "qcom,cpufreq-hw";
4299fea8930bSSibi Sankar			reg = <0 0x18323000 0 0x1400>, <0 0x18325800 0 0x1400>,
4300fea8930bSSibi Sankar			      <0 0x18327800 0 0x1400>;
4301fea8930bSSibi Sankar			reg-names = "freq-domain0", "freq-domain1",
4302fea8930bSSibi Sankar				    "freq-domain2";
4303fea8930bSSibi Sankar
4304fea8930bSSibi Sankar			clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
4305fea8930bSSibi Sankar			clock-names = "xo", "alternate";
4306fea8930bSSibi Sankar
4307fea8930bSSibi Sankar			#freq-domain-cells = <1>;
4308fc725894SManivannan Sadhasivam			#clock-cells = <1>;
4309fea8930bSSibi Sankar		};
431005090bb9SJonathan Marek
43112ffcfe79SThara Gopinath		lmh_cluster1: lmh@18350800 {
43122ffcfe79SThara Gopinath			compatible = "qcom,sm8150-lmh";
43132ffcfe79SThara Gopinath			reg = <0 0x18350800 0 0x400>;
43142ffcfe79SThara Gopinath			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
43152ffcfe79SThara Gopinath			cpus = <&CPU4>;
43162ffcfe79SThara Gopinath			qcom,lmh-temp-arm-millicelsius = <60000>;
43172ffcfe79SThara Gopinath			qcom,lmh-temp-low-millicelsius = <84500>;
43182ffcfe79SThara Gopinath			qcom,lmh-temp-high-millicelsius = <85000>;
43192ffcfe79SThara Gopinath			interrupt-controller;
43202ffcfe79SThara Gopinath			#interrupt-cells = <1>;
43212ffcfe79SThara Gopinath		};
43222ffcfe79SThara Gopinath
43232ffcfe79SThara Gopinath		lmh_cluster0: lmh@18358800 {
43242ffcfe79SThara Gopinath			compatible = "qcom,sm8150-lmh";
43252ffcfe79SThara Gopinath			reg = <0 0x18358800 0 0x400>;
43262ffcfe79SThara Gopinath			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
43272ffcfe79SThara Gopinath			cpus = <&CPU0>;
43282ffcfe79SThara Gopinath			qcom,lmh-temp-arm-millicelsius = <60000>;
43292ffcfe79SThara Gopinath			qcom,lmh-temp-low-millicelsius = <84500>;
43302ffcfe79SThara Gopinath			qcom,lmh-temp-high-millicelsius = <85000>;
43312ffcfe79SThara Gopinath			interrupt-controller;
43322ffcfe79SThara Gopinath			#interrupt-cells = <1>;
43332ffcfe79SThara Gopinath		};
43342ffcfe79SThara Gopinath
433505090bb9SJonathan Marek		wifi: wifi@18800000 {
433605090bb9SJonathan Marek			compatible = "qcom,wcn3990-wifi";
433705090bb9SJonathan Marek			reg = <0 0x18800000 0 0x800000>;
433805090bb9SJonathan Marek			reg-names = "membase";
433905090bb9SJonathan Marek			memory-region = <&wlan_mem>;
434005090bb9SJonathan Marek			clock-names = "cxo_ref_clk_pin", "qdss";
434105090bb9SJonathan Marek			clocks = <&rpmhcc RPMH_RF_CLK2>, <&aoss_qmp>;
434205090bb9SJonathan Marek			interrupts = <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH>,
434305090bb9SJonathan Marek				     <GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH>,
434405090bb9SJonathan Marek				     <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
434505090bb9SJonathan Marek				     <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
434605090bb9SJonathan Marek				     <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
434705090bb9SJonathan Marek				     <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
434805090bb9SJonathan Marek				     <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
434905090bb9SJonathan Marek				     <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
435005090bb9SJonathan Marek				     <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
435105090bb9SJonathan Marek				     <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
435205090bb9SJonathan Marek				     <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
435305090bb9SJonathan Marek				     <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>;
435405090bb9SJonathan Marek			iommus = <&apps_smmu 0x0640 0x1>;
435505090bb9SJonathan Marek			status = "disabled";
435605090bb9SJonathan Marek		};
4357e13c6d14SVinod Koul	};
4358e13c6d14SVinod Koul
4359e13c6d14SVinod Koul	timer {
4360e13c6d14SVinod Koul		compatible = "arm,armv8-timer";
4361e13c6d14SVinod Koul		interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>,
4362e13c6d14SVinod Koul			     <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>,
4363e13c6d14SVinod Koul			     <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>,
4364e13c6d14SVinod Koul			     <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>;
4365e13c6d14SVinod Koul	};
4366d2fa630cSAmit Kucheria
4367d2fa630cSAmit Kucheria	thermal-zones {
4368d2fa630cSAmit Kucheria		cpu0-thermal {
4369d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4370d2fa630cSAmit Kucheria			polling-delay = <1000>;
4371d2fa630cSAmit Kucheria
4372d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 1>;
4373d2fa630cSAmit Kucheria
4374d2fa630cSAmit Kucheria			trips {
4375d2fa630cSAmit Kucheria				cpu0_alert0: trip-point0 {
4376d2fa630cSAmit Kucheria					temperature = <90000>;
4377d2fa630cSAmit Kucheria					hysteresis = <2000>;
4378d2fa630cSAmit Kucheria					type = "passive";
4379d2fa630cSAmit Kucheria				};
4380d2fa630cSAmit Kucheria
4381d2fa630cSAmit Kucheria				cpu0_alert1: trip-point1 {
4382d2fa630cSAmit Kucheria					temperature = <95000>;
4383d2fa630cSAmit Kucheria					hysteresis = <2000>;
4384d2fa630cSAmit Kucheria					type = "passive";
4385d2fa630cSAmit Kucheria				};
4386d2fa630cSAmit Kucheria
43871364acc3SKrzysztof Kozlowski				cpu0_crit: cpu-crit {
4388d2fa630cSAmit Kucheria					temperature = <110000>;
4389d2fa630cSAmit Kucheria					hysteresis = <1000>;
4390d2fa630cSAmit Kucheria					type = "critical";
4391d2fa630cSAmit Kucheria				};
4392d2fa630cSAmit Kucheria			};
4393d2fa630cSAmit Kucheria
4394d2fa630cSAmit Kucheria			cooling-maps {
4395d2fa630cSAmit Kucheria				map0 {
4396d2fa630cSAmit Kucheria					trip = <&cpu0_alert0>;
4397d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4398d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4399d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4400d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4401d2fa630cSAmit Kucheria				};
4402d2fa630cSAmit Kucheria				map1 {
4403d2fa630cSAmit Kucheria					trip = <&cpu0_alert1>;
4404d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4405d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4406d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4407d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4408d2fa630cSAmit Kucheria				};
4409d2fa630cSAmit Kucheria			};
4410d2fa630cSAmit Kucheria		};
4411d2fa630cSAmit Kucheria
4412d2fa630cSAmit Kucheria		cpu1-thermal {
4413d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4414d2fa630cSAmit Kucheria			polling-delay = <1000>;
4415d2fa630cSAmit Kucheria
4416d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 2>;
4417d2fa630cSAmit Kucheria
4418d2fa630cSAmit Kucheria			trips {
4419d2fa630cSAmit Kucheria				cpu1_alert0: trip-point0 {
4420d2fa630cSAmit Kucheria					temperature = <90000>;
4421d2fa630cSAmit Kucheria					hysteresis = <2000>;
4422d2fa630cSAmit Kucheria					type = "passive";
4423d2fa630cSAmit Kucheria				};
4424d2fa630cSAmit Kucheria
4425d2fa630cSAmit Kucheria				cpu1_alert1: trip-point1 {
4426d2fa630cSAmit Kucheria					temperature = <95000>;
4427d2fa630cSAmit Kucheria					hysteresis = <2000>;
4428d2fa630cSAmit Kucheria					type = "passive";
4429d2fa630cSAmit Kucheria				};
4430d2fa630cSAmit Kucheria
44311364acc3SKrzysztof Kozlowski				cpu1_crit: cpu-crit {
4432d2fa630cSAmit Kucheria					temperature = <110000>;
4433d2fa630cSAmit Kucheria					hysteresis = <1000>;
4434d2fa630cSAmit Kucheria					type = "critical";
4435d2fa630cSAmit Kucheria				};
4436d2fa630cSAmit Kucheria			};
4437d2fa630cSAmit Kucheria
4438d2fa630cSAmit Kucheria			cooling-maps {
4439d2fa630cSAmit Kucheria				map0 {
4440d2fa630cSAmit Kucheria					trip = <&cpu1_alert0>;
4441d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4442d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4443d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4444d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4445d2fa630cSAmit Kucheria				};
4446d2fa630cSAmit Kucheria				map1 {
4447d2fa630cSAmit Kucheria					trip = <&cpu1_alert1>;
4448d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4449d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4450d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4451d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4452d2fa630cSAmit Kucheria				};
4453d2fa630cSAmit Kucheria			};
4454d2fa630cSAmit Kucheria		};
4455d2fa630cSAmit Kucheria
4456d2fa630cSAmit Kucheria		cpu2-thermal {
4457d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4458d2fa630cSAmit Kucheria			polling-delay = <1000>;
4459d2fa630cSAmit Kucheria
4460d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 3>;
4461d2fa630cSAmit Kucheria
4462d2fa630cSAmit Kucheria			trips {
4463d2fa630cSAmit Kucheria				cpu2_alert0: trip-point0 {
4464d2fa630cSAmit Kucheria					temperature = <90000>;
4465d2fa630cSAmit Kucheria					hysteresis = <2000>;
4466d2fa630cSAmit Kucheria					type = "passive";
4467d2fa630cSAmit Kucheria				};
4468d2fa630cSAmit Kucheria
4469d2fa630cSAmit Kucheria				cpu2_alert1: trip-point1 {
4470d2fa630cSAmit Kucheria					temperature = <95000>;
4471d2fa630cSAmit Kucheria					hysteresis = <2000>;
4472d2fa630cSAmit Kucheria					type = "passive";
4473d2fa630cSAmit Kucheria				};
4474d2fa630cSAmit Kucheria
44751364acc3SKrzysztof Kozlowski				cpu2_crit: cpu-crit {
4476d2fa630cSAmit Kucheria					temperature = <110000>;
4477d2fa630cSAmit Kucheria					hysteresis = <1000>;
4478d2fa630cSAmit Kucheria					type = "critical";
4479d2fa630cSAmit Kucheria				};
4480d2fa630cSAmit Kucheria			};
4481d2fa630cSAmit Kucheria
4482d2fa630cSAmit Kucheria			cooling-maps {
4483d2fa630cSAmit Kucheria				map0 {
4484d2fa630cSAmit Kucheria					trip = <&cpu2_alert0>;
4485d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4486d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4487d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4488d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4489d2fa630cSAmit Kucheria				};
4490d2fa630cSAmit Kucheria				map1 {
4491d2fa630cSAmit Kucheria					trip = <&cpu2_alert1>;
4492d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4493d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4494d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4495d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4496d2fa630cSAmit Kucheria				};
4497d2fa630cSAmit Kucheria			};
4498d2fa630cSAmit Kucheria		};
4499d2fa630cSAmit Kucheria
4500d2fa630cSAmit Kucheria		cpu3-thermal {
4501d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4502d2fa630cSAmit Kucheria			polling-delay = <1000>;
4503d2fa630cSAmit Kucheria
4504d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 4>;
4505d2fa630cSAmit Kucheria
4506d2fa630cSAmit Kucheria			trips {
4507d2fa630cSAmit Kucheria				cpu3_alert0: trip-point0 {
4508d2fa630cSAmit Kucheria					temperature = <90000>;
4509d2fa630cSAmit Kucheria					hysteresis = <2000>;
4510d2fa630cSAmit Kucheria					type = "passive";
4511d2fa630cSAmit Kucheria				};
4512d2fa630cSAmit Kucheria
4513d2fa630cSAmit Kucheria				cpu3_alert1: trip-point1 {
4514d2fa630cSAmit Kucheria					temperature = <95000>;
4515d2fa630cSAmit Kucheria					hysteresis = <2000>;
4516d2fa630cSAmit Kucheria					type = "passive";
4517d2fa630cSAmit Kucheria				};
4518d2fa630cSAmit Kucheria
45191364acc3SKrzysztof Kozlowski				cpu3_crit: cpu-crit {
4520d2fa630cSAmit Kucheria					temperature = <110000>;
4521d2fa630cSAmit Kucheria					hysteresis = <1000>;
4522d2fa630cSAmit Kucheria					type = "critical";
4523d2fa630cSAmit Kucheria				};
4524d2fa630cSAmit Kucheria			};
4525d2fa630cSAmit Kucheria
4526d2fa630cSAmit Kucheria			cooling-maps {
4527d2fa630cSAmit Kucheria				map0 {
4528d2fa630cSAmit Kucheria					trip = <&cpu3_alert0>;
4529d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4530d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4531d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4532d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4533d2fa630cSAmit Kucheria				};
4534d2fa630cSAmit Kucheria				map1 {
4535d2fa630cSAmit Kucheria					trip = <&cpu3_alert1>;
4536d2fa630cSAmit Kucheria					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4537d2fa630cSAmit Kucheria							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4538d2fa630cSAmit Kucheria							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4539d2fa630cSAmit Kucheria							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4540d2fa630cSAmit Kucheria				};
4541d2fa630cSAmit Kucheria			};
4542d2fa630cSAmit Kucheria		};
4543d2fa630cSAmit Kucheria
4544d2fa630cSAmit Kucheria		cpu4-top-thermal {
4545d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4546d2fa630cSAmit Kucheria			polling-delay = <1000>;
4547d2fa630cSAmit Kucheria
4548d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 7>;
4549d2fa630cSAmit Kucheria
4550d2fa630cSAmit Kucheria			trips {
4551d2fa630cSAmit Kucheria				cpu4_top_alert0: trip-point0 {
4552d2fa630cSAmit Kucheria					temperature = <90000>;
4553d2fa630cSAmit Kucheria					hysteresis = <2000>;
4554d2fa630cSAmit Kucheria					type = "passive";
4555d2fa630cSAmit Kucheria				};
4556d2fa630cSAmit Kucheria
4557d2fa630cSAmit Kucheria				cpu4_top_alert1: trip-point1 {
4558d2fa630cSAmit Kucheria					temperature = <95000>;
4559d2fa630cSAmit Kucheria					hysteresis = <2000>;
4560d2fa630cSAmit Kucheria					type = "passive";
4561d2fa630cSAmit Kucheria				};
4562d2fa630cSAmit Kucheria
45631364acc3SKrzysztof Kozlowski				cpu4_top_crit: cpu-crit {
4564d2fa630cSAmit Kucheria					temperature = <110000>;
4565d2fa630cSAmit Kucheria					hysteresis = <1000>;
4566d2fa630cSAmit Kucheria					type = "critical";
4567d2fa630cSAmit Kucheria				};
4568d2fa630cSAmit Kucheria			};
4569d2fa630cSAmit Kucheria
4570d2fa630cSAmit Kucheria			cooling-maps {
4571d2fa630cSAmit Kucheria				map0 {
4572d2fa630cSAmit Kucheria					trip = <&cpu4_top_alert0>;
4573d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4574d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4575d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4576d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4577d2fa630cSAmit Kucheria				};
4578d2fa630cSAmit Kucheria				map1 {
4579d2fa630cSAmit Kucheria					trip = <&cpu4_top_alert1>;
4580d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4581d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4582d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4583d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4584d2fa630cSAmit Kucheria				};
4585d2fa630cSAmit Kucheria			};
4586d2fa630cSAmit Kucheria		};
4587d2fa630cSAmit Kucheria
4588d2fa630cSAmit Kucheria		cpu5-top-thermal {
4589d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4590d2fa630cSAmit Kucheria			polling-delay = <1000>;
4591d2fa630cSAmit Kucheria
4592d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 8>;
4593d2fa630cSAmit Kucheria
4594d2fa630cSAmit Kucheria			trips {
4595d2fa630cSAmit Kucheria				cpu5_top_alert0: trip-point0 {
4596d2fa630cSAmit Kucheria					temperature = <90000>;
4597d2fa630cSAmit Kucheria					hysteresis = <2000>;
4598d2fa630cSAmit Kucheria					type = "passive";
4599d2fa630cSAmit Kucheria				};
4600d2fa630cSAmit Kucheria
4601d2fa630cSAmit Kucheria				cpu5_top_alert1: trip-point1 {
4602d2fa630cSAmit Kucheria					temperature = <95000>;
4603d2fa630cSAmit Kucheria					hysteresis = <2000>;
4604d2fa630cSAmit Kucheria					type = "passive";
4605d2fa630cSAmit Kucheria				};
4606d2fa630cSAmit Kucheria
46071364acc3SKrzysztof Kozlowski				cpu5_top_crit: cpu-crit {
4608d2fa630cSAmit Kucheria					temperature = <110000>;
4609d2fa630cSAmit Kucheria					hysteresis = <1000>;
4610d2fa630cSAmit Kucheria					type = "critical";
4611d2fa630cSAmit Kucheria				};
4612d2fa630cSAmit Kucheria			};
4613d2fa630cSAmit Kucheria
4614d2fa630cSAmit Kucheria			cooling-maps {
4615d2fa630cSAmit Kucheria				map0 {
4616d2fa630cSAmit Kucheria					trip = <&cpu5_top_alert0>;
4617d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4618d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4619d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4620d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4621d2fa630cSAmit Kucheria				};
4622d2fa630cSAmit Kucheria				map1 {
4623d2fa630cSAmit Kucheria					trip = <&cpu5_top_alert1>;
4624d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4625d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4626d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4627d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4628d2fa630cSAmit Kucheria				};
4629d2fa630cSAmit Kucheria			};
4630d2fa630cSAmit Kucheria		};
4631d2fa630cSAmit Kucheria
4632d2fa630cSAmit Kucheria		cpu6-top-thermal {
4633d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4634d2fa630cSAmit Kucheria			polling-delay = <1000>;
4635d2fa630cSAmit Kucheria
4636d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 9>;
4637d2fa630cSAmit Kucheria
4638d2fa630cSAmit Kucheria			trips {
4639d2fa630cSAmit Kucheria				cpu6_top_alert0: trip-point0 {
4640d2fa630cSAmit Kucheria					temperature = <90000>;
4641d2fa630cSAmit Kucheria					hysteresis = <2000>;
4642d2fa630cSAmit Kucheria					type = "passive";
4643d2fa630cSAmit Kucheria				};
4644d2fa630cSAmit Kucheria
4645d2fa630cSAmit Kucheria				cpu6_top_alert1: trip-point1 {
4646d2fa630cSAmit Kucheria					temperature = <95000>;
4647d2fa630cSAmit Kucheria					hysteresis = <2000>;
4648d2fa630cSAmit Kucheria					type = "passive";
4649d2fa630cSAmit Kucheria				};
4650d2fa630cSAmit Kucheria
46511364acc3SKrzysztof Kozlowski				cpu6_top_crit: cpu-crit {
4652d2fa630cSAmit Kucheria					temperature = <110000>;
4653d2fa630cSAmit Kucheria					hysteresis = <1000>;
4654d2fa630cSAmit Kucheria					type = "critical";
4655d2fa630cSAmit Kucheria				};
4656d2fa630cSAmit Kucheria			};
4657d2fa630cSAmit Kucheria
4658d2fa630cSAmit Kucheria			cooling-maps {
4659d2fa630cSAmit Kucheria				map0 {
4660d2fa630cSAmit Kucheria					trip = <&cpu6_top_alert0>;
4661d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4662d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4663d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4664d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4665d2fa630cSAmit Kucheria				};
4666d2fa630cSAmit Kucheria				map1 {
4667d2fa630cSAmit Kucheria					trip = <&cpu6_top_alert1>;
4668d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4669d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4670d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4671d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4672d2fa630cSAmit Kucheria				};
4673d2fa630cSAmit Kucheria			};
4674d2fa630cSAmit Kucheria		};
4675d2fa630cSAmit Kucheria
4676d2fa630cSAmit Kucheria		cpu7-top-thermal {
4677d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4678d2fa630cSAmit Kucheria			polling-delay = <1000>;
4679d2fa630cSAmit Kucheria
4680d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 10>;
4681d2fa630cSAmit Kucheria
4682d2fa630cSAmit Kucheria			trips {
4683d2fa630cSAmit Kucheria				cpu7_top_alert0: trip-point0 {
4684d2fa630cSAmit Kucheria					temperature = <90000>;
4685d2fa630cSAmit Kucheria					hysteresis = <2000>;
4686d2fa630cSAmit Kucheria					type = "passive";
4687d2fa630cSAmit Kucheria				};
4688d2fa630cSAmit Kucheria
4689d2fa630cSAmit Kucheria				cpu7_top_alert1: trip-point1 {
4690d2fa630cSAmit Kucheria					temperature = <95000>;
4691d2fa630cSAmit Kucheria					hysteresis = <2000>;
4692d2fa630cSAmit Kucheria					type = "passive";
4693d2fa630cSAmit Kucheria				};
4694d2fa630cSAmit Kucheria
46951364acc3SKrzysztof Kozlowski				cpu7_top_crit: cpu-crit {
4696d2fa630cSAmit Kucheria					temperature = <110000>;
4697d2fa630cSAmit Kucheria					hysteresis = <1000>;
4698d2fa630cSAmit Kucheria					type = "critical";
4699d2fa630cSAmit Kucheria				};
4700d2fa630cSAmit Kucheria			};
4701d2fa630cSAmit Kucheria
4702d2fa630cSAmit Kucheria			cooling-maps {
4703d2fa630cSAmit Kucheria				map0 {
4704d2fa630cSAmit Kucheria					trip = <&cpu7_top_alert0>;
4705d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4706d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4707d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4708d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4709d2fa630cSAmit Kucheria				};
4710d2fa630cSAmit Kucheria				map1 {
4711d2fa630cSAmit Kucheria					trip = <&cpu7_top_alert1>;
4712d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4713d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4714d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4715d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4716d2fa630cSAmit Kucheria				};
4717d2fa630cSAmit Kucheria			};
4718d2fa630cSAmit Kucheria		};
4719d2fa630cSAmit Kucheria
4720d2fa630cSAmit Kucheria		cpu4-bottom-thermal {
4721d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4722d2fa630cSAmit Kucheria			polling-delay = <1000>;
4723d2fa630cSAmit Kucheria
4724d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 11>;
4725d2fa630cSAmit Kucheria
4726d2fa630cSAmit Kucheria			trips {
4727d2fa630cSAmit Kucheria				cpu4_bottom_alert0: trip-point0 {
4728d2fa630cSAmit Kucheria					temperature = <90000>;
4729d2fa630cSAmit Kucheria					hysteresis = <2000>;
4730d2fa630cSAmit Kucheria					type = "passive";
4731d2fa630cSAmit Kucheria				};
4732d2fa630cSAmit Kucheria
4733d2fa630cSAmit Kucheria				cpu4_bottom_alert1: trip-point1 {
4734d2fa630cSAmit Kucheria					temperature = <95000>;
4735d2fa630cSAmit Kucheria					hysteresis = <2000>;
4736d2fa630cSAmit Kucheria					type = "passive";
4737d2fa630cSAmit Kucheria				};
4738d2fa630cSAmit Kucheria
47391364acc3SKrzysztof Kozlowski				cpu4_bottom_crit: cpu-crit {
4740d2fa630cSAmit Kucheria					temperature = <110000>;
4741d2fa630cSAmit Kucheria					hysteresis = <1000>;
4742d2fa630cSAmit Kucheria					type = "critical";
4743d2fa630cSAmit Kucheria				};
4744d2fa630cSAmit Kucheria			};
4745d2fa630cSAmit Kucheria
4746d2fa630cSAmit Kucheria			cooling-maps {
4747d2fa630cSAmit Kucheria				map0 {
4748d2fa630cSAmit Kucheria					trip = <&cpu4_bottom_alert0>;
4749d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4750d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4751d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4752d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4753d2fa630cSAmit Kucheria				};
4754d2fa630cSAmit Kucheria				map1 {
4755d2fa630cSAmit Kucheria					trip = <&cpu4_bottom_alert1>;
4756d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4757d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4758d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4759d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4760d2fa630cSAmit Kucheria				};
4761d2fa630cSAmit Kucheria			};
4762d2fa630cSAmit Kucheria		};
4763d2fa630cSAmit Kucheria
4764d2fa630cSAmit Kucheria		cpu5-bottom-thermal {
4765d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4766d2fa630cSAmit Kucheria			polling-delay = <1000>;
4767d2fa630cSAmit Kucheria
4768d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 12>;
4769d2fa630cSAmit Kucheria
4770d2fa630cSAmit Kucheria			trips {
4771d2fa630cSAmit Kucheria				cpu5_bottom_alert0: trip-point0 {
4772d2fa630cSAmit Kucheria					temperature = <90000>;
4773d2fa630cSAmit Kucheria					hysteresis = <2000>;
4774d2fa630cSAmit Kucheria					type = "passive";
4775d2fa630cSAmit Kucheria				};
4776d2fa630cSAmit Kucheria
4777d2fa630cSAmit Kucheria				cpu5_bottom_alert1: trip-point1 {
4778d2fa630cSAmit Kucheria					temperature = <95000>;
4779d2fa630cSAmit Kucheria					hysteresis = <2000>;
4780d2fa630cSAmit Kucheria					type = "passive";
4781d2fa630cSAmit Kucheria				};
4782d2fa630cSAmit Kucheria
47831364acc3SKrzysztof Kozlowski				cpu5_bottom_crit: cpu-crit {
4784d2fa630cSAmit Kucheria					temperature = <110000>;
4785d2fa630cSAmit Kucheria					hysteresis = <1000>;
4786d2fa630cSAmit Kucheria					type = "critical";
4787d2fa630cSAmit Kucheria				};
4788d2fa630cSAmit Kucheria			};
4789d2fa630cSAmit Kucheria
4790d2fa630cSAmit Kucheria			cooling-maps {
4791d2fa630cSAmit Kucheria				map0 {
4792d2fa630cSAmit Kucheria					trip = <&cpu5_bottom_alert0>;
4793d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4794d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4795d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4796d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4797d2fa630cSAmit Kucheria				};
4798d2fa630cSAmit Kucheria				map1 {
4799d2fa630cSAmit Kucheria					trip = <&cpu5_bottom_alert1>;
4800d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4801d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4802d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4803d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4804d2fa630cSAmit Kucheria				};
4805d2fa630cSAmit Kucheria			};
4806d2fa630cSAmit Kucheria		};
4807d2fa630cSAmit Kucheria
4808d2fa630cSAmit Kucheria		cpu6-bottom-thermal {
4809d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4810d2fa630cSAmit Kucheria			polling-delay = <1000>;
4811d2fa630cSAmit Kucheria
4812d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 13>;
4813d2fa630cSAmit Kucheria
4814d2fa630cSAmit Kucheria			trips {
4815d2fa630cSAmit Kucheria				cpu6_bottom_alert0: trip-point0 {
4816d2fa630cSAmit Kucheria					temperature = <90000>;
4817d2fa630cSAmit Kucheria					hysteresis = <2000>;
4818d2fa630cSAmit Kucheria					type = "passive";
4819d2fa630cSAmit Kucheria				};
4820d2fa630cSAmit Kucheria
4821d2fa630cSAmit Kucheria				cpu6_bottom_alert1: trip-point1 {
4822d2fa630cSAmit Kucheria					temperature = <95000>;
4823d2fa630cSAmit Kucheria					hysteresis = <2000>;
4824d2fa630cSAmit Kucheria					type = "passive";
4825d2fa630cSAmit Kucheria				};
4826d2fa630cSAmit Kucheria
48271364acc3SKrzysztof Kozlowski				cpu6_bottom_crit: cpu-crit {
4828d2fa630cSAmit Kucheria					temperature = <110000>;
4829d2fa630cSAmit Kucheria					hysteresis = <1000>;
4830d2fa630cSAmit Kucheria					type = "critical";
4831d2fa630cSAmit Kucheria				};
4832d2fa630cSAmit Kucheria			};
4833d2fa630cSAmit Kucheria
4834d2fa630cSAmit Kucheria			cooling-maps {
4835d2fa630cSAmit Kucheria				map0 {
4836d2fa630cSAmit Kucheria					trip = <&cpu6_bottom_alert0>;
4837d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4838d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4839d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4840d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4841d2fa630cSAmit Kucheria				};
4842d2fa630cSAmit Kucheria				map1 {
4843d2fa630cSAmit Kucheria					trip = <&cpu6_bottom_alert1>;
4844d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4845d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4846d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4847d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4848d2fa630cSAmit Kucheria				};
4849d2fa630cSAmit Kucheria			};
4850d2fa630cSAmit Kucheria		};
4851d2fa630cSAmit Kucheria
4852d2fa630cSAmit Kucheria		cpu7-bottom-thermal {
4853d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4854d2fa630cSAmit Kucheria			polling-delay = <1000>;
4855d2fa630cSAmit Kucheria
4856d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 14>;
4857d2fa630cSAmit Kucheria
4858d2fa630cSAmit Kucheria			trips {
4859d2fa630cSAmit Kucheria				cpu7_bottom_alert0: trip-point0 {
4860d2fa630cSAmit Kucheria					temperature = <90000>;
4861d2fa630cSAmit Kucheria					hysteresis = <2000>;
4862d2fa630cSAmit Kucheria					type = "passive";
4863d2fa630cSAmit Kucheria				};
4864d2fa630cSAmit Kucheria
4865d2fa630cSAmit Kucheria				cpu7_bottom_alert1: trip-point1 {
4866d2fa630cSAmit Kucheria					temperature = <95000>;
4867d2fa630cSAmit Kucheria					hysteresis = <2000>;
4868d2fa630cSAmit Kucheria					type = "passive";
4869d2fa630cSAmit Kucheria				};
4870d2fa630cSAmit Kucheria
48711364acc3SKrzysztof Kozlowski				cpu7_bottom_crit: cpu-crit {
4872d2fa630cSAmit Kucheria					temperature = <110000>;
4873d2fa630cSAmit Kucheria					hysteresis = <1000>;
4874d2fa630cSAmit Kucheria					type = "critical";
4875d2fa630cSAmit Kucheria				};
4876d2fa630cSAmit Kucheria			};
4877d2fa630cSAmit Kucheria
4878d2fa630cSAmit Kucheria			cooling-maps {
4879d2fa630cSAmit Kucheria				map0 {
4880d2fa630cSAmit Kucheria					trip = <&cpu7_bottom_alert0>;
4881d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4882d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4883d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4884d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4885d2fa630cSAmit Kucheria				};
4886d2fa630cSAmit Kucheria				map1 {
4887d2fa630cSAmit Kucheria					trip = <&cpu7_bottom_alert1>;
4888d2fa630cSAmit Kucheria					cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4889d2fa630cSAmit Kucheria							 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4890d2fa630cSAmit Kucheria							 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4891d2fa630cSAmit Kucheria							 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4892d2fa630cSAmit Kucheria				};
4893d2fa630cSAmit Kucheria			};
4894d2fa630cSAmit Kucheria		};
4895d2fa630cSAmit Kucheria
4896d2fa630cSAmit Kucheria		aoss0-thermal {
4897d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4898d2fa630cSAmit Kucheria			polling-delay = <1000>;
4899d2fa630cSAmit Kucheria
4900d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 0>;
4901d2fa630cSAmit Kucheria
4902d2fa630cSAmit Kucheria			trips {
4903d2fa630cSAmit Kucheria				aoss0_alert0: trip-point0 {
4904d2fa630cSAmit Kucheria					temperature = <90000>;
4905d2fa630cSAmit Kucheria					hysteresis = <2000>;
4906d2fa630cSAmit Kucheria					type = "hot";
4907d2fa630cSAmit Kucheria				};
4908d2fa630cSAmit Kucheria			};
4909d2fa630cSAmit Kucheria		};
4910d2fa630cSAmit Kucheria
4911d2fa630cSAmit Kucheria		cluster0-thermal {
4912d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4913d2fa630cSAmit Kucheria			polling-delay = <1000>;
4914d2fa630cSAmit Kucheria
4915d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 5>;
4916d2fa630cSAmit Kucheria
4917d2fa630cSAmit Kucheria			trips {
4918d2fa630cSAmit Kucheria				cluster0_alert0: trip-point0 {
4919d2fa630cSAmit Kucheria					temperature = <90000>;
4920d2fa630cSAmit Kucheria					hysteresis = <2000>;
4921d2fa630cSAmit Kucheria					type = "hot";
4922d2fa630cSAmit Kucheria				};
4923d2fa630cSAmit Kucheria				cluster0_crit: cluster0_crit {
4924d2fa630cSAmit Kucheria					temperature = <110000>;
4925d2fa630cSAmit Kucheria					hysteresis = <2000>;
4926d2fa630cSAmit Kucheria					type = "critical";
4927d2fa630cSAmit Kucheria				};
4928d2fa630cSAmit Kucheria			};
4929d2fa630cSAmit Kucheria		};
4930d2fa630cSAmit Kucheria
4931d2fa630cSAmit Kucheria		cluster1-thermal {
4932d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4933d2fa630cSAmit Kucheria			polling-delay = <1000>;
4934d2fa630cSAmit Kucheria
4935d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 6>;
4936d2fa630cSAmit Kucheria
4937d2fa630cSAmit Kucheria			trips {
4938d2fa630cSAmit Kucheria				cluster1_alert0: trip-point0 {
4939d2fa630cSAmit Kucheria					temperature = <90000>;
4940d2fa630cSAmit Kucheria					hysteresis = <2000>;
4941d2fa630cSAmit Kucheria					type = "hot";
4942d2fa630cSAmit Kucheria				};
4943d2fa630cSAmit Kucheria				cluster1_crit: cluster1_crit {
4944d2fa630cSAmit Kucheria					temperature = <110000>;
4945d2fa630cSAmit Kucheria					hysteresis = <2000>;
4946d2fa630cSAmit Kucheria					type = "critical";
4947d2fa630cSAmit Kucheria				};
4948d2fa630cSAmit Kucheria			};
4949d2fa630cSAmit Kucheria		};
4950d2fa630cSAmit Kucheria
49517be1c395SDavid Heidelberg		gpu-top-thermal {
4952d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4953d2fa630cSAmit Kucheria			polling-delay = <1000>;
4954d2fa630cSAmit Kucheria
4955d2fa630cSAmit Kucheria			thermal-sensors = <&tsens0 15>;
4956d2fa630cSAmit Kucheria
4957d2fa630cSAmit Kucheria			trips {
4958d2fa630cSAmit Kucheria				gpu1_alert0: trip-point0 {
4959d2fa630cSAmit Kucheria					temperature = <90000>;
4960d2fa630cSAmit Kucheria					hysteresis = <2000>;
4961d2fa630cSAmit Kucheria					type = "hot";
4962d2fa630cSAmit Kucheria				};
4963d2fa630cSAmit Kucheria			};
4964d2fa630cSAmit Kucheria		};
4965d2fa630cSAmit Kucheria
4966d2fa630cSAmit Kucheria		aoss1-thermal {
4967d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4968d2fa630cSAmit Kucheria			polling-delay = <1000>;
4969d2fa630cSAmit Kucheria
4970d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 0>;
4971d2fa630cSAmit Kucheria
4972d2fa630cSAmit Kucheria			trips {
4973d2fa630cSAmit Kucheria				aoss1_alert0: trip-point0 {
4974d2fa630cSAmit Kucheria					temperature = <90000>;
4975d2fa630cSAmit Kucheria					hysteresis = <2000>;
4976d2fa630cSAmit Kucheria					type = "hot";
4977d2fa630cSAmit Kucheria				};
4978d2fa630cSAmit Kucheria			};
4979d2fa630cSAmit Kucheria		};
4980d2fa630cSAmit Kucheria
4981d2fa630cSAmit Kucheria		wlan-thermal {
4982d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4983d2fa630cSAmit Kucheria			polling-delay = <1000>;
4984d2fa630cSAmit Kucheria
4985d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 1>;
4986d2fa630cSAmit Kucheria
4987d2fa630cSAmit Kucheria			trips {
4988d2fa630cSAmit Kucheria				wlan_alert0: trip-point0 {
4989d2fa630cSAmit Kucheria					temperature = <90000>;
4990d2fa630cSAmit Kucheria					hysteresis = <2000>;
4991d2fa630cSAmit Kucheria					type = "hot";
4992d2fa630cSAmit Kucheria				};
4993d2fa630cSAmit Kucheria			};
4994d2fa630cSAmit Kucheria		};
4995d2fa630cSAmit Kucheria
4996d2fa630cSAmit Kucheria		video-thermal {
4997d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
4998d2fa630cSAmit Kucheria			polling-delay = <1000>;
4999d2fa630cSAmit Kucheria
5000d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 2>;
5001d2fa630cSAmit Kucheria
5002d2fa630cSAmit Kucheria			trips {
5003d2fa630cSAmit Kucheria				video_alert0: trip-point0 {
5004d2fa630cSAmit Kucheria					temperature = <90000>;
5005d2fa630cSAmit Kucheria					hysteresis = <2000>;
5006d2fa630cSAmit Kucheria					type = "hot";
5007d2fa630cSAmit Kucheria				};
5008d2fa630cSAmit Kucheria			};
5009d2fa630cSAmit Kucheria		};
5010d2fa630cSAmit Kucheria
5011d2fa630cSAmit Kucheria		mem-thermal {
5012d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5013d2fa630cSAmit Kucheria			polling-delay = <1000>;
5014d2fa630cSAmit Kucheria
5015d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 3>;
5016d2fa630cSAmit Kucheria
5017d2fa630cSAmit Kucheria			trips {
5018d2fa630cSAmit Kucheria				mem_alert0: trip-point0 {
5019d2fa630cSAmit Kucheria					temperature = <90000>;
5020d2fa630cSAmit Kucheria					hysteresis = <2000>;
5021d2fa630cSAmit Kucheria					type = "hot";
5022d2fa630cSAmit Kucheria				};
5023d2fa630cSAmit Kucheria			};
5024d2fa630cSAmit Kucheria		};
5025d2fa630cSAmit Kucheria
5026d2fa630cSAmit Kucheria		q6-hvx-thermal {
5027d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5028d2fa630cSAmit Kucheria			polling-delay = <1000>;
5029d2fa630cSAmit Kucheria
5030d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 4>;
5031d2fa630cSAmit Kucheria
5032d2fa630cSAmit Kucheria			trips {
5033d2fa630cSAmit Kucheria				q6_hvx_alert0: trip-point0 {
5034d2fa630cSAmit Kucheria					temperature = <90000>;
5035d2fa630cSAmit Kucheria					hysteresis = <2000>;
5036d2fa630cSAmit Kucheria					type = "hot";
5037d2fa630cSAmit Kucheria				};
5038d2fa630cSAmit Kucheria			};
5039d2fa630cSAmit Kucheria		};
5040d2fa630cSAmit Kucheria
5041d2fa630cSAmit Kucheria		camera-thermal {
5042d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5043d2fa630cSAmit Kucheria			polling-delay = <1000>;
5044d2fa630cSAmit Kucheria
5045d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 5>;
5046d2fa630cSAmit Kucheria
5047d2fa630cSAmit Kucheria			trips {
5048d2fa630cSAmit Kucheria				camera_alert0: trip-point0 {
5049d2fa630cSAmit Kucheria					temperature = <90000>;
5050d2fa630cSAmit Kucheria					hysteresis = <2000>;
5051d2fa630cSAmit Kucheria					type = "hot";
5052d2fa630cSAmit Kucheria				};
5053d2fa630cSAmit Kucheria			};
5054d2fa630cSAmit Kucheria		};
5055d2fa630cSAmit Kucheria
5056d2fa630cSAmit Kucheria		compute-thermal {
5057d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5058d2fa630cSAmit Kucheria			polling-delay = <1000>;
5059d2fa630cSAmit Kucheria
5060d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 6>;
5061d2fa630cSAmit Kucheria
5062d2fa630cSAmit Kucheria			trips {
5063d2fa630cSAmit Kucheria				compute_alert0: trip-point0 {
5064d2fa630cSAmit Kucheria					temperature = <90000>;
5065d2fa630cSAmit Kucheria					hysteresis = <2000>;
5066d2fa630cSAmit Kucheria					type = "hot";
5067d2fa630cSAmit Kucheria				};
5068d2fa630cSAmit Kucheria			};
5069d2fa630cSAmit Kucheria		};
5070d2fa630cSAmit Kucheria
5071d2fa630cSAmit Kucheria		modem-thermal {
5072d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5073d2fa630cSAmit Kucheria			polling-delay = <1000>;
5074d2fa630cSAmit Kucheria
5075d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 7>;
5076d2fa630cSAmit Kucheria
5077d2fa630cSAmit Kucheria			trips {
5078d2fa630cSAmit Kucheria				modem_alert0: trip-point0 {
5079d2fa630cSAmit Kucheria					temperature = <90000>;
5080d2fa630cSAmit Kucheria					hysteresis = <2000>;
5081d2fa630cSAmit Kucheria					type = "hot";
5082d2fa630cSAmit Kucheria				};
5083d2fa630cSAmit Kucheria			};
5084d2fa630cSAmit Kucheria		};
5085d2fa630cSAmit Kucheria
5086d2fa630cSAmit Kucheria		npu-thermal {
5087d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5088d2fa630cSAmit Kucheria			polling-delay = <1000>;
5089d2fa630cSAmit Kucheria
5090d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 8>;
5091d2fa630cSAmit Kucheria
5092d2fa630cSAmit Kucheria			trips {
5093d2fa630cSAmit Kucheria				npu_alert0: trip-point0 {
5094d2fa630cSAmit Kucheria					temperature = <90000>;
5095d2fa630cSAmit Kucheria					hysteresis = <2000>;
5096d2fa630cSAmit Kucheria					type = "hot";
5097d2fa630cSAmit Kucheria				};
5098d2fa630cSAmit Kucheria			};
5099d2fa630cSAmit Kucheria		};
5100d2fa630cSAmit Kucheria
5101d2fa630cSAmit Kucheria		modem-vec-thermal {
5102d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5103d2fa630cSAmit Kucheria			polling-delay = <1000>;
5104d2fa630cSAmit Kucheria
5105d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 9>;
5106d2fa630cSAmit Kucheria
5107d2fa630cSAmit Kucheria			trips {
5108d2fa630cSAmit Kucheria				modem_vec_alert0: trip-point0 {
5109d2fa630cSAmit Kucheria					temperature = <90000>;
5110d2fa630cSAmit Kucheria					hysteresis = <2000>;
5111d2fa630cSAmit Kucheria					type = "hot";
5112d2fa630cSAmit Kucheria				};
5113d2fa630cSAmit Kucheria			};
5114d2fa630cSAmit Kucheria		};
5115d2fa630cSAmit Kucheria
5116d2fa630cSAmit Kucheria		modem-scl-thermal {
5117d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5118d2fa630cSAmit Kucheria			polling-delay = <1000>;
5119d2fa630cSAmit Kucheria
5120d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 10>;
5121d2fa630cSAmit Kucheria
5122d2fa630cSAmit Kucheria			trips {
5123d2fa630cSAmit Kucheria				modem_scl_alert0: trip-point0 {
5124d2fa630cSAmit Kucheria					temperature = <90000>;
5125d2fa630cSAmit Kucheria					hysteresis = <2000>;
5126d2fa630cSAmit Kucheria					type = "hot";
5127d2fa630cSAmit Kucheria				};
5128d2fa630cSAmit Kucheria			};
5129d2fa630cSAmit Kucheria		};
5130d2fa630cSAmit Kucheria
51317be1c395SDavid Heidelberg		gpu-bottom-thermal {
5132d2fa630cSAmit Kucheria			polling-delay-passive = <250>;
5133d2fa630cSAmit Kucheria			polling-delay = <1000>;
5134d2fa630cSAmit Kucheria
5135d2fa630cSAmit Kucheria			thermal-sensors = <&tsens1 11>;
5136d2fa630cSAmit Kucheria
5137d2fa630cSAmit Kucheria			trips {
5138d2fa630cSAmit Kucheria				gpu2_alert0: trip-point0 {
5139d2fa630cSAmit Kucheria					temperature = <90000>;
5140d2fa630cSAmit Kucheria					hysteresis = <2000>;
5141d2fa630cSAmit Kucheria					type = "hot";
5142d2fa630cSAmit Kucheria				};
5143d2fa630cSAmit Kucheria			};
5144d2fa630cSAmit Kucheria		};
5145d2fa630cSAmit Kucheria	};
5146e13c6d14SVinod Koul};
5147