1e8f7a387SPhilippe Schenker// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
22eba2438SPhilippe Schenker/*
32eba2438SPhilippe Schenker * Copyright 2019 Toradex
42eba2438SPhilippe Schenker */
52eba2438SPhilippe Schenker
62eba2438SPhilippe Schenker/ {
72eba2438SPhilippe Schenker	chosen {
82eba2438SPhilippe Schenker		stdout-path = &lpuart3;
92eba2438SPhilippe Schenker	};
102eba2438SPhilippe Schenker
112eba2438SPhilippe Schenker	reg_module_3v3: regulator-module-3v3 {
122eba2438SPhilippe Schenker		compatible = "regulator-fixed";
132eba2438SPhilippe Schenker		regulator-name = "+V3.3";
142eba2438SPhilippe Schenker		regulator-min-microvolt = <3300000>;
152eba2438SPhilippe Schenker		regulator-max-microvolt = <3300000>;
162eba2438SPhilippe Schenker	};
172eba2438SPhilippe Schenker};
182eba2438SPhilippe Schenker
19*e2c7fa72SPhilippe Schenker&cpu_alert0 {
20*e2c7fa72SPhilippe Schenker	hysteresis = <2000>;
21*e2c7fa72SPhilippe Schenker	temperature = <90000>;
22*e2c7fa72SPhilippe Schenker	type = "passive";
23*e2c7fa72SPhilippe Schenker};
24*e2c7fa72SPhilippe Schenker
25*e2c7fa72SPhilippe Schenker&cpu_crit0 {
26*e2c7fa72SPhilippe Schenker	hysteresis = <2000>;
27*e2c7fa72SPhilippe Schenker	temperature = <105000>;
28*e2c7fa72SPhilippe Schenker	type = "critical";
29*e2c7fa72SPhilippe Schenker};
30*e2c7fa72SPhilippe Schenker
312eba2438SPhilippe Schenker/* On-module I2C */
322eba2438SPhilippe Schenker&i2c0 {
332eba2438SPhilippe Schenker	#address-cells = <1>;
342eba2438SPhilippe Schenker	#size-cells = <0>;
352eba2438SPhilippe Schenker	clock-frequency = <100000>;
362eba2438SPhilippe Schenker	pinctrl-names = "default";
372eba2438SPhilippe Schenker	pinctrl-0 = <&pinctrl_i2c0>, <&pinctrl_sgtl5000_usb_clk>;
382eba2438SPhilippe Schenker	status = "okay";
392eba2438SPhilippe Schenker
402eba2438SPhilippe Schenker	/* Touch controller */
412eba2438SPhilippe Schenker	touchscreen@2c {
422eba2438SPhilippe Schenker		compatible = "adi,ad7879-1";
432eba2438SPhilippe Schenker		pinctrl-names = "default";
442eba2438SPhilippe Schenker		pinctrl-0 = <&pinctrl_ad7879_int>;
452eba2438SPhilippe Schenker		reg = <0x2c>;
462eba2438SPhilippe Schenker		interrupt-parent = <&lsio_gpio3>;
472eba2438SPhilippe Schenker		interrupts = <5 IRQ_TYPE_EDGE_FALLING>;
482eba2438SPhilippe Schenker		touchscreen-max-pressure = <4096>;
492eba2438SPhilippe Schenker		adi,resistance-plate-x = <120>;
502eba2438SPhilippe Schenker		adi,first-conversion-delay = /bits/ 8 <3>;
512eba2438SPhilippe Schenker		adi,acquisition-time = /bits/ 8 <1>;
522eba2438SPhilippe Schenker		adi,median-filter-size = /bits/ 8 <2>;
532eba2438SPhilippe Schenker		adi,averaging = /bits/ 8 <1>;
542eba2438SPhilippe Schenker		adi,conversion-interval = /bits/ 8 <255>;
55851884b2SPhilippe Schenker		status = "disabled";
562eba2438SPhilippe Schenker	};
572eba2438SPhilippe Schenker};
582eba2438SPhilippe Schenker
592eba2438SPhilippe Schenker/* Colibri I2C */
602eba2438SPhilippe Schenker&i2c1 {
612eba2438SPhilippe Schenker	#address-cells = <1>;
622eba2438SPhilippe Schenker	#size-cells = <0>;
632eba2438SPhilippe Schenker	clock-frequency = <100000>;
642eba2438SPhilippe Schenker	pinctrl-names = "default";
652eba2438SPhilippe Schenker	pinctrl-0 = <&pinctrl_i2c1>;
662eba2438SPhilippe Schenker};
672eba2438SPhilippe Schenker
68ee9936d6SPhilippe Schenker&jpegdec {
69ee9936d6SPhilippe Schenker	status = "okay";
70ee9936d6SPhilippe Schenker};
71ee9936d6SPhilippe Schenker
72ee9936d6SPhilippe Schenker&jpegenc {
73ee9936d6SPhilippe Schenker	status = "okay";
74ee9936d6SPhilippe Schenker};
75ee9936d6SPhilippe Schenker
762eba2438SPhilippe Schenker/* Colibri UART_B */
772eba2438SPhilippe Schenker&lpuart0 {
782eba2438SPhilippe Schenker	pinctrl-names = "default";
792eba2438SPhilippe Schenker	pinctrl-0 = <&pinctrl_lpuart0>;
802eba2438SPhilippe Schenker};
812eba2438SPhilippe Schenker
822eba2438SPhilippe Schenker/* Colibri UART_C */
832eba2438SPhilippe Schenker&lpuart2 {
842eba2438SPhilippe Schenker	pinctrl-names = "default";
852eba2438SPhilippe Schenker	pinctrl-0 = <&pinctrl_lpuart2>;
862eba2438SPhilippe Schenker};
872eba2438SPhilippe Schenker
882eba2438SPhilippe Schenker/* Colibri UART_A */
892eba2438SPhilippe Schenker&lpuart3 {
902eba2438SPhilippe Schenker	pinctrl-names = "default";
912eba2438SPhilippe Schenker	pinctrl-0 = <&pinctrl_lpuart3>, <&pinctrl_lpuart3_ctrl>;
922eba2438SPhilippe Schenker};
932eba2438SPhilippe Schenker
942eba2438SPhilippe Schenker/* Colibri FastEthernet */
952eba2438SPhilippe Schenker&fec1 {
962eba2438SPhilippe Schenker	pinctrl-names = "default", "sleep";
972eba2438SPhilippe Schenker	pinctrl-0 = <&pinctrl_fec1>;
982eba2438SPhilippe Schenker	pinctrl-1 = <&pinctrl_fec1_sleep>;
992eba2438SPhilippe Schenker	phy-mode = "rmii";
1002eba2438SPhilippe Schenker	phy-handle = <&ethphy0>;
1012eba2438SPhilippe Schenker	fsl,magic-packet;
1022eba2438SPhilippe Schenker
1032eba2438SPhilippe Schenker	mdio {
1042eba2438SPhilippe Schenker		#address-cells = <1>;
1052eba2438SPhilippe Schenker		#size-cells = <0>;
1062eba2438SPhilippe Schenker
1072eba2438SPhilippe Schenker		ethphy0: ethernet-phy@2 {
1082eba2438SPhilippe Schenker			compatible = "ethernet-phy-ieee802.3-c22";
1092eba2438SPhilippe Schenker			max-speed = <100>;
1102eba2438SPhilippe Schenker			reg = <2>;
1112eba2438SPhilippe Schenker		};
1122eba2438SPhilippe Schenker	};
1132eba2438SPhilippe Schenker};
1142eba2438SPhilippe Schenker
115a537c961SPhilippe Schenker/* Colibri SPI */
116a537c961SPhilippe Schenker&lpspi2 {
117a537c961SPhilippe Schenker	pinctrl-names = "default";
118a537c961SPhilippe Schenker	pinctrl-0 = <&pinctrl_lpspi2>;
119a537c961SPhilippe Schenker	cs-gpios = <&lsio_gpio1 0 GPIO_ACTIVE_LOW>;
120a537c961SPhilippe Schenker};
121a537c961SPhilippe Schenker
12255164802SPhilippe Schenker&lsio_gpio0 {
12355164802SPhilippe Schenker	gpio-line-names = "",
12455164802SPhilippe Schenker			  "SODIMM_70",
12555164802SPhilippe Schenker			  "SODIMM_60",
12655164802SPhilippe Schenker			  "SODIMM_58",
12755164802SPhilippe Schenker			  "SODIMM_78",
12855164802SPhilippe Schenker			  "SODIMM_72",
12955164802SPhilippe Schenker			  "SODIMM_80",
13055164802SPhilippe Schenker			  "SODIMM_46",
13155164802SPhilippe Schenker			  "SODIMM_62",
13255164802SPhilippe Schenker			  "SODIMM_48",
13355164802SPhilippe Schenker			  "SODIMM_74",
13455164802SPhilippe Schenker			  "SODIMM_50",
13555164802SPhilippe Schenker			  "SODIMM_52",
13655164802SPhilippe Schenker			  "SODIMM_54",
13755164802SPhilippe Schenker			  "SODIMM_66",
13855164802SPhilippe Schenker			  "SODIMM_64",
13955164802SPhilippe Schenker			  "SODIMM_68",
14055164802SPhilippe Schenker			  "",
14155164802SPhilippe Schenker			  "",
14255164802SPhilippe Schenker			  "SODIMM_82",
14355164802SPhilippe Schenker			  "SODIMM_56",
14455164802SPhilippe Schenker			  "SODIMM_28",
14555164802SPhilippe Schenker			  "SODIMM_30",
14655164802SPhilippe Schenker			  "",
14755164802SPhilippe Schenker			  "SODIMM_61",
14855164802SPhilippe Schenker			  "SODIMM_103",
14955164802SPhilippe Schenker			  "",
15055164802SPhilippe Schenker			  "",
15155164802SPhilippe Schenker			  "",
15255164802SPhilippe Schenker			  "SODIMM_25",
15355164802SPhilippe Schenker			  "SODIMM_27",
15455164802SPhilippe Schenker			  "SODIMM_100";
15555164802SPhilippe Schenker};
15655164802SPhilippe Schenker
15755164802SPhilippe Schenker&lsio_gpio1 {
15855164802SPhilippe Schenker	gpio-line-names = "SODIMM_86",
15955164802SPhilippe Schenker			  "SODIMM_92",
16055164802SPhilippe Schenker			  "SODIMM_90",
16155164802SPhilippe Schenker			  "SODIMM_88",
16255164802SPhilippe Schenker			  "",
16355164802SPhilippe Schenker			  "",
16455164802SPhilippe Schenker			  "",
16555164802SPhilippe Schenker			  "SODIMM_59",
16655164802SPhilippe Schenker			  "",
16755164802SPhilippe Schenker			  "SODIMM_6",
16855164802SPhilippe Schenker			  "SODIMM_8",
16955164802SPhilippe Schenker			  "",
17055164802SPhilippe Schenker			  "",
17155164802SPhilippe Schenker			  "SODIMM_2",
17255164802SPhilippe Schenker			  "SODIMM_4",
17355164802SPhilippe Schenker			  "SODIMM_34",
17455164802SPhilippe Schenker			  "SODIMM_32",
17555164802SPhilippe Schenker			  "SODIMM_63",
17655164802SPhilippe Schenker			  "SODIMM_55",
17755164802SPhilippe Schenker			  "SODIMM_33",
17855164802SPhilippe Schenker			  "SODIMM_35",
17955164802SPhilippe Schenker			  "SODIMM_36",
18055164802SPhilippe Schenker			  "SODIMM_38",
18155164802SPhilippe Schenker			  "SODIMM_21",
18255164802SPhilippe Schenker			  "SODIMM_19",
18355164802SPhilippe Schenker			  "SODIMM_140",
18455164802SPhilippe Schenker			  "SODIMM_142",
18555164802SPhilippe Schenker			  "SODIMM_196",
18655164802SPhilippe Schenker			  "SODIMM_194",
18755164802SPhilippe Schenker			  "SODIMM_186",
18855164802SPhilippe Schenker			  "SODIMM_188",
18955164802SPhilippe Schenker			  "SODIMM_138";
19055164802SPhilippe Schenker};
19155164802SPhilippe Schenker
19255164802SPhilippe Schenker&lsio_gpio2 {
19355164802SPhilippe Schenker	gpio-line-names = "SODIMM_23",
19455164802SPhilippe Schenker			  "",
19555164802SPhilippe Schenker			  "",
19655164802SPhilippe Schenker			  "SODIMM_144";
19755164802SPhilippe Schenker};
19855164802SPhilippe Schenker
19955164802SPhilippe Schenker&lsio_gpio3 {
20055164802SPhilippe Schenker	gpio-line-names = "SODIMM_96",
20155164802SPhilippe Schenker			  "SODIMM_75",
20255164802SPhilippe Schenker			  "SODIMM_37",
20355164802SPhilippe Schenker			  "SODIMM_29",
20455164802SPhilippe Schenker			  "",
20555164802SPhilippe Schenker			  "",
20655164802SPhilippe Schenker			  "",
20755164802SPhilippe Schenker			  "",
20855164802SPhilippe Schenker			  "",
20955164802SPhilippe Schenker			  "SODIMM_43",
21055164802SPhilippe Schenker			  "SODIMM_45",
21155164802SPhilippe Schenker			  "SODIMM_69",
21255164802SPhilippe Schenker			  "SODIMM_71",
21355164802SPhilippe Schenker			  "SODIMM_73",
21455164802SPhilippe Schenker			  "SODIMM_77",
21555164802SPhilippe Schenker			  "SODIMM_89",
21655164802SPhilippe Schenker			  "SODIMM_93",
21755164802SPhilippe Schenker			  "SODIMM_95",
21855164802SPhilippe Schenker			  "SODIMM_99",
21955164802SPhilippe Schenker			  "SODIMM_105",
22055164802SPhilippe Schenker			  "SODIMM_107",
22155164802SPhilippe Schenker			  "SODIMM_98",
22255164802SPhilippe Schenker			  "SODIMM_102",
22355164802SPhilippe Schenker			  "SODIMM_104",
22455164802SPhilippe Schenker			  "SODIMM_106";
22555164802SPhilippe Schenker};
22655164802SPhilippe Schenker
22755164802SPhilippe Schenker&lsio_gpio4 {
22855164802SPhilippe Schenker	gpio-line-names = "",
22955164802SPhilippe Schenker			  "",
23055164802SPhilippe Schenker			  "",
23155164802SPhilippe Schenker			  "SODIMM_129",
23255164802SPhilippe Schenker			  "SODIMM_133",
23355164802SPhilippe Schenker			  "SODIMM_127",
23455164802SPhilippe Schenker			  "SODIMM_131",
23555164802SPhilippe Schenker			  "",
23655164802SPhilippe Schenker			  "",
23755164802SPhilippe Schenker			  "",
23855164802SPhilippe Schenker			  "",
23955164802SPhilippe Schenker			  "",
24055164802SPhilippe Schenker			  "",
24155164802SPhilippe Schenker			  "",
24255164802SPhilippe Schenker			  "",
24355164802SPhilippe Schenker			  "",
24455164802SPhilippe Schenker			  "",
24555164802SPhilippe Schenker			  "",
24655164802SPhilippe Schenker			  "",
24755164802SPhilippe Schenker			  "SODIMM_44",
24855164802SPhilippe Schenker			  "",
24955164802SPhilippe Schenker			  "SODIMM_76",
25055164802SPhilippe Schenker			  "SODIMM_31",
25155164802SPhilippe Schenker			  "SODIMM_47",
25255164802SPhilippe Schenker			  "SODIMM_190",
25355164802SPhilippe Schenker			  "SODIMM_192",
25455164802SPhilippe Schenker			  "SODIMM_49",
25555164802SPhilippe Schenker			  "SODIMM_51",
25655164802SPhilippe Schenker			  "SODIMM_53";
25755164802SPhilippe Schenker};
25855164802SPhilippe Schenker
25955164802SPhilippe Schenker&lsio_gpio5 {
26055164802SPhilippe Schenker	gpio-line-names = "",
26155164802SPhilippe Schenker			  "SODIMM_57",
26255164802SPhilippe Schenker			  "SODIMM_65",
26355164802SPhilippe Schenker			  "SODIMM_85",
26455164802SPhilippe Schenker			  "",
26555164802SPhilippe Schenker			  "",
26655164802SPhilippe Schenker			  "",
26755164802SPhilippe Schenker			  "",
26855164802SPhilippe Schenker			  "SODIMM_135",
26955164802SPhilippe Schenker			  "SODIMM_137",
27055164802SPhilippe Schenker			  "UNUSABLE_SODIMM_180",
27155164802SPhilippe Schenker			  "UNUSABLE_SODIMM_184";
27255164802SPhilippe Schenker};
27355164802SPhilippe Schenker
274e74b958cSPhilippe Schenker/* Colibri PWM_B */
275e74b958cSPhilippe Schenker&lsio_pwm0 {
276e74b958cSPhilippe Schenker	#pwm-cells = <3>;
277e74b958cSPhilippe Schenker	pinctrl-0 = <&pinctrl_pwm_b>;
278e74b958cSPhilippe Schenker	pinctrl-names = "default";
279e74b958cSPhilippe Schenker};
280e74b958cSPhilippe Schenker
281e74b958cSPhilippe Schenker/* Colibri PWM_C */
282e74b958cSPhilippe Schenker&lsio_pwm1 {
283e74b958cSPhilippe Schenker	#pwm-cells = <3>;
284e74b958cSPhilippe Schenker	pinctrl-0 = <&pinctrl_pwm_c>;
285e74b958cSPhilippe Schenker	pinctrl-names = "default";
286e74b958cSPhilippe Schenker};
287e74b958cSPhilippe Schenker
288e74b958cSPhilippe Schenker/* Colibri PWM_D */
289e74b958cSPhilippe Schenker&lsio_pwm2 {
290e74b958cSPhilippe Schenker	#pwm-cells = <3>;
291e74b958cSPhilippe Schenker	pinctrl-0 = <&pinctrl_pwm_d>;
292e74b958cSPhilippe Schenker	pinctrl-names = "default";
293e74b958cSPhilippe Schenker};
294e74b958cSPhilippe Schenker
2952eba2438SPhilippe Schenker/* On-module eMMC */
2962eba2438SPhilippe Schenker&usdhc1 {
2972eba2438SPhilippe Schenker	bus-width = <8>;
2982eba2438SPhilippe Schenker	non-removable;
2992eba2438SPhilippe Schenker	no-sd;
3002eba2438SPhilippe Schenker	no-sdio;
3012eba2438SPhilippe Schenker	pinctrl-names = "default", "state_100mhz", "state_200mhz";
3022eba2438SPhilippe Schenker	pinctrl-0 = <&pinctrl_usdhc1>;
3032eba2438SPhilippe Schenker	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
3042eba2438SPhilippe Schenker	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
3052eba2438SPhilippe Schenker	status = "okay";
3062eba2438SPhilippe Schenker};
3072eba2438SPhilippe Schenker
3082eba2438SPhilippe Schenker/* Colibri SD/MMC Card */
3092eba2438SPhilippe Schenker&usdhc2 {
3102eba2438SPhilippe Schenker	bus-width = <4>;
3112eba2438SPhilippe Schenker	cd-gpios = <&lsio_gpio3 9 GPIO_ACTIVE_LOW>;
3122eba2438SPhilippe Schenker	vmmc-supply = <&reg_module_3v3>;
3132eba2438SPhilippe Schenker	pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
3142eba2438SPhilippe Schenker	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
3152eba2438SPhilippe Schenker	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
3162eba2438SPhilippe Schenker	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
3172eba2438SPhilippe Schenker	pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_gpio_sleep>;
3182eba2438SPhilippe Schenker	disable-wp;
31909fad38eSPhilippe Schenker	no-1-8-v;
3202eba2438SPhilippe Schenker};
3212eba2438SPhilippe Schenker
3222eba2438SPhilippe Schenker&iomuxc {
3232eba2438SPhilippe Schenker	pinctrl-names = "default";
3244d2adf73SPhilippe Schenker	pinctrl-0 = <&pinctrl_ext_io0>, <&pinctrl_hog0>, <&pinctrl_hog1>,
3257171ec29SPhilippe Schenker		    <&pinctrl_hog2>, <&pinctrl_lpspi2_cs2>;
3262eba2438SPhilippe Schenker
3272eba2438SPhilippe Schenker	/* On-module touch pen-down interrupt */
3282eba2438SPhilippe Schenker	pinctrl_ad7879_int: ad7879intgrp {
3297efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_CSI0_I2C0_SCL_LSIO_GPIO3_IO05	0x21>;
3302eba2438SPhilippe Schenker	};
3312eba2438SPhilippe Schenker
3322eba2438SPhilippe Schenker	/* Colibri Analogue Inputs */
3332eba2438SPhilippe Schenker	pinctrl_adc0: adc0grp {
3347efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_ADC_IN0_ADMA_ADC_IN0			0x60>,		/* SODIMM   8 */
3357efa409eSPhilippe Schenker			   <IMX8QXP_ADC_IN1_ADMA_ADC_IN1			0x60>,		/* SODIMM   6 */
3367efa409eSPhilippe Schenker			   <IMX8QXP_ADC_IN4_ADMA_ADC_IN4			0x60>,		/* SODIMM   4 */
3377efa409eSPhilippe Schenker			   <IMX8QXP_ADC_IN5_ADMA_ADC_IN5			0x60>;		/* SODIMM   2 */
3382eba2438SPhilippe Schenker	};
3392eba2438SPhilippe Schenker
3407ece3cbcSPhilippe Schenker	/* Atmel MXT touchsceen + Capacitive Touch Adapter */
3417ece3cbcSPhilippe Schenker	/* NOTE: This pingroup conflicts with pingroups
3427ece3cbcSPhilippe Schenker	 * pinctrl_pwm_b/pinctrl_pwm_c. Don't enable them
3437ece3cbcSPhilippe Schenker	 * simultaneously.
3447ece3cbcSPhilippe Schenker	 */
3457ece3cbcSPhilippe Schenker	pinctrl_atmel_adap: atmeladaptergrp {
3467ece3cbcSPhilippe Schenker		fsl,pins = <IMX8QXP_UART1_RX_LSIO_GPIO0_IO22			0x21>,		/* SODIMM  30 */
3477ece3cbcSPhilippe Schenker			   <IMX8QXP_UART1_TX_LSIO_GPIO0_IO21			0x4000021>;	/* SODIMM  28 */
3487ece3cbcSPhilippe Schenker	};
3497ece3cbcSPhilippe Schenker
3507ece3cbcSPhilippe Schenker	/* Atmel MXT touchsceen + boards with built-in Capacitive Touch Connector */
3517ece3cbcSPhilippe Schenker	pinctrl_atmel_conn: atmelconnectorgrp {
3527ece3cbcSPhilippe Schenker		fsl,pins = <IMX8QXP_QSPI0B_DATA2_LSIO_GPIO3_IO20		0x4000021>,	/* SODIMM 107 */
3537ece3cbcSPhilippe Schenker			   <IMX8QXP_QSPI0B_SS1_B_LSIO_GPIO3_IO24		0x21>;		/* SODIMM 106 */
3547ece3cbcSPhilippe Schenker	};
3557ece3cbcSPhilippe Schenker
3562eba2438SPhilippe Schenker	pinctrl_can_int: canintgrp {
3577efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_QSPI0A_DQS_LSIO_GPIO3_IO13			0x40>;		/* SODIMM  73 */
3582eba2438SPhilippe Schenker	};
3592eba2438SPhilippe Schenker
3602eba2438SPhilippe Schenker	pinctrl_csi_ctl: csictlgrp {
3617efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_QSPI0A_SS0_B_LSIO_GPIO3_IO14		0x20>,		/* SODIMM  77 */
3627efa409eSPhilippe Schenker			   <IMX8QXP_QSPI0A_SS1_B_LSIO_GPIO3_IO15		0x20>;		/* SODIMM  89 */
3632eba2438SPhilippe Schenker	};
3642eba2438SPhilippe Schenker
3655e634a90SPhilippe Schenker	pinctrl_csi_mclk: csimclkgrp {
3665e634a90SPhilippe Schenker		fsl,pins = <IMX8QXP_CSI_MCLK_CI_PI_MCLK				0xC0000041>;	/* SODIMM  75 / X3-12 */
3675e634a90SPhilippe Schenker	};
3685e634a90SPhilippe Schenker
3692eba2438SPhilippe Schenker	pinctrl_ext_io0: extio0grp {
3707efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_ENET0_RGMII_RXD3_LSIO_GPIO5_IO08		0x06000040>;	/* SODIMM 135 */
3712eba2438SPhilippe Schenker	};
3722eba2438SPhilippe Schenker
3732eba2438SPhilippe Schenker	/* Colibri Ethernet: On-module 100Mbps PHY Micrel KSZ8041 */
3742eba2438SPhilippe Schenker	pinctrl_fec1: fec1grp {
3757efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_ENET0_MDC_CONN_ENET0_MDC			0x06000020>,
3767efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_MDIO_CONN_ENET0_MDIO			0x06000020>,
3777efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TX_CTL_CONN_ENET0_RGMII_TX_CTL	0x61>,
3787efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TXC_CONN_ENET0_RCLK50M_OUT	0x06000061>,
3797efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TXD0_CONN_ENET0_RGMII_TXD0	0x61>,
3807efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TXD1_CONN_ENET0_RGMII_TXD1	0x61>,
3817efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RX_CTL_CONN_ENET0_RGMII_RX_CTL	0x61>,
3827efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RXD0_CONN_ENET0_RGMII_RXD0	0x61>,
3837efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RXD1_CONN_ENET0_RGMII_RXD1	0x61>,
3847efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RXD2_CONN_ENET0_RMII_RX_ER	0x61>;
3852eba2438SPhilippe Schenker	};
3862eba2438SPhilippe Schenker
3872eba2438SPhilippe Schenker	pinctrl_fec1_sleep: fec1slpgrp {
3887efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_ENET0_MDC_LSIO_GPIO5_IO11			0x06000041>,
3897efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_MDIO_LSIO_GPIO5_IO10			0x06000041>,
3907efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TX_CTL_LSIO_GPIO4_IO30		0x41>,
3917efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TXC_LSIO_GPIO4_IO29		0x41>,
3927efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TXD0_LSIO_GPIO4_IO31		0x41>,
3937efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TXD1_LSIO_GPIO5_IO00		0x41>,
3947efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RX_CTL_LSIO_GPIO5_IO04		0x41>,
3957efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RXD0_LSIO_GPIO5_IO05		0x41>,
3967efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RXD1_LSIO_GPIO5_IO06		0x41>,
3977efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RXD2_LSIO_GPIO5_IO07		0x41>;
3982eba2438SPhilippe Schenker	};
3992eba2438SPhilippe Schenker
4002eba2438SPhilippe Schenker	/* Colibri optional CAN on UART_B RTS/CTS */
4012eba2438SPhilippe Schenker	pinctrl_flexcan1: flexcan0grp {
4027efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_FLEXCAN0_TX_ADMA_FLEXCAN0_TX		0x21>,		/* SODIMM  32 */
4037efa409eSPhilippe Schenker			   <IMX8QXP_FLEXCAN0_RX_ADMA_FLEXCAN0_RX		0x21>;		/* SODIMM  34 */
4042eba2438SPhilippe Schenker	};
4052eba2438SPhilippe Schenker
4062eba2438SPhilippe Schenker	/* Colibri optional CAN on PS2 */
4072eba2438SPhilippe Schenker	pinctrl_flexcan2: flexcan1grp {
4087efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_FLEXCAN1_TX_ADMA_FLEXCAN1_TX		0x21>,		/* SODIMM  55 */
4097efa409eSPhilippe Schenker			   <IMX8QXP_FLEXCAN1_RX_ADMA_FLEXCAN1_RX		0x21>;		/* SODIMM  63 */
4102eba2438SPhilippe Schenker	};
4112eba2438SPhilippe Schenker
4122eba2438SPhilippe Schenker	/* Colibri optional CAN on UART_A TXD/RXD */
4132eba2438SPhilippe Schenker	pinctrl_flexcan3: flexcan2grp {
4147efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_FLEXCAN2_TX_ADMA_FLEXCAN2_TX		0x21>,		/* SODIMM  35 */
4157efa409eSPhilippe Schenker			   <IMX8QXP_FLEXCAN2_RX_ADMA_FLEXCAN2_RX		0x21>;		/* SODIMM  33 */
4162eba2438SPhilippe Schenker	};
4172eba2438SPhilippe Schenker
4182eba2438SPhilippe Schenker	/* Colibri LCD Back-Light GPIO */
4192eba2438SPhilippe Schenker	pinctrl_gpio_bl_on: gpioblongrp {
4207efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_QSPI0A_DATA3_LSIO_GPIO3_IO12		0x60>;		/* SODIMM  71 */
4212eba2438SPhilippe Schenker	};
4222eba2438SPhilippe Schenker
4239c279d21SPhilippe Schenker	/* HDMI Hot Plug Detect on FFC (X2) */
4249c279d21SPhilippe Schenker	pinctrl_gpio_hpd: gpiohpdgrp {
4259c279d21SPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_DSI1_GPIO0_00_LSIO_GPIO1_IO31		0x20>;		/* SODIMM 138 */
4269c279d21SPhilippe Schenker	};
4279c279d21SPhilippe Schenker
4282eba2438SPhilippe Schenker	pinctrl_gpiokeys: gpiokeysgrp {
4297efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_QSPI0A_DATA1_LSIO_GPIO3_IO10		0x06700041>;	/* SODIMM  45 */
4302eba2438SPhilippe Schenker	};
4312eba2438SPhilippe Schenker
4322eba2438SPhilippe Schenker	pinctrl_hog0: hog0grp {
4337171ec29SPhilippe Schenker		fsl,pins = <IMX8QXP_CSI_D07_CI_PI_D09				0x61>,		/* SODIMM  65 */
4347efa409eSPhilippe Schenker			   <IMX8QXP_QSPI0A_DATA2_LSIO_GPIO3_IO11		0x20>,		/* SODIMM  69 */
4357efa409eSPhilippe Schenker			   <IMX8QXP_SAI0_TXC_LSIO_GPIO0_IO26			0x20>,		/* SODIMM  79 */
4367efa409eSPhilippe Schenker			   <IMX8QXP_CSI_D02_CI_PI_D04				0x61>,		/* SODIMM  79 */
4377efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_RXC_LSIO_GPIO5_IO03		0x06000020>,	/* SODIMM  85 */
4387efa409eSPhilippe Schenker			   <IMX8QXP_CSI_D06_CI_PI_D08				0x61>,		/* SODIMM  85 */
4397efa409eSPhilippe Schenker			   <IMX8QXP_QSPI0B_SCLK_LSIO_GPIO3_IO17			0x20>,		/* SODIMM  95 */
4407efa409eSPhilippe Schenker			   <IMX8QXP_SAI0_RXD_LSIO_GPIO0_IO27			0x20>,		/* SODIMM  97 */
4417efa409eSPhilippe Schenker			   <IMX8QXP_CSI_D03_CI_PI_D05				0x61>,		/* SODIMM  97 */
4427efa409eSPhilippe Schenker			   <IMX8QXP_QSPI0B_DATA0_LSIO_GPIO3_IO18		0x20>,		/* SODIMM  99 */
4437efa409eSPhilippe Schenker			   <IMX8QXP_SAI0_TXFS_LSIO_GPIO0_IO28			0x20>,		/* SODIMM 101 */
4447efa409eSPhilippe Schenker			   <IMX8QXP_CSI_D00_CI_PI_D02				0x61>,		/* SODIMM 101 */
4457efa409eSPhilippe Schenker			   <IMX8QXP_SAI0_TXD_LSIO_GPIO0_IO25			0x20>,		/* SODIMM 103 */
4467efa409eSPhilippe Schenker			   <IMX8QXP_CSI_D01_CI_PI_D03				0x61>,		/* SODIMM 103 */
4477efa409eSPhilippe Schenker			   <IMX8QXP_QSPI0B_DATA1_LSIO_GPIO3_IO19		0x20>,		/* SODIMM 105 */
4487efa409eSPhilippe Schenker			   <IMX8QXP_USB_SS3_TC2_LSIO_GPIO4_IO05			0x20>,		/* SODIMM 127 */
4497efa409eSPhilippe Schenker			   <IMX8QXP_USB_SS3_TC3_LSIO_GPIO4_IO06			0x20>,		/* SODIMM 131 */
4507efa409eSPhilippe Schenker			   <IMX8QXP_USB_SS3_TC1_LSIO_GPIO4_IO04			0x20>,		/* SODIMM 133 */
4517efa409eSPhilippe Schenker			   <IMX8QXP_CSI_PCLK_LSIO_GPIO3_IO00			0x20>,		/* SODIMM  96 */
4527efa409eSPhilippe Schenker			   <IMX8QXP_QSPI0B_DATA3_LSIO_GPIO3_IO21		0x20>,		/* SODIMM  98 */
4537efa409eSPhilippe Schenker			   <IMX8QXP_SAI1_RXFS_LSIO_GPIO0_IO31			0x20>,		/* SODIMM 100 */
4547efa409eSPhilippe Schenker			   <IMX8QXP_QSPI0B_DQS_LSIO_GPIO3_IO22			0x20>,		/* SODIMM 102 */
4557ece3cbcSPhilippe Schenker			   <IMX8QXP_QSPI0B_SS0_B_LSIO_GPIO3_IO23		0x20>;		/* SODIMM 104 */
4562eba2438SPhilippe Schenker	};
4572eba2438SPhilippe Schenker
4582eba2438SPhilippe Schenker	pinctrl_hog1: hog1grp {
4597efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_CSI_MCLK_LSIO_GPIO3_IO01			0x20>,		/* SODIMM  75 */
4607efa409eSPhilippe Schenker			   <IMX8QXP_QSPI0A_SCLK_LSIO_GPIO3_IO16			0x20>;		/* SODIMM  93 */
4612eba2438SPhilippe Schenker	};
4622eba2438SPhilippe Schenker
4634d2adf73SPhilippe Schenker	pinctrl_hog2: hog2grp {
4644d2adf73SPhilippe Schenker		fsl,pins = <IMX8QXP_CSI_MCLK_LSIO_GPIO3_IO01			0x20>;		/* SODIMM  75 */
4654d2adf73SPhilippe Schenker	};
4664d2adf73SPhilippe Schenker
4672eba2438SPhilippe Schenker	/*
4682eba2438SPhilippe Schenker	 * This pin is used in the SCFW as a UART. Using it from
4692eba2438SPhilippe Schenker	 * Linux would require rewritting the SCFW board file.
4702eba2438SPhilippe Schenker	 */
4712eba2438SPhilippe Schenker	pinctrl_hog_scfw: hogscfwgrp {
4727efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_SCU_GPIO0_00_LSIO_GPIO2_IO03		0x20>;		/* SODIMM 144 */
4732eba2438SPhilippe Schenker	};
4742eba2438SPhilippe Schenker
4752eba2438SPhilippe Schenker	/* On Module I2C */
4762eba2438SPhilippe Schenker	pinctrl_i2c0: i2c0grp {
4777efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_CSI0_GPIO0_00_ADMA_I2C0_SCL		0x06000021>,
4787efa409eSPhilippe Schenker			   <IMX8QXP_MIPI_CSI0_GPIO0_01_ADMA_I2C0_SDA		0x06000021>;
4792eba2438SPhilippe Schenker	};
4802eba2438SPhilippe Schenker
4812eba2438SPhilippe Schenker	/* MIPI DSI I2C accessible on SODIMM (X1) and FFC (X2) */
4822eba2438SPhilippe Schenker	pinctrl_i2c0_mipi_lvds0: i2c0mipilvds0grp {
4837efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_DSI0_I2C0_SCL_MIPI_DSI0_I2C0_SCL	0xc6000020>,	/* SODIMM 140 */
4847efa409eSPhilippe Schenker			   <IMX8QXP_MIPI_DSI0_I2C0_SDA_MIPI_DSI0_I2C0_SDA	0xc6000020>;	/* SODIMM 142 */
4852eba2438SPhilippe Schenker	};
4862eba2438SPhilippe Schenker
4872eba2438SPhilippe Schenker	/* MIPI CSI I2C accessible on SODIMM (X1) and FFC (X3) */
4882eba2438SPhilippe Schenker	pinctrl_i2c0_mipi_lvds1: i2c0mipilvds1grp {
4897efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_DSI1_I2C0_SCL_MIPI_DSI1_I2C0_SCL	0xc6000020>,	/* SODIMM 186 */
4907efa409eSPhilippe Schenker			   <IMX8QXP_MIPI_DSI1_I2C0_SDA_MIPI_DSI1_I2C0_SDA	0xc6000020>;	/* SODIMM 188 */
4912eba2438SPhilippe Schenker	};
4922eba2438SPhilippe Schenker
4932eba2438SPhilippe Schenker	/* Colibri I2C */
4942eba2438SPhilippe Schenker	pinctrl_i2c1: i2c1grp {
4957efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_DSI0_GPIO0_00_ADMA_I2C1_SCL		0x06000021>,	/* SODIMM 196 */
4967efa409eSPhilippe Schenker			   <IMX8QXP_MIPI_DSI0_GPIO0_01_ADMA_I2C1_SDA		0x06000021>;	/* SODIMM 194 */
4972eba2438SPhilippe Schenker	};
4982eba2438SPhilippe Schenker
4992eba2438SPhilippe Schenker	/* Colibri Parallel RGB LCD Interface */
5002eba2438SPhilippe Schenker	pinctrl_lcdif: lcdifgrp {
5017efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MCLK_OUT0_ADMA_LCDIF_CLK			0x60>,		/* SODIMM  56 */
5027efa409eSPhilippe Schenker			   <IMX8QXP_SPI3_CS0_ADMA_LCDIF_HSYNC			0x60>,		/* SODIMM  68 */
5037efa409eSPhilippe Schenker			   <IMX8QXP_MCLK_IN0_ADMA_LCDIF_VSYNC			0x60>,		/* SODIMM  82 */
504bd74f83dSPhilippe Schenker			   <IMX8QXP_MCLK_IN1_ADMA_LCDIF_EN			0x40>,		/* SODIMM  44 */
505bd74f83dSPhilippe Schenker			   <IMX8QXP_USDHC1_RESET_B_LSIO_GPIO4_IO19		0x40>,		/* SODIMM  44 */
5067efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_FSR_ADMA_LCDIF_D00			0x60>,		/* SODIMM  76 */
5077efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_WP_LSIO_GPIO4_IO21			0x60>,		/* SODIMM  76 */
5087efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_FST_ADMA_LCDIF_D01			0x60>,		/* SODIMM  70 */
5097efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_SCKR_ADMA_LCDIF_D02			0x60>,		/* SODIMM  60 */
5107efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_SCKT_ADMA_LCDIF_D03			0x60>,		/* SODIMM  58 */
5117efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_TX0_ADMA_LCDIF_D04			0x60>,		/* SODIMM  78 */
5127efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_TX1_ADMA_LCDIF_D05			0x60>,		/* SODIMM  72 */
5137efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_TX2_RX3_ADMA_LCDIF_D06		0x60>,		/* SODIMM  80 */
5147efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_TX3_RX2_ADMA_LCDIF_D07		0x60>,		/* SODIMM  46 */
5157efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_TX4_RX1_ADMA_LCDIF_D08		0x60>,		/* SODIMM  62 */
5167efa409eSPhilippe Schenker			   <IMX8QXP_ESAI0_TX5_RX0_ADMA_LCDIF_D09		0x60>,		/* SODIMM  48 */
5177efa409eSPhilippe Schenker			   <IMX8QXP_SPDIF0_RX_ADMA_LCDIF_D10			0x60>,		/* SODIMM  74 */
5187efa409eSPhilippe Schenker			   <IMX8QXP_SPDIF0_TX_ADMA_LCDIF_D11			0x60>,		/* SODIMM  50 */
5197efa409eSPhilippe Schenker			   <IMX8QXP_SPDIF0_EXT_CLK_ADMA_LCDIF_D12		0x60>,		/* SODIMM  52 */
5207efa409eSPhilippe Schenker			   <IMX8QXP_SPI3_SCK_ADMA_LCDIF_D13			0x60>,		/* SODIMM  54 */
5217efa409eSPhilippe Schenker			   <IMX8QXP_SPI3_SDO_ADMA_LCDIF_D14			0x60>,		/* SODIMM  66 */
5227efa409eSPhilippe Schenker			   <IMX8QXP_SPI3_SDI_ADMA_LCDIF_D15			0x60>,		/* SODIMM  64 */
5237efa409eSPhilippe Schenker			   <IMX8QXP_SPI3_CS1_ADMA_LCDIF_D16			0x60>,		/* SODIMM  57 */
5247efa409eSPhilippe Schenker			   <IMX8QXP_ENET0_RGMII_TXD2_LSIO_GPIO5_IO01		0x60>,		/* SODIMM  57 */
5257efa409eSPhilippe Schenker			   <IMX8QXP_UART1_CTS_B_ADMA_LCDIF_D17			0x60>;		/* SODIMM  61 */
5262eba2438SPhilippe Schenker	};
5272eba2438SPhilippe Schenker
5282eba2438SPhilippe Schenker	/* Colibri SPI */
5292eba2438SPhilippe Schenker	pinctrl_lpspi2: lpspi2grp {
5307efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_SPI2_CS0_LSIO_GPIO1_IO00			0x21>,		/* SODIMM  86 */
5317efa409eSPhilippe Schenker			   <IMX8QXP_SPI2_SDO_ADMA_SPI2_SDO			0x06000040>,	/* SODIMM  92 */
5327efa409eSPhilippe Schenker			   <IMX8QXP_SPI2_SDI_ADMA_SPI2_SDI			0x06000040>,	/* SODIMM  90 */
5337efa409eSPhilippe Schenker			   <IMX8QXP_SPI2_SCK_ADMA_SPI2_SCK			0x06000040>;	/* SODIMM  88 */
5342eba2438SPhilippe Schenker	};
5352eba2438SPhilippe Schenker
5367171ec29SPhilippe Schenker	pinctrl_lpspi2_cs2: lpspi2cs2grp {
5377171ec29SPhilippe Schenker		fsl,pins = <IMX8QXP_ENET0_RGMII_TXD3_LSIO_GPIO5_IO02		0x21>;		/* SODIMM  65 */
5387171ec29SPhilippe Schenker	};
5397171ec29SPhilippe Schenker
5402eba2438SPhilippe Schenker	/* Colibri UART_B */
5412eba2438SPhilippe Schenker	pinctrl_lpuart0: lpuart0grp {
5427efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_UART0_RX_ADMA_UART0_RX			0x06000020>,	/* SODIMM  36 */
5437efa409eSPhilippe Schenker			   <IMX8QXP_UART0_TX_ADMA_UART0_TX			0x06000020>,	/* SODIMM  38 */
5447efa409eSPhilippe Schenker			   <IMX8QXP_FLEXCAN0_RX_ADMA_UART0_RTS_B		0x06000020>,	/* SODIMM  34 */
5457efa409eSPhilippe Schenker			   <IMX8QXP_FLEXCAN0_TX_ADMA_UART0_CTS_B		0x06000020>;	/* SODIMM  32 */
5462eba2438SPhilippe Schenker	};
5472eba2438SPhilippe Schenker
5482eba2438SPhilippe Schenker	/* Colibri UART_C */
5492eba2438SPhilippe Schenker	pinctrl_lpuart2: lpuart2grp {
5507efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_UART2_RX_ADMA_UART2_RX			0x06000020>,	/* SODIMM  19 */
5517efa409eSPhilippe Schenker			   <IMX8QXP_UART2_TX_ADMA_UART2_TX			0x06000020>;	/* SODIMM  21 */
5522eba2438SPhilippe Schenker	};
5532eba2438SPhilippe Schenker
5542eba2438SPhilippe Schenker	/* Colibri UART_A */
5552eba2438SPhilippe Schenker	pinctrl_lpuart3: lpuart3grp {
5567efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_FLEXCAN2_RX_ADMA_UART3_RX			0x06000020>,	/* SODIMM  33 */
5577efa409eSPhilippe Schenker			   <IMX8QXP_FLEXCAN2_TX_ADMA_UART3_TX			0x06000020>;	/* SODIMM  35 */
5582eba2438SPhilippe Schenker	};
5592eba2438SPhilippe Schenker
5602eba2438SPhilippe Schenker	/* Colibri UART_A Control */
5612eba2438SPhilippe Schenker	pinctrl_lpuart3_ctrl: lpuart3ctrlgrp {
5627efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_DSI1_GPIO0_01_LSIO_GPIO2_IO00		0x20>,		/* SODIMM  23 */
5637efa409eSPhilippe Schenker			   <IMX8QXP_SAI1_RXD_LSIO_GPIO0_IO29			0x20>,		/* SODIMM  25 */
5647efa409eSPhilippe Schenker			   <IMX8QXP_SAI1_RXC_LSIO_GPIO0_IO30			0x20>,		/* SODIMM  27 */
5657efa409eSPhilippe Schenker			   <IMX8QXP_CSI_RESET_LSIO_GPIO3_IO03			0x20>,		/* SODIMM  29 */
5667efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_CD_B_LSIO_GPIO4_IO22			0x20>,		/* SODIMM  31 */
5677efa409eSPhilippe Schenker			   <IMX8QXP_CSI_EN_LSIO_GPIO3_IO02			0x20>;		/* SODIMM  37 */
5682eba2438SPhilippe Schenker	};
5692eba2438SPhilippe Schenker
5702eba2438SPhilippe Schenker	/* On module wifi module */
5712eba2438SPhilippe Schenker	pinctrl_pcieb: pciebgrp {
5727efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_PCIE_CTRL0_CLKREQ_B_LSIO_GPIO4_IO01		0x04000061>,	/* SODIMM 178 */
5737efa409eSPhilippe Schenker			   <IMX8QXP_PCIE_CTRL0_WAKE_B_LSIO_GPIO4_IO02		0x04000061>,	/* SODIMM  94 */
5747efa409eSPhilippe Schenker			   <IMX8QXP_PCIE_CTRL0_PERST_B_LSIO_GPIO4_IO00		0x60>;		/* SODIMM  81 */
5752eba2438SPhilippe Schenker	};
5762eba2438SPhilippe Schenker
5772eba2438SPhilippe Schenker	/* Colibri PWM_A */
5782eba2438SPhilippe Schenker	pinctrl_pwm_a: pwmagrp {
5792eba2438SPhilippe Schenker	/* both pins are connected together, reserve the unused CSI_D05 */
5807efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_CSI_D05_CI_PI_D07				0x61>,		/* SODIMM  59 */
5817efa409eSPhilippe Schenker			   <IMX8QXP_SPI0_CS1_ADMA_LCD_PWM0_OUT			0x60>;		/* SODIMM  59 */
5822eba2438SPhilippe Schenker	};
5832eba2438SPhilippe Schenker
5842eba2438SPhilippe Schenker	/* Colibri PWM_B */
5852eba2438SPhilippe Schenker	pinctrl_pwm_b: pwmbgrp {
5867efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_UART1_TX_LSIO_PWM0_OUT			0x60>;		/* SODIMM  28 */
5872eba2438SPhilippe Schenker	};
5882eba2438SPhilippe Schenker
5892eba2438SPhilippe Schenker	/* Colibri PWM_C */
5902eba2438SPhilippe Schenker	pinctrl_pwm_c: pwmcgrp {
5917efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_UART1_RX_LSIO_PWM1_OUT			0x60>;		/* SODIMM  30 */
5922eba2438SPhilippe Schenker	};
5932eba2438SPhilippe Schenker
5942eba2438SPhilippe Schenker	/* Colibri PWM_D */
5952eba2438SPhilippe Schenker	pinctrl_pwm_d: pwmdgrp {
5962eba2438SPhilippe Schenker	/* both pins are connected together, reserve the unused CSI_D04 */
5977efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_CSI_D04_CI_PI_D06				0x61>,		/* SODIMM  67 */
5987efa409eSPhilippe Schenker			   <IMX8QXP_UART1_RTS_B_LSIO_PWM2_OUT			0x60>;		/* SODIMM  67 */
5992eba2438SPhilippe Schenker	};
6002eba2438SPhilippe Schenker
6012eba2438SPhilippe Schenker	/* On-module I2S */
6022eba2438SPhilippe Schenker	pinctrl_sai0: sai0grp {
6037efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_SPI0_SDI_ADMA_SAI0_TXD			0x06000040>,
6047efa409eSPhilippe Schenker			   <IMX8QXP_SPI0_CS0_ADMA_SAI0_RXD			0x06000040>,
6057efa409eSPhilippe Schenker			   <IMX8QXP_SPI0_SCK_ADMA_SAI0_TXC			0x06000040>,
6067efa409eSPhilippe Schenker			   <IMX8QXP_SPI0_SDO_ADMA_SAI0_TXFS			0x06000040>;
6072eba2438SPhilippe Schenker	};
6082eba2438SPhilippe Schenker
6092eba2438SPhilippe Schenker	/* Colibri Audio Analogue Microphone GND */
6102eba2438SPhilippe Schenker	pinctrl_sgtl5000: sgtl5000grp {
6117efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_CSI0_I2C0_SDA_LSIO_GPIO3_IO06		0x41>;
6122eba2438SPhilippe Schenker	};
6132eba2438SPhilippe Schenker
6142eba2438SPhilippe Schenker	/* On-module SGTL5000 clock */
6152eba2438SPhilippe Schenker	pinctrl_sgtl5000_usb_clk: sgtl5000usbclkgrp {
6167efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_ADC_IN3_ADMA_ACM_MCLK_OUT0			0x21>;
6172eba2438SPhilippe Schenker	};
6182eba2438SPhilippe Schenker
6192eba2438SPhilippe Schenker	/* On-module USB interrupt */
6202eba2438SPhilippe Schenker	pinctrl_usb3503a: usb3503agrp {
6217efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_MIPI_CSI0_MCLK_OUT_LSIO_GPIO3_IO04		0x61>;
6222eba2438SPhilippe Schenker	};
6232eba2438SPhilippe Schenker
6242eba2438SPhilippe Schenker	/* Colibri USB Client Cable Detect */
6252eba2438SPhilippe Schenker	pinctrl_usbc_det: usbcdetgrp {
6267efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_ENET0_REFCLK_125M_25M_LSIO_GPIO5_IO09	0x06000040>;	/* SODIMM 137 */
6272eba2438SPhilippe Schenker	};
6282eba2438SPhilippe Schenker
6292eba2438SPhilippe Schenker	/* USB Host Power Enable */
6302eba2438SPhilippe Schenker	pinctrl_usbh1_reg: usbh1reggrp {
6317efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_USB_SS3_TC0_LSIO_GPIO4_IO03			0x06000040>;	/* SODIMM 129 */
6322eba2438SPhilippe Schenker	};
6332eba2438SPhilippe Schenker
6342eba2438SPhilippe Schenker	/* On-module eMMC */
6352eba2438SPhilippe Schenker	pinctrl_usdhc1: usdhc1grp {
6367efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_EMMC0_CLK_CONN_EMMC0_CLK			0x06000041>,
6377efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_CMD_CONN_EMMC0_CMD			0x21>,
6387efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA0_CONN_EMMC0_DATA0		0x21>,
6397efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA1_CONN_EMMC0_DATA1		0x21>,
6407efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA2_CONN_EMMC0_DATA2		0x21>,
6417efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA3_CONN_EMMC0_DATA3		0x21>,
6427efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA4_CONN_EMMC0_DATA4		0x21>,
6437efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA5_CONN_EMMC0_DATA5		0x21>,
6447efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA6_CONN_EMMC0_DATA6		0x21>,
6457efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA7_CONN_EMMC0_DATA7		0x21>,
6467efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_STROBE_CONN_EMMC0_STROBE		0x41>,
6477efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_RESET_B_CONN_EMMC0_RESET_B		0x21>;
6482eba2438SPhilippe Schenker	};
6492eba2438SPhilippe Schenker
6502eba2438SPhilippe Schenker	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
6517efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_EMMC0_CLK_CONN_EMMC0_CLK			0x06000041>,
6527efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_CMD_CONN_EMMC0_CMD			0x21>,
6537efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA0_CONN_EMMC0_DATA0		0x21>,
6547efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA1_CONN_EMMC0_DATA1		0x21>,
6557efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA2_CONN_EMMC0_DATA2		0x21>,
6567efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA3_CONN_EMMC0_DATA3		0x21>,
6577efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA4_CONN_EMMC0_DATA4		0x21>,
6587efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA5_CONN_EMMC0_DATA5		0x21>,
6597efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA6_CONN_EMMC0_DATA6		0x21>,
6607efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA7_CONN_EMMC0_DATA7		0x21>,
6617efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_STROBE_CONN_EMMC0_STROBE		0x41>,
6627efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_RESET_B_CONN_EMMC0_RESET_B		0x21>;
6632eba2438SPhilippe Schenker	};
6642eba2438SPhilippe Schenker
6652eba2438SPhilippe Schenker	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
6667efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_EMMC0_CLK_CONN_EMMC0_CLK			0x06000041>,
6677efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_CMD_CONN_EMMC0_CMD			0x21>,
6687efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA0_CONN_EMMC0_DATA0		0x21>,
6697efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA1_CONN_EMMC0_DATA1		0x21>,
6707efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA2_CONN_EMMC0_DATA2		0x21>,
6717efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA3_CONN_EMMC0_DATA3		0x21>,
6727efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA4_CONN_EMMC0_DATA4		0x21>,
6737efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA5_CONN_EMMC0_DATA5		0x21>,
6747efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA6_CONN_EMMC0_DATA6		0x21>,
6757efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_DATA7_CONN_EMMC0_DATA7		0x21>,
6767efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_STROBE_CONN_EMMC0_STROBE		0x41>,
6777efa409eSPhilippe Schenker			   <IMX8QXP_EMMC0_RESET_B_CONN_EMMC0_RESET_B		0x21>;
6782eba2438SPhilippe Schenker	};
6792eba2438SPhilippe Schenker
6802eba2438SPhilippe Schenker	/* Colibri SD/MMC Card Detect */
6812eba2438SPhilippe Schenker	pinctrl_usdhc2_gpio: usdhc2gpiogrp {
6827efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_QSPI0A_DATA0_LSIO_GPIO3_IO09		0x06000021>;	/* SODIMM  43 */
6832eba2438SPhilippe Schenker	};
6842eba2438SPhilippe Schenker
6852eba2438SPhilippe Schenker	pinctrl_usdhc2_gpio_sleep: usdhc2gpioslpgrp {
6867efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_QSPI0A_DATA0_LSIO_GPIO3_IO09		0x60>;		/* SODIMM  43 */
6872eba2438SPhilippe Schenker	};
6882eba2438SPhilippe Schenker
6892eba2438SPhilippe Schenker	/* Colibri SD/MMC Card */
6902eba2438SPhilippe Schenker	pinctrl_usdhc2: usdhc2grp {
6917efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_USDHC1_CLK_CONN_USDHC1_CLK			0x06000041>,	/* SODIMM  47 */
6927efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_CMD_CONN_USDHC1_CMD			0x21>,		/* SODIMM 190 */
6937efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA0_CONN_USDHC1_DATA0		0x21>,		/* SODIMM 192 */
6947efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA1_CONN_USDHC1_DATA1		0x21>,		/* SODIMM  49 */
6957efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA2_CONN_USDHC1_DATA2		0x21>,		/* SODIMM  51 */
6967efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA3_CONN_USDHC1_DATA3		0x21>,		/* SODIMM  53 */
6977efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT		0x21>;
6982eba2438SPhilippe Schenker	};
6992eba2438SPhilippe Schenker
7002eba2438SPhilippe Schenker	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
7017efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_USDHC1_CLK_CONN_USDHC1_CLK			0x06000041>,	/* SODIMM  47 */
7027efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_CMD_CONN_USDHC1_CMD			0x21>,		/* SODIMM 190 */
7037efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA0_CONN_USDHC1_DATA0		0x21>,		/* SODIMM 192 */
7047efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA1_CONN_USDHC1_DATA1		0x21>,		/* SODIMM  49 */
7057efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA2_CONN_USDHC1_DATA2		0x21>,		/* SODIMM  51 */
7067efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA3_CONN_USDHC1_DATA3		0x21>,		/* SODIMM  53 */
7077efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT		0x21>;
7082eba2438SPhilippe Schenker	};
7092eba2438SPhilippe Schenker
7102eba2438SPhilippe Schenker	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
7117efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_USDHC1_CLK_CONN_USDHC1_CLK			0x06000041>,	/* SODIMM  47 */
7127efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_CMD_CONN_USDHC1_CMD			0x21>,		/* SODIMM 190 */
7137efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA0_CONN_USDHC1_DATA0		0x21>,		/* SODIMM 192 */
7147efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA1_CONN_USDHC1_DATA1		0x21>,		/* SODIMM  49 */
7157efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA2_CONN_USDHC1_DATA2		0x21>,		/* SODIMM  51 */
7167efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA3_CONN_USDHC1_DATA3		0x21>,		/* SODIMM  53 */
7177efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT		0x21>;
7182eba2438SPhilippe Schenker	};
7192eba2438SPhilippe Schenker
7202eba2438SPhilippe Schenker	pinctrl_usdhc2_sleep: usdhc2slpgrp {
7217efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_USDHC1_CLK_LSIO_GPIO4_IO23			0x60>,		/* SODIMM  47 */
7227efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_CMD_LSIO_GPIO4_IO24			0x60>,		/* SODIMM 190 */
7237efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA0_LSIO_GPIO4_IO25		0x60>,		/* SODIMM 192 */
7247efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA1_LSIO_GPIO4_IO26		0x60>,		/* SODIMM  49 */
7257efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA2_LSIO_GPIO4_IO27		0x60>,		/* SODIMM  51 */
7267efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_DATA3_LSIO_GPIO4_IO28		0x60>,		/* SODIMM  53 */
7277efa409eSPhilippe Schenker			   <IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT		0x21>;
7282eba2438SPhilippe Schenker	};
7292eba2438SPhilippe Schenker
7302eba2438SPhilippe Schenker	pinctrl_wifi: wifigrp {
7317efa409eSPhilippe Schenker		fsl,pins = <IMX8QXP_SCU_BOOT_MODE3_SCU_DSC_RTC_CLOCK_OUTPUT_32K	0x20>;
7322eba2438SPhilippe Schenker	};
7332eba2438SPhilippe Schenker};
734