1a39ed23bSMarcel Ziswiler// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
2a39ed23bSMarcel Ziswiler/*
3a39ed23bSMarcel Ziswiler * Copyright 2022 Toradex
4a39ed23bSMarcel Ziswiler */
5a39ed23bSMarcel Ziswiler
6a39ed23bSMarcel Ziswiler#include "dt-bindings/pwm/pwm.h"
7a39ed23bSMarcel Ziswiler#include "imx8mp.dtsi"
8a39ed23bSMarcel Ziswiler
9a39ed23bSMarcel Ziswiler/ {
10a39ed23bSMarcel Ziswiler	chosen {
11a39ed23bSMarcel Ziswiler		stdout-path = &uart3;
12a39ed23bSMarcel Ziswiler	};
13a39ed23bSMarcel Ziswiler
14a39ed23bSMarcel Ziswiler	aliases {
15a39ed23bSMarcel Ziswiler		/* Ethernet aliases to ensure correct MAC addresses */
16a39ed23bSMarcel Ziswiler		ethernet0 = &eqos;
17a39ed23bSMarcel Ziswiler		ethernet1 = &fec;
18a39ed23bSMarcel Ziswiler		rtc0 = &rtc_i2c;
19a39ed23bSMarcel Ziswiler		rtc1 = &snvs_rtc;
20a39ed23bSMarcel Ziswiler	};
21a39ed23bSMarcel Ziswiler
22a39ed23bSMarcel Ziswiler	backlight: backlight {
23a39ed23bSMarcel Ziswiler		compatible = "pwm-backlight";
24a39ed23bSMarcel Ziswiler		brightness-levels = <0 45 63 88 119 158 203 255>;
25a39ed23bSMarcel Ziswiler		default-brightness-level = <4>;
26a39ed23bSMarcel Ziswiler		/* Verdin I2S_2_D_OUT (DSI_1_BKL_EN/DSI_1_BKL_EN_LVDS, SODIMM 46) */
27a39ed23bSMarcel Ziswiler		enable-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>;
28a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
29a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_i2s_2_d_out_dsi_1_bkl_en>;
30a39ed23bSMarcel Ziswiler		power-supply = <&reg_3p3v>;
31a39ed23bSMarcel Ziswiler		/* Verdin PWM_3_DSI/PWM_3_DSI_LVDS (SODIMM 19) */
32a39ed23bSMarcel Ziswiler		pwms = <&pwm3 0 6666667 PWM_POLARITY_INVERTED>;
33a39ed23bSMarcel Ziswiler		status = "disabled";
34a39ed23bSMarcel Ziswiler	};
35a39ed23bSMarcel Ziswiler
36a39ed23bSMarcel Ziswiler	backlight_mezzanine: backlight-mezzanine {
37a39ed23bSMarcel Ziswiler		compatible = "pwm-backlight";
38a39ed23bSMarcel Ziswiler		brightness-levels = <0 45 63 88 119 158 203 255>;
39a39ed23bSMarcel Ziswiler		default-brightness-level = <4>;
40a39ed23bSMarcel Ziswiler		/* Verdin GPIO 4 (SODIMM 212) */
41a39ed23bSMarcel Ziswiler		enable-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>;
42a39ed23bSMarcel Ziswiler		/* Verdin PWM_2 (SODIMM 16) */
43a39ed23bSMarcel Ziswiler		pwms = <&pwm2 0 6666667 PWM_POLARITY_INVERTED>;
44a39ed23bSMarcel Ziswiler		status = "disabled";
45a39ed23bSMarcel Ziswiler	};
46a39ed23bSMarcel Ziswiler
47a39ed23bSMarcel Ziswiler	gpio-keys {
48a39ed23bSMarcel Ziswiler		compatible = "gpio-keys";
49a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
50a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_gpio_keys>;
51a39ed23bSMarcel Ziswiler
52*b803d15eSKrzysztof Kozlowski		button-wakeup {
53a39ed23bSMarcel Ziswiler			debounce-interval = <10>;
54a39ed23bSMarcel Ziswiler			/* Verdin CTRL_WAKE1_MICO# (SODIMM 252) */
55a39ed23bSMarcel Ziswiler			gpios = <&gpio4 0 GPIO_ACTIVE_LOW>;
56a39ed23bSMarcel Ziswiler			label = "Wake-Up";
57a39ed23bSMarcel Ziswiler			linux,code = <KEY_WAKEUP>;
58a39ed23bSMarcel Ziswiler			wakeup-source;
59a39ed23bSMarcel Ziswiler		};
60a39ed23bSMarcel Ziswiler	};
61a39ed23bSMarcel Ziswiler
62a39ed23bSMarcel Ziswiler	/* Carrier Board Supplies */
63a39ed23bSMarcel Ziswiler	reg_1p8v: regulator-1p8v {
64a39ed23bSMarcel Ziswiler		compatible = "regulator-fixed";
65a39ed23bSMarcel Ziswiler		regulator-max-microvolt = <1800000>;
66a39ed23bSMarcel Ziswiler		regulator-min-microvolt = <1800000>;
67a39ed23bSMarcel Ziswiler		regulator-name = "+V1.8_SW";
68a39ed23bSMarcel Ziswiler	};
69a39ed23bSMarcel Ziswiler
70a39ed23bSMarcel Ziswiler	reg_3p3v: regulator-3p3v {
71a39ed23bSMarcel Ziswiler		compatible = "regulator-fixed";
72a39ed23bSMarcel Ziswiler		regulator-max-microvolt = <3300000>;
73a39ed23bSMarcel Ziswiler		regulator-min-microvolt = <3300000>;
74a39ed23bSMarcel Ziswiler		regulator-name = "+V3.3_SW";
75a39ed23bSMarcel Ziswiler	};
76a39ed23bSMarcel Ziswiler
77a39ed23bSMarcel Ziswiler	reg_5p0v: regulator-5p0v {
78a39ed23bSMarcel Ziswiler		compatible = "regulator-fixed";
79a39ed23bSMarcel Ziswiler		regulator-max-microvolt = <5000000>;
80a39ed23bSMarcel Ziswiler		regulator-min-microvolt = <5000000>;
81a39ed23bSMarcel Ziswiler		regulator-name = "+V5_SW";
82a39ed23bSMarcel Ziswiler	};
83a39ed23bSMarcel Ziswiler
84a39ed23bSMarcel Ziswiler	/* Non PMIC On-module Supplies */
85a39ed23bSMarcel Ziswiler	reg_module_eth1phy: regulator-module-eth1phy {
86a39ed23bSMarcel Ziswiler		compatible = "regulator-fixed";
87a39ed23bSMarcel Ziswiler		enable-active-high;
88a39ed23bSMarcel Ziswiler		gpio = <&gpio2 20 GPIO_ACTIVE_HIGH>; /* PMIC_EN_ETH */
89a39ed23bSMarcel Ziswiler		off-on-delay = <500000>;
90a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
91a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_reg_eth>;
92a39ed23bSMarcel Ziswiler		regulator-always-on;
93a39ed23bSMarcel Ziswiler		regulator-boot-on;
94a39ed23bSMarcel Ziswiler		regulator-max-microvolt = <3300000>;
95a39ed23bSMarcel Ziswiler		regulator-min-microvolt = <3300000>;
96a39ed23bSMarcel Ziswiler		regulator-name = "On-module +V3.3_ETH";
97a39ed23bSMarcel Ziswiler		startup-delay-us = <200000>;
98a39ed23bSMarcel Ziswiler		vin-supply = <&reg_vdd_3v3>;
99a39ed23bSMarcel Ziswiler	};
100a39ed23bSMarcel Ziswiler
101a39ed23bSMarcel Ziswiler	reg_usb1_vbus: regulator-usb1-vbus {
102a39ed23bSMarcel Ziswiler		compatible = "regulator-fixed";
103a39ed23bSMarcel Ziswiler		enable-active-high;
104a39ed23bSMarcel Ziswiler		/* Verdin USB_1_EN (SODIMM 155) */
105a39ed23bSMarcel Ziswiler		gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
106a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
107a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_usb1_vbus>;
108a39ed23bSMarcel Ziswiler		regulator-max-microvolt = <5000000>;
109a39ed23bSMarcel Ziswiler		regulator-min-microvolt = <5000000>;
110a39ed23bSMarcel Ziswiler		regulator-name = "USB_1_EN";
111a39ed23bSMarcel Ziswiler	};
112a39ed23bSMarcel Ziswiler
113a39ed23bSMarcel Ziswiler	reg_usb2_vbus: regulator-usb2-vbus {
114a39ed23bSMarcel Ziswiler		compatible = "regulator-fixed";
115a39ed23bSMarcel Ziswiler		enable-active-high;
116a39ed23bSMarcel Ziswiler		/* Verdin USB_2_EN (SODIMM 185) */
117a39ed23bSMarcel Ziswiler		gpio = <&gpio1 14 GPIO_ACTIVE_HIGH>;
118a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
119a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_usb2_vbus>;
120a39ed23bSMarcel Ziswiler		regulator-max-microvolt = <5000000>;
121a39ed23bSMarcel Ziswiler		regulator-min-microvolt = <5000000>;
122a39ed23bSMarcel Ziswiler		regulator-name = "USB_2_EN";
123a39ed23bSMarcel Ziswiler	};
124a39ed23bSMarcel Ziswiler
125a39ed23bSMarcel Ziswiler	reg_usdhc2_vmmc: regulator-usdhc2 {
126a39ed23bSMarcel Ziswiler		compatible = "regulator-fixed";
127a39ed23bSMarcel Ziswiler		enable-active-high;
128a39ed23bSMarcel Ziswiler		/* Verdin SD_1_PWR_EN (SODIMM 76) */
129a39ed23bSMarcel Ziswiler		gpio = <&gpio4 22 GPIO_ACTIVE_HIGH>;
130a39ed23bSMarcel Ziswiler		off-on-delay = <100000>;
131a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
132a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_usdhc2_pwr_en>;
133a39ed23bSMarcel Ziswiler		regulator-max-microvolt = <3300000>;
134a39ed23bSMarcel Ziswiler		regulator-min-microvolt = <3300000>;
135a39ed23bSMarcel Ziswiler		regulator-name = "+V3.3_SD";
136a39ed23bSMarcel Ziswiler		startup-delay-us = <2000>;
137a39ed23bSMarcel Ziswiler	};
138a39ed23bSMarcel Ziswiler
139a39ed23bSMarcel Ziswiler	reserved-memory {
140a39ed23bSMarcel Ziswiler		#address-cells = <2>;
141a39ed23bSMarcel Ziswiler		#size-cells = <2>;
142a39ed23bSMarcel Ziswiler		ranges;
143a39ed23bSMarcel Ziswiler
144a39ed23bSMarcel Ziswiler		/* Use the kernel configuration settings instead */
145a39ed23bSMarcel Ziswiler		/delete-node/ linux,cma;
146a39ed23bSMarcel Ziswiler	};
147a39ed23bSMarcel Ziswiler};
148a39ed23bSMarcel Ziswiler
149a39ed23bSMarcel Ziswiler/* Verdin SPI_1 */
150a39ed23bSMarcel Ziswiler&ecspi1 {
151a39ed23bSMarcel Ziswiler	#address-cells = <1>;
152a39ed23bSMarcel Ziswiler	#size-cells = <0>;
153a39ed23bSMarcel Ziswiler	cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
154a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
155a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_ecspi1>;
156a39ed23bSMarcel Ziswiler};
157a39ed23bSMarcel Ziswiler
158a39ed23bSMarcel Ziswiler/* Verdin ETH_1 (On-module PHY) */
159a39ed23bSMarcel Ziswiler&eqos {
160a39ed23bSMarcel Ziswiler	phy-handle = <&ethphy0>;
161a39ed23bSMarcel Ziswiler	phy-mode = "rgmii-id";
162a39ed23bSMarcel Ziswiler	phy-supply = <&reg_module_eth1phy>;
163a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
164a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_eqos>;
165a39ed23bSMarcel Ziswiler	snps,force_thresh_dma_mode;
166a39ed23bSMarcel Ziswiler	snps,mtl-rx-config = <&mtl_rx_setup>;
167a39ed23bSMarcel Ziswiler	snps,mtl-tx-config = <&mtl_tx_setup>;
168a39ed23bSMarcel Ziswiler
169a39ed23bSMarcel Ziswiler	mdio {
170a39ed23bSMarcel Ziswiler		compatible = "snps,dwmac-mdio";
171a39ed23bSMarcel Ziswiler		#address-cells = <1>;
172a39ed23bSMarcel Ziswiler		#size-cells = <0>;
173a39ed23bSMarcel Ziswiler
174a39ed23bSMarcel Ziswiler		ethphy0: ethernet-phy@7 {
175a39ed23bSMarcel Ziswiler			compatible = "ethernet-phy-ieee802.3-c22";
176a39ed23bSMarcel Ziswiler			eee-broken-100tx;
177a39ed23bSMarcel Ziswiler			eee-broken-1000t;
178a39ed23bSMarcel Ziswiler			interrupt-parent = <&gpio1>;
179a39ed23bSMarcel Ziswiler			interrupts = <10 IRQ_TYPE_LEVEL_LOW>;
180a39ed23bSMarcel Ziswiler			micrel,led-mode = <0>;
181a39ed23bSMarcel Ziswiler			reg = <7>;
182a39ed23bSMarcel Ziswiler		};
183a39ed23bSMarcel Ziswiler	};
184a39ed23bSMarcel Ziswiler
185a39ed23bSMarcel Ziswiler	mtl_rx_setup: rx-queues-config {
186a39ed23bSMarcel Ziswiler		snps,rx-queues-to-use = <5>;
187a39ed23bSMarcel Ziswiler		snps,rx-sched-sp;
188a39ed23bSMarcel Ziswiler
189a39ed23bSMarcel Ziswiler		queue0 {
190a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
191a39ed23bSMarcel Ziswiler			snps,priority = <0x1>;
192a39ed23bSMarcel Ziswiler			snps,map-to-dma-channel = <0>;
193a39ed23bSMarcel Ziswiler		};
194a39ed23bSMarcel Ziswiler
195a39ed23bSMarcel Ziswiler		queue1 {
196a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
197a39ed23bSMarcel Ziswiler			snps,priority = <0x2>;
198a39ed23bSMarcel Ziswiler			snps,map-to-dma-channel = <1>;
199a39ed23bSMarcel Ziswiler		};
200a39ed23bSMarcel Ziswiler
201a39ed23bSMarcel Ziswiler		queue2 {
202a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
203a39ed23bSMarcel Ziswiler			snps,priority = <0x4>;
204a39ed23bSMarcel Ziswiler			snps,map-to-dma-channel = <2>;
205a39ed23bSMarcel Ziswiler		};
206a39ed23bSMarcel Ziswiler
207a39ed23bSMarcel Ziswiler		queue3 {
208a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
209a39ed23bSMarcel Ziswiler			snps,priority = <0x8>;
210a39ed23bSMarcel Ziswiler			snps,map-to-dma-channel = <3>;
211a39ed23bSMarcel Ziswiler		};
212a39ed23bSMarcel Ziswiler
213a39ed23bSMarcel Ziswiler		queue4 {
214a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
215a39ed23bSMarcel Ziswiler			snps,priority = <0xf0>;
216a39ed23bSMarcel Ziswiler			snps,map-to-dma-channel = <4>;
217a39ed23bSMarcel Ziswiler		};
218a39ed23bSMarcel Ziswiler	};
219a39ed23bSMarcel Ziswiler
220a39ed23bSMarcel Ziswiler	mtl_tx_setup: tx-queues-config {
221a39ed23bSMarcel Ziswiler		snps,tx-queues-to-use = <5>;
222a39ed23bSMarcel Ziswiler		snps,tx-sched-sp;
223a39ed23bSMarcel Ziswiler
224a39ed23bSMarcel Ziswiler		queue0 {
225a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
226a39ed23bSMarcel Ziswiler			snps,priority = <0x1>;
227a39ed23bSMarcel Ziswiler		};
228a39ed23bSMarcel Ziswiler
229a39ed23bSMarcel Ziswiler		queue1 {
230a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
231a39ed23bSMarcel Ziswiler			snps,priority = <0x2>;
232a39ed23bSMarcel Ziswiler		};
233a39ed23bSMarcel Ziswiler
234a39ed23bSMarcel Ziswiler		queue2 {
235a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
236a39ed23bSMarcel Ziswiler			snps,priority = <0x4>;
237a39ed23bSMarcel Ziswiler		};
238a39ed23bSMarcel Ziswiler
239a39ed23bSMarcel Ziswiler		queue3 {
240a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
241a39ed23bSMarcel Ziswiler			snps,priority = <0x8>;
242a39ed23bSMarcel Ziswiler		};
243a39ed23bSMarcel Ziswiler
244a39ed23bSMarcel Ziswiler		queue4 {
245a39ed23bSMarcel Ziswiler			snps,dcb-algorithm;
246a39ed23bSMarcel Ziswiler			snps,priority = <0xf0>;
247a39ed23bSMarcel Ziswiler		};
248a39ed23bSMarcel Ziswiler	};
249a39ed23bSMarcel Ziswiler};
250a39ed23bSMarcel Ziswiler
251a39ed23bSMarcel Ziswiler/* Verdin ETH_2_RGMII */
252a39ed23bSMarcel Ziswiler&fec {
253a39ed23bSMarcel Ziswiler	fsl,magic-packet;
254a39ed23bSMarcel Ziswiler	phy-handle = <&ethphy1>;
255a39ed23bSMarcel Ziswiler	phy-mode = "rgmii-id";
256a39ed23bSMarcel Ziswiler	pinctrl-names = "default", "sleep";
257a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_fec>;
258a39ed23bSMarcel Ziswiler	pinctrl-1 = <&pinctrl_fec_sleep>;
259a39ed23bSMarcel Ziswiler
260a39ed23bSMarcel Ziswiler	mdio {
261a39ed23bSMarcel Ziswiler		#address-cells = <1>;
262a39ed23bSMarcel Ziswiler		#size-cells = <0>;
263a39ed23bSMarcel Ziswiler
264a39ed23bSMarcel Ziswiler		ethphy1: ethernet-phy@7 {
265a39ed23bSMarcel Ziswiler			compatible = "ethernet-phy-ieee802.3-c22";
266a39ed23bSMarcel Ziswiler			interrupt-parent = <&gpio4>;
267a39ed23bSMarcel Ziswiler			interrupts = <18 IRQ_TYPE_LEVEL_LOW>;
268a39ed23bSMarcel Ziswiler			micrel,led-mode = <0>;
269a39ed23bSMarcel Ziswiler			reg = <7>;
270a39ed23bSMarcel Ziswiler		};
271a39ed23bSMarcel Ziswiler	};
272a39ed23bSMarcel Ziswiler};
273a39ed23bSMarcel Ziswiler
274a39ed23bSMarcel Ziswiler/* Verdin CAN_1 */
275a39ed23bSMarcel Ziswiler&flexcan1 {
276a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
277a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_flexcan1>;
278a39ed23bSMarcel Ziswiler	status = "disabled";
279a39ed23bSMarcel Ziswiler};
280a39ed23bSMarcel Ziswiler
281a39ed23bSMarcel Ziswiler
282a39ed23bSMarcel Ziswiler/* Verdin CAN_2 */
283a39ed23bSMarcel Ziswiler&flexcan2 {
284a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
285a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_flexcan2>;
286a39ed23bSMarcel Ziswiler	status = "disabled";
287a39ed23bSMarcel Ziswiler};
288a39ed23bSMarcel Ziswiler
289a39ed23bSMarcel Ziswiler/* Verdin QSPI_1 */
290a39ed23bSMarcel Ziswiler&flexspi {
291a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
292a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_flexspi0>;
293a39ed23bSMarcel Ziswiler};
294a39ed23bSMarcel Ziswiler
295a39ed23bSMarcel Ziswiler&gpio1 {
296a39ed23bSMarcel Ziswiler	gpio-line-names = "SODIMM_206",
297a39ed23bSMarcel Ziswiler			  "SODIMM_208",
298a39ed23bSMarcel Ziswiler			  "",
299a39ed23bSMarcel Ziswiler			  "",
300a39ed23bSMarcel Ziswiler			  "",
301a39ed23bSMarcel Ziswiler			  "SODIMM_210",
302a39ed23bSMarcel Ziswiler			  "SODIMM_212",
303a39ed23bSMarcel Ziswiler			  "SODIMM_216",
304a39ed23bSMarcel Ziswiler			  "SODIMM_218",
305a39ed23bSMarcel Ziswiler			  "",
306a39ed23bSMarcel Ziswiler			  "",
307a39ed23bSMarcel Ziswiler			  "SODIMM_16",
308a39ed23bSMarcel Ziswiler			  "SODIMM_155",
309a39ed23bSMarcel Ziswiler			  "SODIMM_157",
310a39ed23bSMarcel Ziswiler			  "SODIMM_185",
311a39ed23bSMarcel Ziswiler			  "SODIMM_91";
312a39ed23bSMarcel Ziswiler};
313a39ed23bSMarcel Ziswiler
314a39ed23bSMarcel Ziswiler&gpio2 {
315a39ed23bSMarcel Ziswiler	gpio-line-names = "",
316a39ed23bSMarcel Ziswiler			  "",
317a39ed23bSMarcel Ziswiler			  "",
318a39ed23bSMarcel Ziswiler			  "",
319a39ed23bSMarcel Ziswiler			  "",
320a39ed23bSMarcel Ziswiler			  "",
321a39ed23bSMarcel Ziswiler			  "SODIMM_143",
322a39ed23bSMarcel Ziswiler			  "SODIMM_141",
323a39ed23bSMarcel Ziswiler			  "",
324a39ed23bSMarcel Ziswiler			  "",
325a39ed23bSMarcel Ziswiler			  "SODIMM_161",
326a39ed23bSMarcel Ziswiler			  "",
327a39ed23bSMarcel Ziswiler			  "SODIMM_84",
328a39ed23bSMarcel Ziswiler			  "SODIMM_78",
329a39ed23bSMarcel Ziswiler			  "SODIMM_74",
330a39ed23bSMarcel Ziswiler			  "SODIMM_80",
331a39ed23bSMarcel Ziswiler			  "SODIMM_82",
332a39ed23bSMarcel Ziswiler			  "SODIMM_70",
333a39ed23bSMarcel Ziswiler			  "SODIMM_72";
334a39ed23bSMarcel Ziswiler
335a39ed23bSMarcel Ziswiler	ctrl-sleep-moci-hog {
336a39ed23bSMarcel Ziswiler		gpio-hog;
337a39ed23bSMarcel Ziswiler		/* Verdin CTRL_SLEEP_MOCI# (SODIMM 256) */
338a39ed23bSMarcel Ziswiler		gpios = <29 GPIO_ACTIVE_HIGH>;
339a39ed23bSMarcel Ziswiler		line-name = "CTRL_SLEEP_MOCI#";
340a39ed23bSMarcel Ziswiler		output-high;
341a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
342a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_ctrl_sleep_moci>;
343a39ed23bSMarcel Ziswiler	};
344a39ed23bSMarcel Ziswiler};
345a39ed23bSMarcel Ziswiler
346a39ed23bSMarcel Ziswiler&gpio3 {
347a39ed23bSMarcel Ziswiler	gpio-line-names = "SODIMM_52",
348a39ed23bSMarcel Ziswiler			  "SODIMM_54",
349a39ed23bSMarcel Ziswiler			  "",
350a39ed23bSMarcel Ziswiler			  "",
351a39ed23bSMarcel Ziswiler			  "",
352a39ed23bSMarcel Ziswiler			  "",
353a39ed23bSMarcel Ziswiler			  "SODIMM_56",
354a39ed23bSMarcel Ziswiler			  "SODIMM_58",
355a39ed23bSMarcel Ziswiler			  "SODIMM_60",
356a39ed23bSMarcel Ziswiler			  "SODIMM_62",
357a39ed23bSMarcel Ziswiler			  "",
358a39ed23bSMarcel Ziswiler			  "",
359a39ed23bSMarcel Ziswiler			  "",
360a39ed23bSMarcel Ziswiler			  "",
361a39ed23bSMarcel Ziswiler			  "SODIMM_66",
362a39ed23bSMarcel Ziswiler			  "",
363a39ed23bSMarcel Ziswiler			  "SODIMM_64",
364a39ed23bSMarcel Ziswiler			  "",
365a39ed23bSMarcel Ziswiler			  "",
366a39ed23bSMarcel Ziswiler			  "SODIMM_34",
367a39ed23bSMarcel Ziswiler			  "SODIMM_19",
368a39ed23bSMarcel Ziswiler			  "",
369a39ed23bSMarcel Ziswiler			  "SODIMM_32",
370a39ed23bSMarcel Ziswiler			  "",
371a39ed23bSMarcel Ziswiler			  "",
372a39ed23bSMarcel Ziswiler			  "SODIMM_30",
373a39ed23bSMarcel Ziswiler			  "SODIMM_59",
374a39ed23bSMarcel Ziswiler			  "SODIMM_57",
375a39ed23bSMarcel Ziswiler			  "SODIMM_63",
376a39ed23bSMarcel Ziswiler			  "SODIMM_61";
377a39ed23bSMarcel Ziswiler};
378a39ed23bSMarcel Ziswiler
379a39ed23bSMarcel Ziswiler&gpio4 {
380a39ed23bSMarcel Ziswiler	gpio-line-names = "SODIMM_252",
381a39ed23bSMarcel Ziswiler			  "SODIMM_222",
382a39ed23bSMarcel Ziswiler			  "SODIMM_36",
383a39ed23bSMarcel Ziswiler			  "SODIMM_220",
384a39ed23bSMarcel Ziswiler			  "SODIMM_193",
385a39ed23bSMarcel Ziswiler			  "SODIMM_191",
386a39ed23bSMarcel Ziswiler			  "SODIMM_201",
387a39ed23bSMarcel Ziswiler			  "SODIMM_203",
388a39ed23bSMarcel Ziswiler			  "SODIMM_205",
389a39ed23bSMarcel Ziswiler			  "SODIMM_207",
390a39ed23bSMarcel Ziswiler			  "SODIMM_199",
391a39ed23bSMarcel Ziswiler			  "SODIMM_197",
392a39ed23bSMarcel Ziswiler			  "SODIMM_221",
393a39ed23bSMarcel Ziswiler			  "SODIMM_219",
394a39ed23bSMarcel Ziswiler			  "SODIMM_217",
395a39ed23bSMarcel Ziswiler			  "SODIMM_215",
396a39ed23bSMarcel Ziswiler			  "SODIMM_211",
397a39ed23bSMarcel Ziswiler			  "SODIMM_213",
398a39ed23bSMarcel Ziswiler			  "SODIMM_189",
399a39ed23bSMarcel Ziswiler			  "SODIMM_244",
400a39ed23bSMarcel Ziswiler			  "SODIMM_38",
401a39ed23bSMarcel Ziswiler			  "",
402a39ed23bSMarcel Ziswiler			  "SODIMM_76",
403a39ed23bSMarcel Ziswiler			  "SODIMM_135",
404a39ed23bSMarcel Ziswiler			  "SODIMM_133",
405a39ed23bSMarcel Ziswiler			  "SODIMM_17",
406a39ed23bSMarcel Ziswiler			  "SODIMM_24",
407a39ed23bSMarcel Ziswiler			  "SODIMM_26",
408a39ed23bSMarcel Ziswiler			  "SODIMM_21",
409a39ed23bSMarcel Ziswiler			  "SODIMM_256",
410a39ed23bSMarcel Ziswiler			  "SODIMM_48",
411a39ed23bSMarcel Ziswiler			  "SODIMM_44";
412a39ed23bSMarcel Ziswiler};
413a39ed23bSMarcel Ziswiler
414a39ed23bSMarcel Ziswiler/* On-module I2C */
415a39ed23bSMarcel Ziswiler&i2c1 {
416a39ed23bSMarcel Ziswiler	clock-frequency = <400000>;
417a39ed23bSMarcel Ziswiler	pinctrl-names = "default", "gpio";
418a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_i2c1>;
419a39ed23bSMarcel Ziswiler	pinctrl-1 = <&pinctrl_i2c1_gpio>;
420a39ed23bSMarcel Ziswiler	scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
421a39ed23bSMarcel Ziswiler	sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
422a39ed23bSMarcel Ziswiler	status = "okay";
423a39ed23bSMarcel Ziswiler
424a39ed23bSMarcel Ziswiler	pca9450: pmic@25 {
425a39ed23bSMarcel Ziswiler		compatible = "nxp,pca9450c";
426a39ed23bSMarcel Ziswiler		interrupt-parent = <&gpio1>;
427a39ed23bSMarcel Ziswiler		/* PMIC PCA9450 PMIC_nINT GPIO1_IO3 */
428a39ed23bSMarcel Ziswiler		interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
429a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
430a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_pmic>;
431a39ed23bSMarcel Ziswiler		reg = <0x25>;
432a39ed23bSMarcel Ziswiler		sd-vsel-gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>;
433a39ed23bSMarcel Ziswiler
434a39ed23bSMarcel Ziswiler		/*
435a39ed23bSMarcel Ziswiler		 * The bootloader is expected to switch on LDO4 for the on-module +V3.3_ADC and the
436a39ed23bSMarcel Ziswiler		 * I2C level shifter for the TLA2024 ADC behind this PMIC.
437a39ed23bSMarcel Ziswiler		 */
438a39ed23bSMarcel Ziswiler
439a39ed23bSMarcel Ziswiler		regulators {
440a39ed23bSMarcel Ziswiler			BUCK1 {
441a39ed23bSMarcel Ziswiler				regulator-always-on;
442a39ed23bSMarcel Ziswiler				regulator-boot-on;
443a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <1000000>;
444a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <720000>;
445a39ed23bSMarcel Ziswiler				regulator-name = "On-module +VDD_SOC (BUCK1)";
446a39ed23bSMarcel Ziswiler				regulator-ramp-delay = <3125>;
447a39ed23bSMarcel Ziswiler			};
448a39ed23bSMarcel Ziswiler
449a39ed23bSMarcel Ziswiler			BUCK2 {
450a39ed23bSMarcel Ziswiler				nxp,dvs-run-voltage = <950000>;
451a39ed23bSMarcel Ziswiler				nxp,dvs-standby-voltage = <850000>;
452a39ed23bSMarcel Ziswiler				regulator-always-on;
453a39ed23bSMarcel Ziswiler				regulator-boot-on;
454a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <1025000>;
455a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <720000>;
456a39ed23bSMarcel Ziswiler				regulator-name = "On-module +VDD_ARM (BUCK2)";
457a39ed23bSMarcel Ziswiler				regulator-ramp-delay = <3125>;
458a39ed23bSMarcel Ziswiler			};
459a39ed23bSMarcel Ziswiler
460a39ed23bSMarcel Ziswiler			reg_vdd_3v3: BUCK4 {
461a39ed23bSMarcel Ziswiler				regulator-always-on;
462a39ed23bSMarcel Ziswiler				regulator-boot-on;
463a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <3300000>;
464a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <3300000>;
465a39ed23bSMarcel Ziswiler				regulator-name = "On-module +V3.3 (BUCK4)";
466a39ed23bSMarcel Ziswiler			};
467a39ed23bSMarcel Ziswiler
468a39ed23bSMarcel Ziswiler			reg_vdd_1v8: BUCK5 {
469a39ed23bSMarcel Ziswiler				regulator-always-on;
470a39ed23bSMarcel Ziswiler				regulator-boot-on;
471a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <1800000>;
472a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <1800000>;
473a39ed23bSMarcel Ziswiler				regulator-name = "PWR_1V8_MOCI (BUCK5)";
474a39ed23bSMarcel Ziswiler			};
475a39ed23bSMarcel Ziswiler
476a39ed23bSMarcel Ziswiler			BUCK6 {
477a39ed23bSMarcel Ziswiler				regulator-always-on;
478a39ed23bSMarcel Ziswiler				regulator-boot-on;
479a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <1155000>;
480a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <1045000>;
481a39ed23bSMarcel Ziswiler				regulator-name = "On-module +VDD_DDR (BUCK6)";
482a39ed23bSMarcel Ziswiler			};
483a39ed23bSMarcel Ziswiler
484a39ed23bSMarcel Ziswiler			LDO1 {
485a39ed23bSMarcel Ziswiler				regulator-always-on;
486a39ed23bSMarcel Ziswiler				regulator-boot-on;
487a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <1950000>;
488a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <1650000>;
489a39ed23bSMarcel Ziswiler				regulator-name = "On-module +V1.8_SNVS (LDO1)";
490a39ed23bSMarcel Ziswiler			};
491a39ed23bSMarcel Ziswiler
492a39ed23bSMarcel Ziswiler			LDO2 {
493a39ed23bSMarcel Ziswiler				regulator-always-on;
494a39ed23bSMarcel Ziswiler				regulator-boot-on;
495a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <1150000>;
496a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <800000>;
497a39ed23bSMarcel Ziswiler				regulator-name = "On-module +V0.8_SNVS (LDO2)";
498a39ed23bSMarcel Ziswiler			};
499a39ed23bSMarcel Ziswiler
500a39ed23bSMarcel Ziswiler			LDO3 {
501a39ed23bSMarcel Ziswiler				regulator-always-on;
502a39ed23bSMarcel Ziswiler				regulator-boot-on;
503a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <1800000>;
504a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <1800000>;
505a39ed23bSMarcel Ziswiler				regulator-name = "On-module +V1.8A (LDO3)";
506a39ed23bSMarcel Ziswiler			};
507a39ed23bSMarcel Ziswiler
508a39ed23bSMarcel Ziswiler			LDO4 {
509a39ed23bSMarcel Ziswiler				regulator-always-on;
510a39ed23bSMarcel Ziswiler				regulator-boot-on;
511a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <3300000>;
512a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <3300000>;
513a39ed23bSMarcel Ziswiler				regulator-name = "On-module +V3.3_ADC (LDO4)";
514a39ed23bSMarcel Ziswiler			};
515a39ed23bSMarcel Ziswiler
516a39ed23bSMarcel Ziswiler			LDO5 {
517a39ed23bSMarcel Ziswiler				regulator-max-microvolt = <3300000>;
518a39ed23bSMarcel Ziswiler				regulator-min-microvolt = <1800000>;
519a39ed23bSMarcel Ziswiler				regulator-name = "On-module +V3.3_1.8_SD (LDO5)";
520a39ed23bSMarcel Ziswiler			};
521a39ed23bSMarcel Ziswiler		};
522a39ed23bSMarcel Ziswiler	};
523a39ed23bSMarcel Ziswiler
524a39ed23bSMarcel Ziswiler	rtc_i2c: rtc@32 {
525a39ed23bSMarcel Ziswiler		compatible = "epson,rx8130";
526a39ed23bSMarcel Ziswiler		reg = <0x32>;
527a39ed23bSMarcel Ziswiler	};
528a39ed23bSMarcel Ziswiler
529a39ed23bSMarcel Ziswiler	/* On-module temperature sensor */
530a39ed23bSMarcel Ziswiler	hwmon_temp_module: sensor@48 {
531a39ed23bSMarcel Ziswiler		compatible = "ti,tmp1075";
532a39ed23bSMarcel Ziswiler		reg = <0x48>;
533a39ed23bSMarcel Ziswiler		vs-supply = <&reg_vdd_1v8>;
534a39ed23bSMarcel Ziswiler	};
535a39ed23bSMarcel Ziswiler
536a39ed23bSMarcel Ziswiler	adc@49 {
537a39ed23bSMarcel Ziswiler		compatible = "ti,ads1015";
538a39ed23bSMarcel Ziswiler		reg = <0x49>;
539a39ed23bSMarcel Ziswiler		#address-cells = <1>;
540a39ed23bSMarcel Ziswiler		#size-cells = <0>;
541a39ed23bSMarcel Ziswiler
542a39ed23bSMarcel Ziswiler		/* Verdin I2C_1 (ADC_4 - ADC_3) */
543a39ed23bSMarcel Ziswiler		channel@0 {
544a39ed23bSMarcel Ziswiler			reg = <0>;
545a39ed23bSMarcel Ziswiler			ti,datarate = <4>;
546a39ed23bSMarcel Ziswiler			ti,gain = <2>;
547a39ed23bSMarcel Ziswiler		};
548a39ed23bSMarcel Ziswiler
549a39ed23bSMarcel Ziswiler		/* Verdin I2C_1 (ADC_4 - ADC_1) */
550a39ed23bSMarcel Ziswiler		channel@1 {
551a39ed23bSMarcel Ziswiler			reg = <1>;
552a39ed23bSMarcel Ziswiler			ti,datarate = <4>;
553a39ed23bSMarcel Ziswiler			ti,gain = <2>;
554a39ed23bSMarcel Ziswiler		};
555a39ed23bSMarcel Ziswiler
556a39ed23bSMarcel Ziswiler		/* Verdin I2C_1 (ADC_3 - ADC_1) */
557a39ed23bSMarcel Ziswiler		channel@2 {
558a39ed23bSMarcel Ziswiler			reg = <2>;
559a39ed23bSMarcel Ziswiler			ti,datarate = <4>;
560a39ed23bSMarcel Ziswiler			ti,gain = <2>;
561a39ed23bSMarcel Ziswiler		};
562a39ed23bSMarcel Ziswiler
563a39ed23bSMarcel Ziswiler		/* Verdin I2C_1 (ADC_2 - ADC_1) */
564a39ed23bSMarcel Ziswiler		channel@3 {
565a39ed23bSMarcel Ziswiler			reg = <3>;
566a39ed23bSMarcel Ziswiler			ti,datarate = <4>;
567a39ed23bSMarcel Ziswiler			ti,gain = <2>;
568a39ed23bSMarcel Ziswiler		};
569a39ed23bSMarcel Ziswiler
570a39ed23bSMarcel Ziswiler		/* Verdin I2C_1 ADC_4 */
571a39ed23bSMarcel Ziswiler		channel@4 {
572a39ed23bSMarcel Ziswiler			reg = <4>;
573a39ed23bSMarcel Ziswiler			ti,datarate = <4>;
574a39ed23bSMarcel Ziswiler			ti,gain = <2>;
575a39ed23bSMarcel Ziswiler		};
576a39ed23bSMarcel Ziswiler
577a39ed23bSMarcel Ziswiler		/* Verdin I2C_1 ADC_3 */
578a39ed23bSMarcel Ziswiler		channel@5 {
579a39ed23bSMarcel Ziswiler			reg = <5>;
580a39ed23bSMarcel Ziswiler			ti,datarate = <4>;
581a39ed23bSMarcel Ziswiler			ti,gain = <2>;
582a39ed23bSMarcel Ziswiler		};
583a39ed23bSMarcel Ziswiler
584a39ed23bSMarcel Ziswiler		/* Verdin I2C_1 ADC_2 */
585a39ed23bSMarcel Ziswiler		channel@6 {
586a39ed23bSMarcel Ziswiler			reg = <6>;
587a39ed23bSMarcel Ziswiler			ti,datarate = <4>;
588a39ed23bSMarcel Ziswiler			ti,gain = <2>;
589a39ed23bSMarcel Ziswiler		};
590a39ed23bSMarcel Ziswiler
591a39ed23bSMarcel Ziswiler		/* Verdin I2C_1 ADC_1 */
592a39ed23bSMarcel Ziswiler		channel@7 {
593a39ed23bSMarcel Ziswiler			reg = <7>;
594a39ed23bSMarcel Ziswiler			ti,datarate = <4>;
595a39ed23bSMarcel Ziswiler			ti,gain = <2>;
596a39ed23bSMarcel Ziswiler		};
597a39ed23bSMarcel Ziswiler	};
598a39ed23bSMarcel Ziswiler
599a39ed23bSMarcel Ziswiler	eeprom@50 {
600a39ed23bSMarcel Ziswiler		compatible = "st,24c02";
601a39ed23bSMarcel Ziswiler		pagesize = <16>;
602a39ed23bSMarcel Ziswiler		reg = <0x50>;
603a39ed23bSMarcel Ziswiler	};
604a39ed23bSMarcel Ziswiler};
605a39ed23bSMarcel Ziswiler
606a39ed23bSMarcel Ziswiler/* Verdin I2C_2_DSI */
607a39ed23bSMarcel Ziswiler&i2c2 {
608a39ed23bSMarcel Ziswiler	/* Lower frequency to avoid DDC/EDID issues with certain displays/screens. */
609a39ed23bSMarcel Ziswiler	clock-frequency = <10000>;
610a39ed23bSMarcel Ziswiler	pinctrl-names = "default", "gpio";
611a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_i2c2>;
612a39ed23bSMarcel Ziswiler	pinctrl-1 = <&pinctrl_i2c2_gpio>;
613a39ed23bSMarcel Ziswiler	scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
614a39ed23bSMarcel Ziswiler	sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
615a39ed23bSMarcel Ziswiler
616a39ed23bSMarcel Ziswiler	atmel_mxt_ts_mezzanine: touch-mezzanine@4a {
617a39ed23bSMarcel Ziswiler		compatible = "atmel,maxtouch";
618a39ed23bSMarcel Ziswiler		/* Verdin GPIO_3 (SODIMM 210) */
619a39ed23bSMarcel Ziswiler		interrupt-parent = <&gpio1>;
620a39ed23bSMarcel Ziswiler		interrupts = <5 IRQ_TYPE_EDGE_FALLING>;
621a39ed23bSMarcel Ziswiler		reg = <0x4a>;
622a39ed23bSMarcel Ziswiler		/* Verdin GPIO_2 (SODIMM 208) */
623a39ed23bSMarcel Ziswiler		reset-gpios = <&gpio1 1 GPIO_ACTIVE_HIGH>;
624a39ed23bSMarcel Ziswiler		status = "disabled";
625a39ed23bSMarcel Ziswiler	};
626a39ed23bSMarcel Ziswiler};
627a39ed23bSMarcel Ziswiler
628a39ed23bSMarcel Ziswiler/* TODO: Verdin I2C_3_HDMI */
629a39ed23bSMarcel Ziswiler
630a39ed23bSMarcel Ziswiler/* Verdin I2C_4_CSI */
631a39ed23bSMarcel Ziswiler&i2c3 {
632a39ed23bSMarcel Ziswiler	clock-frequency = <400000>;
633a39ed23bSMarcel Ziswiler	pinctrl-names = "default", "gpio";
634a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_i2c3>;
635a39ed23bSMarcel Ziswiler	pinctrl-1 = <&pinctrl_i2c3_gpio>;
636a39ed23bSMarcel Ziswiler	scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
637a39ed23bSMarcel Ziswiler	sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
638a39ed23bSMarcel Ziswiler};
639a39ed23bSMarcel Ziswiler
640a39ed23bSMarcel Ziswiler/* Verdin I2C_1 */
641a39ed23bSMarcel Ziswiler&i2c4 {
642a39ed23bSMarcel Ziswiler	clock-frequency = <400000>;
643a39ed23bSMarcel Ziswiler	pinctrl-names = "default", "gpio";
644a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_i2c4>;
645a39ed23bSMarcel Ziswiler	pinctrl-1 = <&pinctrl_i2c4_gpio>;
646a39ed23bSMarcel Ziswiler	scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
647a39ed23bSMarcel Ziswiler	sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
648a39ed23bSMarcel Ziswiler
649a39ed23bSMarcel Ziswiler	gpio_expander_21: gpio-expander@21 {
650a39ed23bSMarcel Ziswiler		compatible = "nxp,pcal6416";
651a39ed23bSMarcel Ziswiler		#gpio-cells = <2>;
652a39ed23bSMarcel Ziswiler		gpio-controller;
653a39ed23bSMarcel Ziswiler		reg = <0x21>;
654a39ed23bSMarcel Ziswiler		vcc-supply = <&reg_3p3v>;
655a39ed23bSMarcel Ziswiler		status = "disabled";
656a39ed23bSMarcel Ziswiler	};
657a39ed23bSMarcel Ziswiler
658a39ed23bSMarcel Ziswiler	lvds_ti_sn65dsi83: bridge@2c {
659a39ed23bSMarcel Ziswiler		compatible = "ti,sn65dsi83";
660a39ed23bSMarcel Ziswiler		/* Verdin GPIO_9_DSI (SN65DSI84 IRQ, SODIMM 17, unused) */
661a39ed23bSMarcel Ziswiler		/* Verdin GPIO_10_DSI (SODIMM 21) */
662a39ed23bSMarcel Ziswiler		enable-gpios = <&gpio4 28 GPIO_ACTIVE_HIGH>;
663a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
664a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_gpio_10_dsi>;
665a39ed23bSMarcel Ziswiler		reg = <0x2c>;
666a39ed23bSMarcel Ziswiler		status = "disabled";
667a39ed23bSMarcel Ziswiler	};
668a39ed23bSMarcel Ziswiler
669a39ed23bSMarcel Ziswiler	/* Current measurement into module VCC */
670a39ed23bSMarcel Ziswiler	hwmon: hwmon@40 {
671a39ed23bSMarcel Ziswiler		compatible = "ti,ina219";
672a39ed23bSMarcel Ziswiler		reg = <0x40>;
673a39ed23bSMarcel Ziswiler		shunt-resistor = <10000>;
674a39ed23bSMarcel Ziswiler		status = "disabled";
675a39ed23bSMarcel Ziswiler	};
676a39ed23bSMarcel Ziswiler
677a39ed23bSMarcel Ziswiler	hdmi_lontium_lt8912: hdmi@48 {
678a39ed23bSMarcel Ziswiler		compatible = "lontium,lt8912b";
679a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
680a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_gpio_10_dsi>, <&pinctrl_pwm_3_dsi_hpd_gpio>;
681a39ed23bSMarcel Ziswiler		reg = <0x48>;
682a39ed23bSMarcel Ziswiler		/* Verdin GPIO_9_DSI (LT8912 INT, SODIMM 17, unused) */
683a39ed23bSMarcel Ziswiler		/* Verdin GPIO_10_DSI (SODIMM 21) */
684a39ed23bSMarcel Ziswiler		reset-gpios = <&gpio4 28 GPIO_ACTIVE_LOW>;
685a39ed23bSMarcel Ziswiler		status = "disabled";
686a39ed23bSMarcel Ziswiler	};
687a39ed23bSMarcel Ziswiler
688a39ed23bSMarcel Ziswiler	atmel_mxt_ts: touch@4a {
689a39ed23bSMarcel Ziswiler		compatible = "atmel,maxtouch";
690a39ed23bSMarcel Ziswiler		/*
691a39ed23bSMarcel Ziswiler		 * Verdin GPIO_9_DSI
692a39ed23bSMarcel Ziswiler		 * (TOUCH_INT#, SODIMM 17, also routed to SN65DSI83 IRQ albeit currently unused)
693a39ed23bSMarcel Ziswiler		 */
694a39ed23bSMarcel Ziswiler		interrupt-parent = <&gpio4>;
695a39ed23bSMarcel Ziswiler		interrupts = <25 IRQ_TYPE_EDGE_FALLING>;
696a39ed23bSMarcel Ziswiler		pinctrl-names = "default";
697a39ed23bSMarcel Ziswiler		pinctrl-0 = <&pinctrl_gpio_9_dsi>, <&pinctrl_i2s_2_bclk_touch_reset>;
698a39ed23bSMarcel Ziswiler		reg = <0x4a>;
699a39ed23bSMarcel Ziswiler		/* Verdin I2S_2_BCLK (TOUCH_RESET#, SODIMM 42) */
700a39ed23bSMarcel Ziswiler		reset-gpios = <&gpio5 0 GPIO_ACTIVE_HIGH>;
701a39ed23bSMarcel Ziswiler		status = "disabled";
702a39ed23bSMarcel Ziswiler	};
703a39ed23bSMarcel Ziswiler
704a39ed23bSMarcel Ziswiler	/* Temperature sensor on carrier board */
705a39ed23bSMarcel Ziswiler	hwmon_temp: sensor@4f {
706a39ed23bSMarcel Ziswiler		compatible = "ti,tmp75c";
707a39ed23bSMarcel Ziswiler		reg = <0x4f>;
708a39ed23bSMarcel Ziswiler		status = "disabled";
709a39ed23bSMarcel Ziswiler	};
710a39ed23bSMarcel Ziswiler
711a39ed23bSMarcel Ziswiler	/* EEPROM on display adapter (MIPI DSI Display Adapter) */
712a39ed23bSMarcel Ziswiler	eeprom_display_adapter: eeprom@50 {
713a39ed23bSMarcel Ziswiler		compatible = "st,24c02";
714a39ed23bSMarcel Ziswiler		pagesize = <16>;
715a39ed23bSMarcel Ziswiler		reg = <0x50>;
716a39ed23bSMarcel Ziswiler		status = "disabled";
717a39ed23bSMarcel Ziswiler	};
718a39ed23bSMarcel Ziswiler
719a39ed23bSMarcel Ziswiler	/* EEPROM on carrier board */
720a39ed23bSMarcel Ziswiler	eeprom_carrier_board: eeprom@57 {
721a39ed23bSMarcel Ziswiler		compatible = "st,24c02";
722a39ed23bSMarcel Ziswiler		pagesize = <16>;
723a39ed23bSMarcel Ziswiler		reg = <0x57>;
724a39ed23bSMarcel Ziswiler		status = "disabled";
725a39ed23bSMarcel Ziswiler	};
726a39ed23bSMarcel Ziswiler};
727a39ed23bSMarcel Ziswiler
728a39ed23bSMarcel Ziswiler/* TODO: Verdin PCIE_1 */
729a39ed23bSMarcel Ziswiler
730a39ed23bSMarcel Ziswiler/* Verdin PWM_1 */
731a39ed23bSMarcel Ziswiler&pwm1 {
732a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
733a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_pwm_1>;
734a39ed23bSMarcel Ziswiler	#pwm-cells = <3>;
735a39ed23bSMarcel Ziswiler};
736a39ed23bSMarcel Ziswiler
737a39ed23bSMarcel Ziswiler/* Verdin PWM_2 */
738a39ed23bSMarcel Ziswiler&pwm2 {
739a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
740a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_pwm_2>;
741a39ed23bSMarcel Ziswiler	#pwm-cells = <3>;
742a39ed23bSMarcel Ziswiler};
743a39ed23bSMarcel Ziswiler
744a39ed23bSMarcel Ziswiler/* Verdin PWM_3_DSI */
745a39ed23bSMarcel Ziswiler&pwm3 {
746a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
747a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_pwm_3>;
748a39ed23bSMarcel Ziswiler	#pwm-cells = <3>;
749a39ed23bSMarcel Ziswiler};
750a39ed23bSMarcel Ziswiler
751a39ed23bSMarcel Ziswiler/* TODO: Verdin I2S_1 */
752a39ed23bSMarcel Ziswiler
753a39ed23bSMarcel Ziswiler/* TODO: Verdin I2S_2 */
754a39ed23bSMarcel Ziswiler
755a39ed23bSMarcel Ziswiler&snvs_pwrkey {
756a39ed23bSMarcel Ziswiler	status = "okay";
757a39ed23bSMarcel Ziswiler};
758a39ed23bSMarcel Ziswiler
759a39ed23bSMarcel Ziswiler/* Verdin UART_1 */
760a39ed23bSMarcel Ziswiler&uart1 {
761a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
762a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_uart1>;
76383b41ad1SFabio Estevam	uart-has-rtscts;
764a39ed23bSMarcel Ziswiler};
765a39ed23bSMarcel Ziswiler
766a39ed23bSMarcel Ziswiler/* Verdin UART_2 */
767a39ed23bSMarcel Ziswiler&uart2 {
768a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
769a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_uart2>;
77083b41ad1SFabio Estevam	uart-has-rtscts;
771a39ed23bSMarcel Ziswiler};
772a39ed23bSMarcel Ziswiler
773a39ed23bSMarcel Ziswiler/* Verdin UART_3, used as the Linux Console */
774a39ed23bSMarcel Ziswiler&uart3 {
775a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
776a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_uart3>;
777a39ed23bSMarcel Ziswiler};
778a39ed23bSMarcel Ziswiler
779a39ed23bSMarcel Ziswiler/* Verdin UART_4, used for Bluetooth on Wi-Fi/Bluetooth SKUs */
780a39ed23bSMarcel Ziswiler&uart4 {
781a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
782a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_uart4>;
783a39ed23bSMarcel Ziswiler};
784a39ed23bSMarcel Ziswiler
785a39ed23bSMarcel Ziswiler/* Verdin USB_1 */
786a39ed23bSMarcel Ziswiler&usb3_phy0 {
787a39ed23bSMarcel Ziswiler	vbus-supply = <&reg_usb1_vbus>;
788a39ed23bSMarcel Ziswiler};
789a39ed23bSMarcel Ziswiler
790a39ed23bSMarcel Ziswiler&usb_dwc3_0 {
791a39ed23bSMarcel Ziswiler	adp-disable;
792a39ed23bSMarcel Ziswiler	dr_mode = "otg";
793a39ed23bSMarcel Ziswiler	hnp-disable;
794a39ed23bSMarcel Ziswiler	maximum-speed = "high-speed";
795a39ed23bSMarcel Ziswiler	over-current-active-low;
796a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
797a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_usb_1_id>;
798a39ed23bSMarcel Ziswiler	srp-disable;
799a39ed23bSMarcel Ziswiler};
800a39ed23bSMarcel Ziswiler
801a39ed23bSMarcel Ziswiler/* Verdin USB_2 */
802a39ed23bSMarcel Ziswiler&usb3_phy1 {
803a39ed23bSMarcel Ziswiler	vbus-supply = <&reg_usb2_vbus>;
804a39ed23bSMarcel Ziswiler};
805a39ed23bSMarcel Ziswiler
806a39ed23bSMarcel Ziswiler&usb_dwc3_1 {
807a39ed23bSMarcel Ziswiler	disable-over-current;
808a39ed23bSMarcel Ziswiler	dr_mode = "host";
809a39ed23bSMarcel Ziswiler};
810a39ed23bSMarcel Ziswiler
811a39ed23bSMarcel Ziswiler/* Verdin SD_1 */
812a39ed23bSMarcel Ziswiler&usdhc2 {
813a39ed23bSMarcel Ziswiler	assigned-clocks = <&clk IMX8MP_CLK_USDHC2>;
814a39ed23bSMarcel Ziswiler	assigned-clock-rates = <400000000>;
815a39ed23bSMarcel Ziswiler	bus-width = <4>;
816a39ed23bSMarcel Ziswiler	cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
817a39ed23bSMarcel Ziswiler	disable-wp;
818a39ed23bSMarcel Ziswiler	pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
819a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_cd>;
820a39ed23bSMarcel Ziswiler	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_cd>;
821a39ed23bSMarcel Ziswiler	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_cd>;
822a39ed23bSMarcel Ziswiler	pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_cd_sleep>;
823a39ed23bSMarcel Ziswiler	vmmc-supply = <&reg_usdhc2_vmmc>;
824a39ed23bSMarcel Ziswiler};
825a39ed23bSMarcel Ziswiler
826a39ed23bSMarcel Ziswiler/* On-module eMMC */
827a39ed23bSMarcel Ziswiler&usdhc3 {
828a39ed23bSMarcel Ziswiler	assigned-clocks = <&clk IMX8MP_CLK_USDHC3_ROOT>;
829a39ed23bSMarcel Ziswiler	assigned-clock-rates = <400000000>;
830a39ed23bSMarcel Ziswiler	bus-width = <8>;
831a39ed23bSMarcel Ziswiler	non-removable;
832a39ed23bSMarcel Ziswiler	pinctrl-names = "default", "state_100mhz", "state_200mhz";
833a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_usdhc3>;
834a39ed23bSMarcel Ziswiler	pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
835a39ed23bSMarcel Ziswiler	pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
836a39ed23bSMarcel Ziswiler	status = "okay";
837a39ed23bSMarcel Ziswiler};
838a39ed23bSMarcel Ziswiler
839a39ed23bSMarcel Ziswiler&wdog1 {
840a39ed23bSMarcel Ziswiler	fsl,ext-reset-output;
841a39ed23bSMarcel Ziswiler	pinctrl-names = "default";
842a39ed23bSMarcel Ziswiler	pinctrl-0 = <&pinctrl_wdog>;
843a39ed23bSMarcel Ziswiler	status = "okay";
844a39ed23bSMarcel Ziswiler};
845a39ed23bSMarcel Ziswiler
846a39ed23bSMarcel Ziswiler&iomuxc {
847a39ed23bSMarcel Ziswiler	pinctrl_bt_uart: btuartgrp {
848a39ed23bSMarcel Ziswiler		fsl,pins =
849a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI2_MISO__UART4_DCE_CTS	0x1c4>,
850a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI2_MOSI__UART4_DCE_TX		0x1c4>,
851a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI2_SCLK__UART4_DCE_RX		0x1c4>,
852a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI2_SS0__UART4_DCE_RTS		0x1c4>;
853a39ed23bSMarcel Ziswiler	};
854a39ed23bSMarcel Ziswiler
855a39ed23bSMarcel Ziswiler	pinctrl_ctrl_sleep_moci: ctrlsleepmocigrp {
856a39ed23bSMarcel Ziswiler		fsl,pins =
857a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_RXC__GPIO4_IO29		0x1c4>;	/* SODIMM 256 */
858a39ed23bSMarcel Ziswiler	};
859a39ed23bSMarcel Ziswiler
860a39ed23bSMarcel Ziswiler	pinctrl_ecspi1: ecspi1grp {
861a39ed23bSMarcel Ziswiler		fsl,pins =
862a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI1_MISO__ECSPI1_MISO		0x1c4>,	/* SODIMM 198 */
863a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI1_MOSI__ECSPI1_MOSI		0x4>,	/* SODIMM 200 */
864a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI1_SCLK__ECSPI1_SCLK		0x4>,	/* SODIMM 196 */
865a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI1_SS0__GPIO5_IO09		0x1c4>;	/* SODIMM 202 */
866a39ed23bSMarcel Ziswiler	};
867a39ed23bSMarcel Ziswiler
868a39ed23bSMarcel Ziswiler	/* Connection On Board PHY */
869a39ed23bSMarcel Ziswiler	pinctrl_eqos: eqosgrp {
870a39ed23bSMarcel Ziswiler		fsl,pins =
871a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC				0x3>,
872a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO				0x3>,
873a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0			0x91>,
874a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1			0x91>,
875a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2			0x91>,
876a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3			0x91>,
877a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK	0x91>,
878a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL		0x91>,
879a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0			0x1f>,
880a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1			0x1f>,
881a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2			0x1f>,
882a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3			0x1f>,
883a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL		0x1f>,
884a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK	0x1f>;
885a39ed23bSMarcel Ziswiler	};
886a39ed23bSMarcel Ziswiler
887a39ed23bSMarcel Ziswiler	/* ETH_INT# shared with TPM_INT# (usually N/A) */
888a39ed23bSMarcel Ziswiler	pinctrl_eth_tpm_int: ethtpmintgrp {
889a39ed23bSMarcel Ziswiler		fsl,pins =
890a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO10__GPIO1_IO10		0x1c4>;
891a39ed23bSMarcel Ziswiler	};
892a39ed23bSMarcel Ziswiler
893a39ed23bSMarcel Ziswiler	/* Connection Carrier Board PHY ETH_2 */
894a39ed23bSMarcel Ziswiler	pinctrl_fec: fecgrp {
895a39ed23bSMarcel Ziswiler		fsl,pins =
896a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC		0x3>,	/* SODIMM 193 */
897a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO		0x3>,	/* SODIMM 191 */
898a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0	0x91>,	/* SODIMM 201 */
899a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1	0x91>,	/* SODIMM 203 */
900a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2	0x91>,	/* SODIMM 205 */
901a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3	0x91>,	/* SODIMM 207 */
902a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC		0x91>,	/* SODIMM 197 */
903a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL	0x91>,	/* SODIMM 199 */
904a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD0__ENET1_RGMII_TD0	0x1f>,	/* SODIMM 221 */
905a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD1__ENET1_RGMII_TD1	0x1f>,	/* SODIMM 219 */
906a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD2__ENET1_RGMII_TD2	0x1f>,	/* SODIMM 217 */
907a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD3__ENET1_RGMII_TD3	0x1f>,	/* SODIMM 215 */
908a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD4__ENET1_RGMII_TX_CTL	0x1f>,	/* SODIMM 211 */
909a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD5__ENET1_RGMII_TXC	0x1f>,	/* SODIMM 213 */
910a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18		0x1c4>;	/* SODIMM 189 */
911a39ed23bSMarcel Ziswiler	};
912a39ed23bSMarcel Ziswiler
913a39ed23bSMarcel Ziswiler	pinctrl_fec_sleep: fecsleepgrp {
914a39ed23bSMarcel Ziswiler		fsl,pins =
915a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC		0x3>,	/* SODIMM 193 */
916a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO		0x3>,	/* SODIMM 191 */
917a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0	0x91>,	/* SODIMM 201 */
918a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1	0x91>,	/* SODIMM 203 */
919a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2	0x91>,	/* SODIMM 205 */
920a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3	0x91>,	/* SODIMM 207 */
921a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC		0x91>,	/* SODIMM 197 */
922a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL	0x91>,	/* SODIMM 199 */
923a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD0__GPIO4_IO12		0x1f>,	/* SODIMM 221 */
924a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD1__GPIO4_IO13		0x1f>,	/* SODIMM 219 */
925a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD2__GPIO4_IO14		0x1f>,	/* SODIMM 217 */
926a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD3__GPIO4_IO15		0x1f>,	/* SODIMM 215 */
927a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD4__GPIO4_IO16		0x1f>,	/* SODIMM 211 */
928a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD5__GPIO4_IO17		0x1f>,	/* SODIMM 213 */
929a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18		0x184>;	/* SODIMM 189 */
930a39ed23bSMarcel Ziswiler	};
931a39ed23bSMarcel Ziswiler
932a39ed23bSMarcel Ziswiler	pinctrl_flexcan1: flexcan1grp {
933a39ed23bSMarcel Ziswiler		fsl,pins =
934a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SPDIF_RX__CAN1_RX			0x154>,	/* SODIMM 22 */
935a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SPDIF_TX__CAN1_TX			0x154>;	/* SODIMM 20 */
936a39ed23bSMarcel Ziswiler	};
937a39ed23bSMarcel Ziswiler
938a39ed23bSMarcel Ziswiler	pinctrl_flexcan2: flexcan2grp {
939a39ed23bSMarcel Ziswiler		fsl,pins =
940a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI2_MCLK__CAN2_RX		0x154>,	/* SODIMM 26 */
941a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI2_TXD0__CAN2_TX		0x154>;	/* SODIMM 24 */
942a39ed23bSMarcel Ziswiler	};
943a39ed23bSMarcel Ziswiler
944a39ed23bSMarcel Ziswiler	pinctrl_flexspi0: flexspi0grp {
945a39ed23bSMarcel Ziswiler		fsl,pins =
946a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK		0x1c2>,	/* SODIMM 52 */
947a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B	0x82>,	/* SODIMM 54 */
948a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DQS__FLEXSPI_A_DQS		0x82>,	/* SODIMM 66 */
949a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00	0x82>,	/* SODIMM 56 */
950a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01	0x82>,	/* SODIMM 58 */
951a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02	0x82>,	/* SODIMM 60 */
952a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03	0x82>,	/* SODIMM 62 */
953a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_READY_B__GPIO3_IO16		0x82>;	/* SODIMM 64 */
954a39ed23bSMarcel Ziswiler	};
955a39ed23bSMarcel Ziswiler
956a39ed23bSMarcel Ziswiler	pinctrl_gpio1: gpio1grp {
957a39ed23bSMarcel Ziswiler		fsl,pins =
958a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00		0x184>;	/* SODIMM 206 */
959a39ed23bSMarcel Ziswiler	};
960a39ed23bSMarcel Ziswiler
961a39ed23bSMarcel Ziswiler	pinctrl_gpio2: gpio2grp {
962a39ed23bSMarcel Ziswiler		fsl,pins =
963a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01		0x1c4>;	/* SODIMM 208 */
964a39ed23bSMarcel Ziswiler	};
965a39ed23bSMarcel Ziswiler
966a39ed23bSMarcel Ziswiler	pinctrl_gpio3: gpio3grp {
967a39ed23bSMarcel Ziswiler		fsl,pins =
968a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO05__GPIO1_IO05		0x184>;	/* SODIMM 210 */
969a39ed23bSMarcel Ziswiler	};
970a39ed23bSMarcel Ziswiler
971a39ed23bSMarcel Ziswiler	pinctrl_gpio4: gpio4grp {
972a39ed23bSMarcel Ziswiler		fsl,pins =
973a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO06__GPIO1_IO06		0x184>;	/* SODIMM 212 */
974a39ed23bSMarcel Ziswiler	};
975a39ed23bSMarcel Ziswiler
976a39ed23bSMarcel Ziswiler	pinctrl_gpio5: gpio5grp {
977a39ed23bSMarcel Ziswiler		fsl,pins =
978a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO07__GPIO1_IO07		0x184>;	/* SODIMM 216 */
979a39ed23bSMarcel Ziswiler	};
980a39ed23bSMarcel Ziswiler
981a39ed23bSMarcel Ziswiler	pinctrl_gpio6: gpio6grp {
982a39ed23bSMarcel Ziswiler		fsl,pins =
983a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO08__GPIO1_IO08		0x184>;	/* SODIMM 218 */
984a39ed23bSMarcel Ziswiler	};
985a39ed23bSMarcel Ziswiler
986a39ed23bSMarcel Ziswiler	pinctrl_gpio7: gpio7grp {
987a39ed23bSMarcel Ziswiler		fsl,pins =
988a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD1__GPIO4_IO03		0x184>;	/* SODIMM 220 */
989a39ed23bSMarcel Ziswiler	};
990a39ed23bSMarcel Ziswiler
991a39ed23bSMarcel Ziswiler	pinctrl_gpio8: gpio8grp {
992a39ed23bSMarcel Ziswiler		fsl,pins =
993a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXC__GPIO4_IO01		0x184>;	/* SODIMM 222 */
994a39ed23bSMarcel Ziswiler	};
995a39ed23bSMarcel Ziswiler
996a39ed23bSMarcel Ziswiler	/* Verdin GPIO_9_DSI (pulled-up as active-low) */
997a39ed23bSMarcel Ziswiler	pinctrl_gpio_9_dsi: gpio9dsigrp {
998a39ed23bSMarcel Ziswiler		fsl,pins =
999a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI2_TXC__GPIO4_IO25		0x1c4>;	/* SODIMM 17 */
1000a39ed23bSMarcel Ziswiler	};
1001a39ed23bSMarcel Ziswiler
1002a39ed23bSMarcel Ziswiler	/* Verdin GPIO_10_DSI */
1003a39ed23bSMarcel Ziswiler	pinctrl_gpio_10_dsi: gpio10dsigrp {
1004a39ed23bSMarcel Ziswiler		fsl,pins =
1005a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_RXFS__GPIO4_IO28		0x1c4>;	/* SODIMM 21 */
1006a39ed23bSMarcel Ziswiler	};
1007a39ed23bSMarcel Ziswiler
1008a39ed23bSMarcel Ziswiler	/* Non-wifi MSP usage only */
1009a39ed23bSMarcel Ziswiler	pinctrl_gpio_hog1: gpiohog1grp {
1010a39ed23bSMarcel Ziswiler		fsl,pins =
1011a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI2_MISO__GPIO5_IO12		0x1c4>,	/* SODIMM 116 */
1012a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI2_MOSI__GPIO5_IO11		0x1c4>,	/* SODIMM 152 */
1013a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI2_SCLK__GPIO5_IO10		0x1c4>,	/* SODIMM 164 */
1014a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_ECSPI2_SS0__GPIO5_IO13		0x1c4>;	/* SODIMM 128 */
1015a39ed23bSMarcel Ziswiler	};
1016a39ed23bSMarcel Ziswiler
1017a39ed23bSMarcel Ziswiler	/* USB_2_OC# */
1018a39ed23bSMarcel Ziswiler	pinctrl_gpio_hog2: gpiohog2grp {
1019a39ed23bSMarcel Ziswiler		fsl,pins =
1020a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_MCLK__GPIO5_IO02		0x1c4>;	/* SODIMM 187 */
1021a39ed23bSMarcel Ziswiler	};
1022a39ed23bSMarcel Ziswiler
1023a39ed23bSMarcel Ziswiler	pinctrl_gpio_hog3: gpiohog3grp {
1024a39ed23bSMarcel Ziswiler		fsl,pins =
1025a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO13__GPIO1_IO13		0x1c4>,	/* SODIMM 157 */
1026a39ed23bSMarcel Ziswiler			/* CSI_1_MCLK */
1027a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO15__GPIO1_IO15		0x1c4>;	/* SODIMM 91 */
1028a39ed23bSMarcel Ziswiler	};
1029a39ed23bSMarcel Ziswiler
1030a39ed23bSMarcel Ziswiler	/* Wifi usage only */
1031a39ed23bSMarcel Ziswiler	pinctrl_gpio_hog4: gpiohog4grp {
1032a39ed23bSMarcel Ziswiler		fsl,pins =
1033a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART4_RXD__GPIO5_IO28		0x1c4>,	/* SODIMM 151 */
1034a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART4_TXD__GPIO5_IO29		0x1c4>;	/* SODIMM 153 */
1035a39ed23bSMarcel Ziswiler	};
1036a39ed23bSMarcel Ziswiler
1037a39ed23bSMarcel Ziswiler	pinctrl_gpio_keys: gpiokeysgrp {
1038a39ed23bSMarcel Ziswiler		fsl,pins =
1039a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXFS__GPIO4_IO00		0x1c4>;	/* SODIMM 252 */
1040a39ed23bSMarcel Ziswiler	};
1041a39ed23bSMarcel Ziswiler
1042a39ed23bSMarcel Ziswiler	pinctrl_hdmi_hog: hdmihoggrp {
1043a39ed23bSMarcel Ziswiler		fsl,pins =
1044a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_HDMI_CEC__HDMIMIX_HDMI_CEC	0x40000019>,	/* SODIMM 63 */
1045a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_HDMI_DDC_SCL__HDMIMIX_HDMI_SCL	0x400001c3>,	/* SODIMM 59 */
1046a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_HDMI_DDC_SDA__HDMIMIX_HDMI_SDA	0x400001c3>,	/* SODIMM 57 */
1047a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_HDMI_HPD__HDMIMIX_HDMI_HPD	0x40000019>;	/* SODIMM 61 */
1048a39ed23bSMarcel Ziswiler	};
1049a39ed23bSMarcel Ziswiler
1050a39ed23bSMarcel Ziswiler	/* On-module I2C */
1051a39ed23bSMarcel Ziswiler	pinctrl_i2c1: i2c1grp {
1052a39ed23bSMarcel Ziswiler		fsl,pins =
1053a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL		0x400001c6>,	/* PMIC_I2C_SCL */
1054a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA		0x400001c6>;	/* PMIC_I2C_SDA */
1055a39ed23bSMarcel Ziswiler	};
1056a39ed23bSMarcel Ziswiler
1057a39ed23bSMarcel Ziswiler	pinctrl_i2c1_gpio: i2c1gpiogrp {
1058a39ed23bSMarcel Ziswiler		fsl,pins =
1059a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C1_SCL__GPIO5_IO14		0x400001c6>,	/* PMIC_I2C_SCL */
1060a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C1_SDA__GPIO5_IO15		0x400001c6>;	/* PMIC_I2C_SDA */
1061a39ed23bSMarcel Ziswiler	};
1062a39ed23bSMarcel Ziswiler
1063a39ed23bSMarcel Ziswiler	/* Verdin I2C_2_DSI */
1064a39ed23bSMarcel Ziswiler	pinctrl_i2c2: i2c2grp {
1065a39ed23bSMarcel Ziswiler		fsl,pins =
1066a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C2_SCL__I2C2_SCL		0x400001c6>,	/* SODIMM 55 */
1067a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C2_SDA__I2C2_SDA		0x400001c6>;	/* SODIMM 53 */
1068a39ed23bSMarcel Ziswiler	};
1069a39ed23bSMarcel Ziswiler
1070a39ed23bSMarcel Ziswiler	pinctrl_i2c2_gpio: i2c2gpiogrp {
1071a39ed23bSMarcel Ziswiler		fsl,pins =
1072a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C2_SCL__GPIO5_IO16		0x400001c6>,	/* SODIMM 55 */
1073a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C2_SDA__GPIO5_IO17		0x400001c6>;	/* SODIMM 53 */
1074a39ed23bSMarcel Ziswiler	};
1075a39ed23bSMarcel Ziswiler
1076a39ed23bSMarcel Ziswiler	/* Verdin I2C_4_CSI */
1077a39ed23bSMarcel Ziswiler	pinctrl_i2c3: i2c3grp {
1078a39ed23bSMarcel Ziswiler		fsl,pins =
1079a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL		0x400001c6>,	/* SODIMM 95 */
1080a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA		0x400001c6>;	/* SODIMM 93 */
1081a39ed23bSMarcel Ziswiler	};
1082a39ed23bSMarcel Ziswiler
1083a39ed23bSMarcel Ziswiler	pinctrl_i2c3_gpio: i2c3gpiogrp {
1084a39ed23bSMarcel Ziswiler		fsl,pins =
1085a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C3_SCL__GPIO5_IO18		0x400001c6>,	/* SODIMM 95 */
1086a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C3_SDA__GPIO5_IO19		0x400001c6>;	/* SODIMM 93 */
1087a39ed23bSMarcel Ziswiler	};
1088a39ed23bSMarcel Ziswiler
1089a39ed23bSMarcel Ziswiler	/* Verdin I2C_1 */
1090a39ed23bSMarcel Ziswiler	pinctrl_i2c4: i2c4grp {
1091a39ed23bSMarcel Ziswiler		fsl,pins =
1092a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C4_SCL__I2C4_SCL		0x400001c6>,	/* SODIMM 14 */
1093a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C4_SDA__I2C4_SDA		0x400001c6>;	/* SODIMM 12 */
1094a39ed23bSMarcel Ziswiler	};
1095a39ed23bSMarcel Ziswiler
1096a39ed23bSMarcel Ziswiler	pinctrl_i2c4_gpio: i2c4gpiogrp {
1097a39ed23bSMarcel Ziswiler		fsl,pins =
1098a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C4_SCL__GPIO5_IO20		0x400001c6>,	/* SODIMM 14 */
1099a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_I2C4_SDA__GPIO5_IO21		0x400001c6>;	/* SODIMM 12 */
1100a39ed23bSMarcel Ziswiler	};
1101a39ed23bSMarcel Ziswiler
1102a39ed23bSMarcel Ziswiler	/* Verdin I2S_2_BCLK (TOUCH_RESET#) */
1103a39ed23bSMarcel Ziswiler	pinctrl_i2s_2_bclk_touch_reset: i2s2bclktouchresetgrp {
1104a39ed23bSMarcel Ziswiler		fsl,pins =
1105a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_TXC__GPIO5_IO00		0x184>;	/* SODIMM 42 */
1106a39ed23bSMarcel Ziswiler	};
1107a39ed23bSMarcel Ziswiler
1108a39ed23bSMarcel Ziswiler	/* Verdin I2S_2_D_OUT shared with SAI3 */
1109a39ed23bSMarcel Ziswiler	pinctrl_i2s_2_d_out_dsi_1_bkl_en: i2s2doutdsi1bklengrp {
1110a39ed23bSMarcel Ziswiler		fsl,pins =
1111a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_TXD__GPIO5_IO01		0x184>;	/* SODIMM 46 */
1112a39ed23bSMarcel Ziswiler	};
1113a39ed23bSMarcel Ziswiler
1114a39ed23bSMarcel Ziswiler	pinctrl_pcie: pciegrp {
1115a39ed23bSMarcel Ziswiler		fsl,pins =
1116a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_TXD7__GPIO4_IO19		0x4>,	/* SODIMM 244 */
1117a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19		0x1c4>;	/* PMIC_EN_PCIe_CLK, unused */
1118a39ed23bSMarcel Ziswiler	};
1119a39ed23bSMarcel Ziswiler
1120a39ed23bSMarcel Ziswiler	pinctrl_pmic: pmicirqgrp {
1121a39ed23bSMarcel Ziswiler		fsl,pins =
1122a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03		0x1c4>;	/* PMIC_INT# */
1123a39ed23bSMarcel Ziswiler	};
1124a39ed23bSMarcel Ziswiler
1125a39ed23bSMarcel Ziswiler	pinctrl_pwm_1: pwm1grp {
1126a39ed23bSMarcel Ziswiler		fsl,pins =
1127a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SPDIF_EXT_CLK__PWM1_OUT		0x6>;	/* SODIMM 15 */
1128a39ed23bSMarcel Ziswiler	};
1129a39ed23bSMarcel Ziswiler
1130a39ed23bSMarcel Ziswiler	pinctrl_pwm_2: pwm2grp {
1131a39ed23bSMarcel Ziswiler		fsl,pins =
1132a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO11__PWM2_OUT		0x6>;	/* SODIMM 16 */
1133a39ed23bSMarcel Ziswiler	};
1134a39ed23bSMarcel Ziswiler
1135a39ed23bSMarcel Ziswiler	/* Verdin PWM_3_DSI shared with GPIO3_IO20 */
1136a39ed23bSMarcel Ziswiler	pinctrl_pwm_3: pwm3grp {
1137a39ed23bSMarcel Ziswiler		fsl,pins =
1138a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI5_RXC__PWM3_OUT		0x6>;	/* SODIMM 19 */
1139a39ed23bSMarcel Ziswiler	};
1140a39ed23bSMarcel Ziswiler
1141a39ed23bSMarcel Ziswiler	/* Verdin PWM_3_DSI (pulled-down as active-high) shared with PWM3_OUT */
1142a39ed23bSMarcel Ziswiler	pinctrl_pwm_3_dsi_hpd_gpio: pwm3dsi1hpdgpiogrp {
1143a39ed23bSMarcel Ziswiler		fsl,pins =
1144a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI5_RXC__GPIO3_IO20		0x184>;	/* SODIMM 19 */
1145a39ed23bSMarcel Ziswiler	};
1146a39ed23bSMarcel Ziswiler
1147a39ed23bSMarcel Ziswiler	pinctrl_reg_eth: regethgrp {
1148a39ed23bSMarcel Ziswiler		fsl,pins =
1149a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_WP__GPIO2_IO20		0x184>;	/* PMIC_EN_ETH */
1150a39ed23bSMarcel Ziswiler	};
1151a39ed23bSMarcel Ziswiler
1152a39ed23bSMarcel Ziswiler	pinctrl_sai1: sai1grp {
1153a39ed23bSMarcel Ziswiler		fsl,pins =
1154a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_MCLK__AUDIOMIX_SAI1_MCLK		0x96>,	/* SODIMM 38 */
1155a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI1_RXD0__AUDIOMIX_SAI1_RX_DATA00	0x1d6>,	/* SODIMM 36 */
1156a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI5_MCLK__AUDIOMIX_SAI1_TX_BCLK		0x1d6>,	/* SODIMM 30 */
1157a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI5_RXD1__AUDIOMIX_SAI1_TX_SYNC		0x1d6>,	/* SODIMM 32 */
1158a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI5_RXFS__AUDIOMIX_SAI1_TX_DATA00	0x96>;	/* SODIMM 34 */
1159a39ed23bSMarcel Ziswiler	};
1160a39ed23bSMarcel Ziswiler
1161a39ed23bSMarcel Ziswiler	pinctrl_sai3: sai3grp {
1162a39ed23bSMarcel Ziswiler		fsl,pins =
1163a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_RXD__AUDIOMIX_SAI3_RX_DATA00	0x1d6>,	/* SODIMM 48 */
1164a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_TXC__AUDIOMIX_SAI3_TX_BCLK	0x1d6>,	/* SODIMM 42 */
1165a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_TXD__AUDIOMIX_SAI3_TX_DATA00	0x96>,	/* SODIMM 46 */
1166a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI3_TXFS__AUDIOMIX_SAI3_TX_SYNC	0x1d6>;	/* SODIMM 44 */
1167a39ed23bSMarcel Ziswiler	};
1168a39ed23bSMarcel Ziswiler
1169a39ed23bSMarcel Ziswiler	pinctrl_uart1: uart1grp {
1170a39ed23bSMarcel Ziswiler		fsl,pins =
1171a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI2_RXD0__UART1_DCE_RTS		0x1c4>,	/* SODIMM 135 */
1172a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI2_TXFS__UART1_DCE_CTS		0x1c4>,	/* SODIMM 133 */
1173a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART1_RXD__UART1_DCE_RX		0x1c4>,	/* SODIMM 129 */
1174a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART1_TXD__UART1_DCE_TX		0x1c4>;	/* SODIMM 131 */
1175a39ed23bSMarcel Ziswiler	};
1176a39ed23bSMarcel Ziswiler
1177a39ed23bSMarcel Ziswiler	pinctrl_uart2: uart2grp {
1178a39ed23bSMarcel Ziswiler		fsl,pins =
1179a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA4__UART2_DCE_RTS		0x1c4>,	/* SODIMM 143 */
1180a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA5__UART2_DCE_CTS		0x1c4>,	/* SODIMM 141 */
1181a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX		0x1c4>,	/* SODIMM 137 */
1182a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX		0x1c4>; /* SODIMM 139 */
1183a39ed23bSMarcel Ziswiler	};
1184a39ed23bSMarcel Ziswiler
1185a39ed23bSMarcel Ziswiler	pinctrl_uart3: uart3grp {
1186a39ed23bSMarcel Ziswiler		fsl,pins =
1187a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART3_RXD__UART3_DCE_RX		0x1c4>,	/* SODIMM 147 */
1188a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART3_TXD__UART3_DCE_TX		0x1c4>;	/* SODIMM 149 */
1189a39ed23bSMarcel Ziswiler	};
1190a39ed23bSMarcel Ziswiler
1191a39ed23bSMarcel Ziswiler	/* Non-wifi usage only */
1192a39ed23bSMarcel Ziswiler	pinctrl_uart4: uart4grp {
1193a39ed23bSMarcel Ziswiler		fsl,pins =
1194a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART4_RXD__UART4_DCE_RX		0x1c4>,	/* SODIMM 151 */
1195a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_UART4_TXD__UART4_DCE_TX		0x1c4>;	/* SODIMM 153 */
1196a39ed23bSMarcel Ziswiler	};
1197a39ed23bSMarcel Ziswiler
1198a39ed23bSMarcel Ziswiler	pinctrl_usb1_vbus: usb1vbusgrp {
1199a39ed23bSMarcel Ziswiler		fsl,pins =
1200a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO12__USB1_OTG_PWR		0x19>;	/* SODIMM 155 */
1201a39ed23bSMarcel Ziswiler	};
1202a39ed23bSMarcel Ziswiler
1203a39ed23bSMarcel Ziswiler	/* USB_1_ID */
1204a39ed23bSMarcel Ziswiler	pinctrl_usb_1_id: usb1idgrp {
1205a39ed23bSMarcel Ziswiler		fsl,pins =
1206a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_RESET_B__GPIO2_IO10		0x1c4>;	/* SODIMM 161 */
1207a39ed23bSMarcel Ziswiler	};
1208a39ed23bSMarcel Ziswiler
1209a39ed23bSMarcel Ziswiler	pinctrl_usb2_vbus: usb2vbusgrp {
1210a39ed23bSMarcel Ziswiler		fsl,pins =
1211a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO14__USB2_OTG_PWR		0x19>;	/* SODIMM 185 */
1212a39ed23bSMarcel Ziswiler	};
1213a39ed23bSMarcel Ziswiler
1214a39ed23bSMarcel Ziswiler	/* On-module Wi-Fi */
1215a39ed23bSMarcel Ziswiler	pinctrl_usdhc1: usdhc1grp {
1216a39ed23bSMarcel Ziswiler		fsl,pins =
1217a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK		0x190>,
1218a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD		0x1d0>,
1219a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0		0x1d0>,
1220a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1		0x1d0>,
1221a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2		0x1d0>,
1222a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3		0x1d0>;
1223a39ed23bSMarcel Ziswiler	};
1224a39ed23bSMarcel Ziswiler
1225a39ed23bSMarcel Ziswiler	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
1226a39ed23bSMarcel Ziswiler		fsl,pins =
1227a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK		0x194>,
1228a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD		0x1d4>,
1229a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0		0x1d4>,
1230a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1		0x1d4>,
1231a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2		0x1d4>,
1232a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3		0x1d4>;
1233a39ed23bSMarcel Ziswiler	};
1234a39ed23bSMarcel Ziswiler
1235a39ed23bSMarcel Ziswiler	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
1236a39ed23bSMarcel Ziswiler		fsl,pins =
1237a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK		0x196>,
1238a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD		0x1d6>,
1239a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0		0x1d6>,
1240a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1		0x1d6>,
1241a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2		0x1d6>,
1242a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3		0x1d6>;
1243a39ed23bSMarcel Ziswiler	};
1244a39ed23bSMarcel Ziswiler
1245a39ed23bSMarcel Ziswiler	pinctrl_usdhc2_cd: usdhc2cdgrp {
1246a39ed23bSMarcel Ziswiler		fsl,pins =
1247a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12		0x1c4>;	/* SODIMM 84 */
1248a39ed23bSMarcel Ziswiler	};
1249a39ed23bSMarcel Ziswiler
1250a39ed23bSMarcel Ziswiler	pinctrl_usdhc2_cd_sleep: usdhc2cdslpgrp {
1251a39ed23bSMarcel Ziswiler		fsl,pins =
1252a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12		0x0>;	/* SODIMM 84 */
1253a39ed23bSMarcel Ziswiler	};
1254a39ed23bSMarcel Ziswiler
1255a39ed23bSMarcel Ziswiler	pinctrl_usdhc2_pwr_en: usdhc2pwrengrp {
1256a39ed23bSMarcel Ziswiler		fsl,pins =
1257a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22		0x4>;	/* SODIMM 76 */
1258a39ed23bSMarcel Ziswiler	};
1259a39ed23bSMarcel Ziswiler
1260a39ed23bSMarcel Ziswiler	pinctrl_usdhc2: usdhc2grp {
1261a39ed23bSMarcel Ziswiler		fsl,pins =
1262a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT	0x4>,	/* PMIC_USDHC_VSELECT */
1263a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK		0x190>,	/* SODIMM 78 */
1264a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD		0x1d0>,	/* SODIMM 74 */
1265a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0		0x1d0>,	/* SODIMM 80 */
1266a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1		0x1d0>,	/* SODIMM 82 */
1267a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2		0x1d0>,	/* SODIMM 70 */
1268a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3		0x1d0>;	/* SODIMM 72 */
1269a39ed23bSMarcel Ziswiler	};
1270a39ed23bSMarcel Ziswiler
1271a39ed23bSMarcel Ziswiler	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
1272a39ed23bSMarcel Ziswiler		fsl,pins =
1273a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT	0x4>,
1274a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK		0x194>,
1275a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD		0x1d4>,
1276a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0		0x1d4>,
1277a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1		0x1d4>,
1278a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2		0x1d4>,
1279a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3		0x1d4>;
1280a39ed23bSMarcel Ziswiler	};
1281a39ed23bSMarcel Ziswiler
1282a39ed23bSMarcel Ziswiler	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
1283a39ed23bSMarcel Ziswiler		fsl,pins =
1284a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT	0x4>,
1285a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK		0x196>,
1286a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD		0x1d6>,
1287a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0		0x1d6>,
1288a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1		0x1d6>,
1289a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2		0x1d6>,
1290a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3		0x1d6>;
1291a39ed23bSMarcel Ziswiler	};
1292a39ed23bSMarcel Ziswiler
1293a39ed23bSMarcel Ziswiler	/* Avoid backfeeding with removed card power */
1294a39ed23bSMarcel Ziswiler	pinctrl_usdhc2_sleep: usdhc2slpgrp {
1295a39ed23bSMarcel Ziswiler		fsl,pins =
1296a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT	0x0>,
1297a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK		0x100>,
1298a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD		0x100>,
1299a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0		0x100>,
1300a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1		0x100>,
1301a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2		0x100>,
1302a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3		0x100>;
1303a39ed23bSMarcel Ziswiler	};
1304a39ed23bSMarcel Ziswiler
1305a39ed23bSMarcel Ziswiler	pinctrl_usdhc3: usdhc3grp {
1306a39ed23bSMarcel Ziswiler		fsl,pins =
1307a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B	0x1d1>,
1308a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE		0x190>,
1309a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5		0x1d0>,
1310a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6		0x1d0>,
1311a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7		0x1d0>,
1312a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0		0x1d0>,
1313a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1		0x1d0>,
1314a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2		0x1d0>,
1315a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3		0x1d0>,
1316a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4		0x1d0>,
1317a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK		0x190>,
1318a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD		0x1d0>;
1319a39ed23bSMarcel Ziswiler	};
1320a39ed23bSMarcel Ziswiler
1321a39ed23bSMarcel Ziswiler	pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
1322a39ed23bSMarcel Ziswiler		fsl,pins =
1323a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B	0x1d1>,
1324a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE		0x194>,
1325a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5		0x1d4>,
1326a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6		0x1d4>,
1327a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7		0x1d4>,
1328a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0		0x1d4>,
1329a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1		0x1d4>,
1330a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2		0x1d4>,
1331a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3		0x1d4>,
1332a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4		0x1d4>,
1333a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK		0x194>,
1334a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD		0x1d4>;
1335a39ed23bSMarcel Ziswiler	};
1336a39ed23bSMarcel Ziswiler
1337a39ed23bSMarcel Ziswiler	pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
1338a39ed23bSMarcel Ziswiler		fsl,pins =
1339a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B	0x1d1>,
1340a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE		0x196>,
1341a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5		0x1d2>,
1342a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6		0x1d2>,
1343a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7		0x1d2>,
1344a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0		0x1d2>,
1345a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1		0x1d2>,
1346a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2		0x1d2>,
1347a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3		0x1d2>,
1348a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4		0x1d2>,
1349a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK		0x196>,
1350a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD		0x1d6>;
1351a39ed23bSMarcel Ziswiler	};
1352a39ed23bSMarcel Ziswiler
1353a39ed23bSMarcel Ziswiler	pinctrl_wdog: wdoggrp {
1354a39ed23bSMarcel Ziswiler		fsl,pins =
1355a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B		0xc6>;	/* PMIC_WDI */
1356a39ed23bSMarcel Ziswiler	};
1357a39ed23bSMarcel Ziswiler
1358a39ed23bSMarcel Ziswiler	pinctrl_bluetooth_ctrl: bluetoothctrlgrp {
1359a39ed23bSMarcel Ziswiler		fsl,pins =
1360a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA6__GPIO2_IO08		0x1c4>;	/* WIFI_WKUP_BT */
1361a39ed23bSMarcel Ziswiler	};
1362a39ed23bSMarcel Ziswiler
1363a39ed23bSMarcel Ziswiler	pinctrl_wifi_ctrl: wifictrlgrp {
1364a39ed23bSMarcel Ziswiler		fsl,pins =
1365a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_DATA7__GPIO2_IO09		0x1c4>;	/* WIFI_WKUP_WLAN */
1366a39ed23bSMarcel Ziswiler	};
1367a39ed23bSMarcel Ziswiler
1368a39ed23bSMarcel Ziswiler	pinctrl_wifi_i2s: wifii2sgrp {
1369a39ed23bSMarcel Ziswiler		fsl,pins =
1370a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI2_RXFS__GPIO4_IO21		0x1d6>,	/* WIFI_TX_SYNC */
1371a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI5_RXD0__GPIO3_IO21		0x96>,	/* WIFI_RX_DATA0 */
1372a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI5_RXD2__GPIO3_IO23		0x1d6>,	/* WIFI_TX_BCLK */
1373a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SAI5_RXD3__GPIO3_IO24		0x1d6>;	/* WIFI_TX_DATA0 */
1374a39ed23bSMarcel Ziswiler	};
1375a39ed23bSMarcel Ziswiler
1376a39ed23bSMarcel Ziswiler	pinctrl_wifi_pwr_en: wifipwrengrp {
1377a39ed23bSMarcel Ziswiler		fsl,pins =
1378a39ed23bSMarcel Ziswiler			<MX8MP_IOMUXC_SD1_STROBE__GPIO2_IO11		0x184>;	/* PMIC_EN_WIFI */
1379a39ed23bSMarcel Ziswiler	};
1380a39ed23bSMarcel Ziswiler};
1381