1// SPDX-License-Identifier: GPL-2.0
2/*
3 * SAMSUNG EXYNOS7 SoC device tree source
4 *
5 * Copyright (c) 2014 Samsung Electronics Co., Ltd.
6 *		http://www.samsung.com
7 */
8
9#include <dt-bindings/clock/exynos7-clk.h>
10#include <dt-bindings/interrupt-controller/arm-gic.h>
11
12/ {
13	compatible = "samsung,exynos7";
14	interrupt-parent = <&gic>;
15	#address-cells = <1>;
16	#size-cells = <1>;
17
18	aliases {
19		pinctrl0 = &pinctrl_alive;
20		pinctrl1 = &pinctrl_bus0;
21		pinctrl2 = &pinctrl_nfc;
22		pinctrl3 = &pinctrl_touch;
23		pinctrl4 = &pinctrl_ff;
24		pinctrl5 = &pinctrl_ese;
25		pinctrl6 = &pinctrl_fsys0;
26		pinctrl7 = &pinctrl_fsys1;
27		pinctrl8 = &pinctrl_bus1;
28		tmuctrl0 = &tmuctrl_0;
29	};
30
31	arm-pmu {
32		compatible = "arm,cortex-a57-pmu", "arm,armv8-pmuv3";
33		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
34			     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
35			     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
36			     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
37		interrupt-affinity = <&cpu_atlas0>, <&cpu_atlas1>,
38				     <&cpu_atlas2>, <&cpu_atlas3>;
39	};
40
41	fin_pll: clock {
42		/* XXTI */
43		compatible = "fixed-clock";
44		clock-output-names = "fin_pll";
45		#clock-cells = <0>;
46	};
47
48	cpus {
49		#address-cells = <1>;
50		#size-cells = <0>;
51
52		cpu_atlas0: cpu@0 {
53			device_type = "cpu";
54			compatible = "arm,cortex-a57";
55			reg = <0x0>;
56			enable-method = "psci";
57		};
58
59		cpu_atlas1: cpu@1 {
60			device_type = "cpu";
61			compatible = "arm,cortex-a57";
62			reg = <0x1>;
63			enable-method = "psci";
64		};
65
66		cpu_atlas2: cpu@2 {
67			device_type = "cpu";
68			compatible = "arm,cortex-a57";
69			reg = <0x2>;
70			enable-method = "psci";
71		};
72
73		cpu_atlas3: cpu@3 {
74			device_type = "cpu";
75			compatible = "arm,cortex-a57";
76			reg = <0x3>;
77			enable-method = "psci";
78		};
79	};
80
81	psci {
82		compatible = "arm,psci-0.2";
83		method = "smc";
84	};
85
86	soc: soc {
87		compatible = "simple-bus";
88		#address-cells = <1>;
89		#size-cells = <1>;
90		ranges;
91
92		chipid@10000000 {
93			compatible = "samsung,exynos4210-chipid";
94			reg = <0x10000000 0x100>;
95		};
96
97		gic: interrupt-controller@11001000 {
98			compatible = "arm,gic-400";
99			#interrupt-cells = <3>;
100			#address-cells = <0>;
101			interrupt-controller;
102			reg =	<0x11001000 0x1000>,
103				<0x11002000 0x1000>,
104				<0x11004000 0x2000>,
105				<0x11006000 0x2000>;
106		};
107
108		amba {
109			compatible = "simple-bus";
110			#address-cells = <1>;
111			#size-cells = <1>;
112			ranges;
113
114			pdma0: pdma@10e10000 {
115				compatible = "arm,pl330", "arm,primecell";
116				reg = <0x10E10000 0x1000>;
117				interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
118				clocks = <&clock_fsys0 ACLK_PDMA0>;
119				clock-names = "apb_pclk";
120				#dma-cells = <1>;
121				#dma-channels = <8>;
122				#dma-requests = <32>;
123			};
124
125			pdma1: pdma@10eb0000 {
126				compatible = "arm,pl330", "arm,primecell";
127				reg = <0x10EB0000 0x1000>;
128				interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
129				clocks = <&clock_fsys0 ACLK_PDMA1>;
130				clock-names = "apb_pclk";
131				#dma-cells = <1>;
132				#dma-channels = <8>;
133				#dma-requests = <32>;
134			};
135		};
136
137		clock_topc: clock-controller@10570000 {
138			compatible = "samsung,exynos7-clock-topc";
139			reg = <0x10570000 0x10000>;
140			#clock-cells = <1>;
141		};
142
143		clock_top0: clock-controller@105d0000 {
144			compatible = "samsung,exynos7-clock-top0";
145			reg = <0x105d0000 0xb000>;
146			#clock-cells = <1>;
147			clocks = <&fin_pll>, <&clock_topc DOUT_SCLK_BUS0_PLL>,
148				 <&clock_topc DOUT_SCLK_BUS1_PLL>,
149				 <&clock_topc DOUT_SCLK_CC_PLL>,
150				 <&clock_topc DOUT_SCLK_MFC_PLL>;
151			clock-names = "fin_pll", "dout_sclk_bus0_pll",
152				      "dout_sclk_bus1_pll", "dout_sclk_cc_pll",
153				      "dout_sclk_mfc_pll";
154		};
155
156		clock_top1: clock-controller@105e0000 {
157			compatible = "samsung,exynos7-clock-top1";
158			reg = <0x105e0000 0xb000>;
159			#clock-cells = <1>;
160			clocks = <&fin_pll>, <&clock_topc DOUT_SCLK_BUS0_PLL>,
161				 <&clock_topc DOUT_SCLK_BUS1_PLL>,
162				 <&clock_topc DOUT_SCLK_CC_PLL>,
163				 <&clock_topc DOUT_SCLK_MFC_PLL>;
164			clock-names = "fin_pll", "dout_sclk_bus0_pll",
165				      "dout_sclk_bus1_pll", "dout_sclk_cc_pll",
166				      "dout_sclk_mfc_pll";
167		};
168
169		clock_ccore: clock-controller@105b0000 {
170			compatible = "samsung,exynos7-clock-ccore";
171			reg = <0x105b0000 0xd00>;
172			#clock-cells = <1>;
173			clocks = <&fin_pll>, <&clock_topc DOUT_ACLK_CCORE_133>;
174			clock-names = "fin_pll", "dout_aclk_ccore_133";
175		};
176
177		clock_peric0: clock-controller@13610000 {
178			compatible = "samsung,exynos7-clock-peric0";
179			reg = <0x13610000 0xd00>;
180			#clock-cells = <1>;
181			clocks = <&fin_pll>, <&clock_top0 DOUT_ACLK_PERIC0>,
182				 <&clock_top0 CLK_SCLK_UART0>;
183			clock-names = "fin_pll", "dout_aclk_peric0_66",
184				      "sclk_uart0";
185		};
186
187		clock_peric1: clock-controller@14c80000 {
188			compatible = "samsung,exynos7-clock-peric1";
189			reg = <0x14c80000 0xd00>;
190			#clock-cells = <1>;
191			clocks = <&fin_pll>, <&clock_top0 DOUT_ACLK_PERIC1>,
192				 <&clock_top0 CLK_SCLK_UART1>,
193				 <&clock_top0 CLK_SCLK_UART2>,
194				 <&clock_top0 CLK_SCLK_UART3>;
195			clock-names = "fin_pll", "dout_aclk_peric1_66",
196				      "sclk_uart1", "sclk_uart2", "sclk_uart3";
197		};
198
199		clock_peris: clock-controller@10040000 {
200			compatible = "samsung,exynos7-clock-peris";
201			reg = <0x10040000 0xd00>;
202			#clock-cells = <1>;
203			clocks = <&fin_pll>, <&clock_topc DOUT_ACLK_PERIS>;
204			clock-names = "fin_pll", "dout_aclk_peris_66";
205		};
206
207		clock_fsys0: clock-controller@10e90000 {
208			compatible = "samsung,exynos7-clock-fsys0";
209			reg = <0x10e90000 0xd00>;
210			#clock-cells = <1>;
211			clocks = <&fin_pll>, <&clock_top1 DOUT_ACLK_FSYS0_200>,
212				 <&clock_top1 DOUT_SCLK_MMC2>;
213			clock-names = "fin_pll", "dout_aclk_fsys0_200",
214				      "dout_sclk_mmc2";
215		};
216
217		clock_fsys1: clock-controller@156e0000 {
218			compatible = "samsung,exynos7-clock-fsys1";
219			reg = <0x156e0000 0xd00>;
220			#clock-cells = <1>;
221			clocks = <&fin_pll>, <&clock_top1 DOUT_ACLK_FSYS1_200>,
222				 <&clock_top1 DOUT_SCLK_MMC0>,
223				 <&clock_top1 DOUT_SCLK_MMC1>;
224			clock-names = "fin_pll", "dout_aclk_fsys1_200",
225				      "dout_sclk_mmc0", "dout_sclk_mmc1";
226		};
227
228		serial_0: serial@13630000 {
229			compatible = "samsung,exynos4210-uart";
230			reg = <0x13630000 0x100>;
231			interrupts = <GIC_SPI 440 IRQ_TYPE_LEVEL_HIGH>;
232			clocks = <&clock_peric0 PCLK_UART0>,
233				 <&clock_peric0 SCLK_UART0>;
234			clock-names = "uart", "clk_uart_baud0";
235			status = "disabled";
236		};
237
238		serial_1: serial@14c20000 {
239			compatible = "samsung,exynos4210-uart";
240			reg = <0x14c20000 0x100>;
241			interrupts = <GIC_SPI 456 IRQ_TYPE_LEVEL_HIGH>;
242			clocks = <&clock_peric1 PCLK_UART1>,
243				 <&clock_peric1 SCLK_UART1>;
244			clock-names = "uart", "clk_uart_baud0";
245			status = "disabled";
246		};
247
248		serial_2: serial@14c30000 {
249			compatible = "samsung,exynos4210-uart";
250			reg = <0x14c30000 0x100>;
251			interrupts = <GIC_SPI 457 IRQ_TYPE_LEVEL_HIGH>;
252			clocks = <&clock_peric1 PCLK_UART2>,
253				 <&clock_peric1 SCLK_UART2>;
254			clock-names = "uart", "clk_uart_baud0";
255			status = "disabled";
256		};
257
258		serial_3: serial@14c40000 {
259			compatible = "samsung,exynos4210-uart";
260			reg = <0x14c40000 0x100>;
261			interrupts = <GIC_SPI 458 IRQ_TYPE_LEVEL_HIGH>;
262			clocks = <&clock_peric1 PCLK_UART3>,
263				 <&clock_peric1 SCLK_UART3>;
264			clock-names = "uart", "clk_uart_baud0";
265			status = "disabled";
266		};
267
268		pinctrl_alive: pinctrl@10580000 {
269			compatible = "samsung,exynos7-pinctrl";
270			reg = <0x10580000 0x1000>;
271
272			wakeup-interrupt-controller {
273				compatible = "samsung,exynos7-wakeup-eint";
274				interrupt-parent = <&gic>;
275				interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
276			};
277		};
278
279		pinctrl_bus0: pinctrl@13470000 {
280			compatible = "samsung,exynos7-pinctrl";
281			reg = <0x13470000 0x1000>;
282			interrupts = <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
283		};
284
285		pinctrl_nfc: pinctrl@14cd0000 {
286			compatible = "samsung,exynos7-pinctrl";
287			reg = <0x14cd0000 0x1000>;
288			interrupts = <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>;
289		};
290
291		pinctrl_touch: pinctrl@14ce0000 {
292			compatible = "samsung,exynos7-pinctrl";
293			reg = <0x14ce0000 0x1000>;
294			interrupts = <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>;
295		};
296
297		pinctrl_ff: pinctrl@14c90000 {
298			compatible = "samsung,exynos7-pinctrl";
299			reg = <0x14c90000 0x1000>;
300			interrupts = <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>;
301		};
302
303		pinctrl_ese: pinctrl@14ca0000 {
304			compatible = "samsung,exynos7-pinctrl";
305			reg = <0x14ca0000 0x1000>;
306			interrupts = <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>;
307		};
308
309		pinctrl_fsys0: pinctrl@10e60000 {
310			compatible = "samsung,exynos7-pinctrl";
311			reg = <0x10e60000 0x1000>;
312			interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
313		};
314
315		pinctrl_fsys1: pinctrl@15690000 {
316			compatible = "samsung,exynos7-pinctrl";
317			reg = <0x15690000 0x1000>;
318			interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
319		};
320
321		pinctrl_bus1: pinctrl@14870000 {
322			compatible = "samsung,exynos7-pinctrl";
323			reg = <0x14870000 0x1000>;
324			interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>;
325		};
326
327		hsi2c_0: hsi2c@13640000 {
328			compatible = "samsung,exynos7-hsi2c";
329			reg = <0x13640000 0x1000>;
330			interrupts = <GIC_SPI 441 IRQ_TYPE_LEVEL_HIGH>;
331			#address-cells = <1>;
332			#size-cells = <0>;
333			pinctrl-names = "default";
334			pinctrl-0 = <&hs_i2c0_bus>;
335			clocks = <&clock_peric0 PCLK_HSI2C0>;
336			clock-names = "hsi2c";
337			status = "disabled";
338		};
339
340		hsi2c_1: hsi2c@13650000 {
341			compatible = "samsung,exynos7-hsi2c";
342			reg = <0x13650000 0x1000>;
343			interrupts = <GIC_SPI 442 IRQ_TYPE_LEVEL_HIGH>;
344			#address-cells = <1>;
345			#size-cells = <0>;
346			pinctrl-names = "default";
347			pinctrl-0 = <&hs_i2c1_bus>;
348			clocks = <&clock_peric0 PCLK_HSI2C1>;
349			clock-names = "hsi2c";
350			status = "disabled";
351		};
352
353		hsi2c_2: hsi2c@14e60000 {
354			compatible = "samsung,exynos7-hsi2c";
355			reg = <0x14e60000 0x1000>;
356			interrupts = <GIC_SPI 459 IRQ_TYPE_LEVEL_HIGH>;
357			#address-cells = <1>;
358			#size-cells = <0>;
359			pinctrl-names = "default";
360			pinctrl-0 = <&hs_i2c2_bus>;
361			clocks = <&clock_peric1 PCLK_HSI2C2>;
362			clock-names = "hsi2c";
363			status = "disabled";
364		};
365
366		hsi2c_3: hsi2c@14e70000 {
367			compatible = "samsung,exynos7-hsi2c";
368			reg = <0x14e70000 0x1000>;
369			interrupts = <GIC_SPI 460 IRQ_TYPE_LEVEL_HIGH>;
370			#address-cells = <1>;
371			#size-cells = <0>;
372			pinctrl-names = "default";
373			pinctrl-0 = <&hs_i2c3_bus>;
374			clocks = <&clock_peric1 PCLK_HSI2C3>;
375			clock-names = "hsi2c";
376			status = "disabled";
377		};
378
379		hsi2c_4: hsi2c@13660000 {
380			compatible = "samsung,exynos7-hsi2c";
381			reg = <0x13660000 0x1000>;
382			interrupts = <GIC_SPI 443 IRQ_TYPE_LEVEL_HIGH>;
383			#address-cells = <1>;
384			#size-cells = <0>;
385			pinctrl-names = "default";
386			pinctrl-0 = <&hs_i2c4_bus>;
387			clocks = <&clock_peric0 PCLK_HSI2C4>;
388			clock-names = "hsi2c";
389			status = "disabled";
390		};
391
392		hsi2c_5: hsi2c@13670000 {
393			compatible = "samsung,exynos7-hsi2c";
394			reg = <0x13670000 0x1000>;
395			interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
396			#address-cells = <1>;
397			#size-cells = <0>;
398			pinctrl-names = "default";
399			pinctrl-0 = <&hs_i2c5_bus>;
400			clocks = <&clock_peric0 PCLK_HSI2C5>;
401			clock-names = "hsi2c";
402			status = "disabled";
403		};
404
405		hsi2c_6: hsi2c@14e00000 {
406			compatible = "samsung,exynos7-hsi2c";
407			reg = <0x14e00000 0x1000>;
408			interrupts = <GIC_SPI 461 IRQ_TYPE_LEVEL_HIGH>;
409			#address-cells = <1>;
410			#size-cells = <0>;
411			pinctrl-names = "default";
412			pinctrl-0 = <&hs_i2c6_bus>;
413			clocks = <&clock_peric1 PCLK_HSI2C6>;
414			clock-names = "hsi2c";
415			status = "disabled";
416		};
417
418		hsi2c_7: hsi2c@13e10000 {
419			compatible = "samsung,exynos7-hsi2c";
420			reg = <0x13e10000 0x1000>;
421			interrupts = <GIC_SPI 462 IRQ_TYPE_LEVEL_HIGH>;
422			#address-cells = <1>;
423			#size-cells = <0>;
424			pinctrl-names = "default";
425			pinctrl-0 = <&hs_i2c7_bus>;
426			clocks = <&clock_peric1 PCLK_HSI2C7>;
427			clock-names = "hsi2c";
428			status = "disabled";
429		};
430
431		hsi2c_8: hsi2c@14e20000 {
432			compatible = "samsung,exynos7-hsi2c";
433			reg = <0x14e20000 0x1000>;
434			interrupts = <GIC_SPI 463 IRQ_TYPE_LEVEL_HIGH>;
435			#address-cells = <1>;
436			#size-cells = <0>;
437			pinctrl-names = "default";
438			pinctrl-0 = <&hs_i2c8_bus>;
439			clocks = <&clock_peric1 PCLK_HSI2C8>;
440			clock-names = "hsi2c";
441			status = "disabled";
442		};
443
444		hsi2c_9: hsi2c@13680000 {
445			compatible = "samsung,exynos7-hsi2c";
446			reg = <0x13680000 0x1000>;
447			interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
448			#address-cells = <1>;
449			#size-cells = <0>;
450			pinctrl-names = "default";
451			pinctrl-0 = <&hs_i2c9_bus>;
452			clocks = <&clock_peric0 PCLK_HSI2C9>;
453			clock-names = "hsi2c";
454			status = "disabled";
455		};
456
457		hsi2c_10: hsi2c@13690000 {
458			compatible = "samsung,exynos7-hsi2c";
459			reg = <0x13690000 0x1000>;
460			interrupts = <GIC_SPI 446 IRQ_TYPE_LEVEL_HIGH>;
461			#address-cells = <1>;
462			#size-cells = <0>;
463			pinctrl-names = "default";
464			pinctrl-0 = <&hs_i2c10_bus>;
465			clocks = <&clock_peric0 PCLK_HSI2C10>;
466			clock-names = "hsi2c";
467			status = "disabled";
468		};
469
470		hsi2c_11: hsi2c@136a0000 {
471			compatible = "samsung,exynos7-hsi2c";
472			reg = <0x136a0000 0x1000>;
473			interrupts = <GIC_SPI 447 IRQ_TYPE_LEVEL_HIGH>;
474			#address-cells = <1>;
475			#size-cells = <0>;
476			pinctrl-names = "default";
477			pinctrl-0 = <&hs_i2c11_bus>;
478			clocks = <&clock_peric0 PCLK_HSI2C11>;
479			clock-names = "hsi2c";
480			status = "disabled";
481		};
482
483		pmu_system_controller: system-controller@105c0000 {
484			compatible = "samsung,exynos7-pmu", "syscon";
485			reg = <0x105c0000 0x5000>;
486
487			reboot: syscon-reboot {
488				compatible = "syscon-reboot";
489				regmap = <&pmu_system_controller>;
490				offset = <0x0400>;
491				mask = <0x1>;
492			};
493		};
494
495		rtc: rtc@10590000 {
496			compatible = "samsung,s3c6410-rtc";
497			reg = <0x10590000 0x100>;
498			interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>,
499				     <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
500			clocks = <&clock_ccore PCLK_RTC>;
501			clock-names = "rtc";
502			status = "disabled";
503		};
504
505		watchdog: watchdog@101d0000 {
506			compatible = "samsung,exynos7-wdt";
507			reg = <0x101d0000 0x100>;
508			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
509			clocks = <&clock_peris PCLK_WDT>;
510			clock-names = "watchdog";
511			samsung,syscon-phandle = <&pmu_system_controller>;
512			status = "disabled";
513		};
514
515		mmc_0: mmc@15740000 {
516			compatible = "samsung,exynos7-dw-mshc-smu";
517			interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>;
518			#address-cells = <1>;
519			#size-cells = <0>;
520			reg = <0x15740000 0x2000>;
521			clocks = <&clock_fsys1 ACLK_MMC0>,
522				 <&clock_top1 CLK_SCLK_MMC0>;
523			clock-names = "biu", "ciu";
524			fifo-depth = <0x40>;
525			status = "disabled";
526		};
527
528		mmc_1: mmc@15750000 {
529			compatible = "samsung,exynos7-dw-mshc";
530			interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
531			#address-cells = <1>;
532			#size-cells = <0>;
533			reg = <0x15750000 0x2000>;
534			clocks = <&clock_fsys1 ACLK_MMC1>,
535				 <&clock_top1 CLK_SCLK_MMC1>;
536			clock-names = "biu", "ciu";
537			fifo-depth = <0x40>;
538			status = "disabled";
539		};
540
541		mmc_2: mmc@15560000 {
542			compatible = "samsung,exynos7-dw-mshc-smu";
543			interrupts = <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>;
544			#address-cells = <1>;
545			#size-cells = <0>;
546			reg = <0x15560000 0x2000>;
547			clocks = <&clock_fsys0 ACLK_MMC2>,
548				 <&clock_top1 CLK_SCLK_MMC2>;
549			clock-names = "biu", "ciu";
550			fifo-depth = <0x40>;
551			status = "disabled";
552		};
553
554		adc: adc@13620000 {
555			compatible = "samsung,exynos7-adc";
556			reg = <0x13620000 0x100>;
557			interrupts = <GIC_SPI 448 IRQ_TYPE_LEVEL_HIGH>;
558			clocks = <&clock_peric0 PCLK_ADCIF>;
559			clock-names = "adc";
560			#io-channel-cells = <1>;
561			io-channel-ranges;
562			status = "disabled";
563		};
564
565		pwm: pwm@136c0000 {
566			compatible = "samsung,exynos4210-pwm";
567			reg = <0x136c0000 0x100>;
568			samsung,pwm-outputs = <0>, <1>, <2>, <3>;
569			#pwm-cells = <3>;
570			clocks = <&clock_peric0 PCLK_PWM>;
571			clock-names = "timers";
572		};
573
574		tmuctrl_0: tmu@10060000 {
575			compatible = "samsung,exynos7-tmu";
576			reg = <0x10060000 0x200>;
577			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
578			clocks = <&clock_peris PCLK_TMU>,
579				 <&clock_peris SCLK_TMU>;
580			clock-names = "tmu_apbif", "tmu_sclk";
581			#thermal-sensor-cells = <0>;
582		};
583
584		thermal-zones {
585			atlas_thermal: cluster0-thermal {
586				polling-delay-passive = <0>; /* milliseconds */
587				polling-delay = <0>; /* milliseconds */
588				thermal-sensors = <&tmuctrl_0>;
589				#include "exynos7-trip-points.dtsi"
590			};
591		};
592
593		usbdrd_phy: phy@15500000 {
594			compatible = "samsung,exynos7-usbdrd-phy";
595			reg = <0x15500000 0x100>;
596			clocks = <&clock_fsys0 ACLK_USBDRD300>,
597			       <&clock_fsys0 OSCCLK_PHY_CLKOUT_USB30_PHY>,
598			       <&clock_fsys0 PHYCLK_USBDRD300_UDRD30_PIPE_PCLK_USER>,
599			       <&clock_fsys0 PHYCLK_USBDRD300_UDRD30_PHYCLK_USER>,
600			       <&clock_fsys0 SCLK_USBDRD300_REFCLK>;
601			clock-names = "phy", "ref", "phy_pipe",
602				"phy_utmi", "itp";
603			samsung,pmu-syscon = <&pmu_system_controller>;
604			#phy-cells = <1>;
605		};
606
607		usbdrd3 {
608			compatible = "samsung,exynos7-dwusb3";
609			clocks = <&clock_fsys0 ACLK_USBDRD300>,
610			       <&clock_fsys0 SCLK_USBDRD300_SUSPENDCLK>,
611			       <&clock_fsys0 ACLK_AXIUS_USBDRD30X_FSYS0X>;
612			clock-names = "usbdrd30", "usbdrd30_susp_clk",
613				"usbdrd30_axius_clk";
614			#address-cells = <1>;
615			#size-cells = <1>;
616			ranges;
617
618			dwc3@15400000 {
619				compatible = "snps,dwc3";
620				reg = <0x15400000 0x10000>;
621				interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
622				phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>;
623				phy-names = "usb2-phy", "usb3-phy";
624			};
625		};
626	};
627
628	timer {
629		compatible = "arm,armv8-timer";
630		interrupts = <GIC_PPI 13
631				(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
632			     <GIC_PPI 14
633				(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
634			     <GIC_PPI 11
635				(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
636			     <GIC_PPI 10
637				(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
638	};
639};
640
641#include "exynos7-pinctrl.dtsi"
642