1114abfe1SNeil Armstrong// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 29d59b708SYixun Lan/* 39d59b708SYixun Lan * Copyright (c) 2017 Amlogic, Inc. All rights reserved. 49d59b708SYixun Lan */ 59d59b708SYixun Lan 68c0cf40fSJerome Brunet#include <dt-bindings/clock/axg-aoclkc.h> 78909e722SJerome Brunet#include <dt-bindings/clock/axg-audio-clkc.h> 806b7a631SYixun Lan#include <dt-bindings/clock/axg-clkc.h> 98c0cf40fSJerome Brunet#include <dt-bindings/gpio/gpio.h> 10221cf34bSNan Li#include <dt-bindings/gpio/meson-axg-gpio.h> 118c0cf40fSJerome Brunet#include <dt-bindings/interrupt-controller/irq.h> 128c0cf40fSJerome Brunet#include <dt-bindings/interrupt-controller/arm-gic.h> 13f2b8f6a9SJerome Brunet#include <dt-bindings/reset/amlogic,meson-axg-audio-arb.h> 148c0cf40fSJerome Brunet#include <dt-bindings/reset/amlogic,meson-axg-reset.h> 159d59b708SYixun Lan 169d59b708SYixun Lan/ { 179d59b708SYixun Lan compatible = "amlogic,meson-axg"; 189d59b708SYixun Lan 199d59b708SYixun Lan interrupt-parent = <&gic>; 209d59b708SYixun Lan #address-cells = <2>; 219d59b708SYixun Lan #size-cells = <2>; 229d59b708SYixun Lan 23fbd5cbc5SJerome Brunet tdmif_a: audio-controller-0 { 248c0cf40fSJerome Brunet compatible = "amlogic,axg-tdm-iface"; 258c0cf40fSJerome Brunet #sound-dai-cells = <0>; 268c0cf40fSJerome Brunet sound-name-prefix = "TDM_A"; 278c0cf40fSJerome Brunet clocks = <&clkc_audio AUD_CLKID_MST_A_MCLK>, 288c0cf40fSJerome Brunet <&clkc_audio AUD_CLKID_MST_A_SCLK>, 298c0cf40fSJerome Brunet <&clkc_audio AUD_CLKID_MST_A_LRCLK>; 308c0cf40fSJerome Brunet clock-names = "mclk", "sclk", "lrclk"; 318c0cf40fSJerome Brunet status = "disabled"; 329d59b708SYixun Lan }; 339d59b708SYixun Lan 34fbd5cbc5SJerome Brunet tdmif_b: audio-controller-1 { 358c0cf40fSJerome Brunet compatible = "amlogic,axg-tdm-iface"; 368c0cf40fSJerome Brunet #sound-dai-cells = <0>; 378c0cf40fSJerome Brunet sound-name-prefix = "TDM_B"; 388c0cf40fSJerome Brunet clocks = <&clkc_audio AUD_CLKID_MST_B_MCLK>, 398c0cf40fSJerome Brunet <&clkc_audio AUD_CLKID_MST_B_SCLK>, 408c0cf40fSJerome Brunet <&clkc_audio AUD_CLKID_MST_B_LRCLK>; 418c0cf40fSJerome Brunet clock-names = "mclk", "sclk", "lrclk"; 428c0cf40fSJerome Brunet status = "disabled"; 439d59b708SYixun Lan }; 448c0cf40fSJerome Brunet 45fbd5cbc5SJerome Brunet tdmif_c: audio-controller-2 { 468c0cf40fSJerome Brunet compatible = "amlogic,axg-tdm-iface"; 478c0cf40fSJerome Brunet #sound-dai-cells = <0>; 488c0cf40fSJerome Brunet sound-name-prefix = "TDM_C"; 498c0cf40fSJerome Brunet clocks = <&clkc_audio AUD_CLKID_MST_C_MCLK>, 508c0cf40fSJerome Brunet <&clkc_audio AUD_CLKID_MST_C_SCLK>, 518c0cf40fSJerome Brunet <&clkc_audio AUD_CLKID_MST_C_LRCLK>; 528c0cf40fSJerome Brunet clock-names = "mclk", "sclk", "lrclk"; 538c0cf40fSJerome Brunet status = "disabled"; 548c0cf40fSJerome Brunet }; 558c0cf40fSJerome Brunet 568c0cf40fSJerome Brunet arm-pmu { 578c0cf40fSJerome Brunet compatible = "arm,cortex-a53-pmu"; 588c0cf40fSJerome Brunet interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 598c0cf40fSJerome Brunet <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>, 608c0cf40fSJerome Brunet <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 618c0cf40fSJerome Brunet <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 628c0cf40fSJerome Brunet interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 639d59b708SYixun Lan }; 649d59b708SYixun Lan 659d59b708SYixun Lan cpus { 669d59b708SYixun Lan #address-cells = <0x2>; 679d59b708SYixun Lan #size-cells = <0x0>; 689d59b708SYixun Lan 699d59b708SYixun Lan cpu0: cpu@0 { 709d59b708SYixun Lan device_type = "cpu"; 7131af04cdSRob Herring compatible = "arm,cortex-a53"; 729d59b708SYixun Lan reg = <0x0 0x0>; 739d59b708SYixun Lan enable-method = "psci"; 749d59b708SYixun Lan next-level-cache = <&l2>; 752c130695SJerome Brunet clocks = <&scpi_dvfs 0>; 769d59b708SYixun Lan }; 779d59b708SYixun Lan 789d59b708SYixun Lan cpu1: cpu@1 { 799d59b708SYixun Lan device_type = "cpu"; 8031af04cdSRob Herring compatible = "arm,cortex-a53"; 819d59b708SYixun Lan reg = <0x0 0x1>; 829d59b708SYixun Lan enable-method = "psci"; 839d59b708SYixun Lan next-level-cache = <&l2>; 842c130695SJerome Brunet clocks = <&scpi_dvfs 0>; 859d59b708SYixun Lan }; 869d59b708SYixun Lan 879d59b708SYixun Lan cpu2: cpu@2 { 889d59b708SYixun Lan device_type = "cpu"; 8931af04cdSRob Herring compatible = "arm,cortex-a53"; 909d59b708SYixun Lan reg = <0x0 0x2>; 919d59b708SYixun Lan enable-method = "psci"; 929d59b708SYixun Lan next-level-cache = <&l2>; 932c130695SJerome Brunet clocks = <&scpi_dvfs 0>; 949d59b708SYixun Lan }; 959d59b708SYixun Lan 969d59b708SYixun Lan cpu3: cpu@3 { 979d59b708SYixun Lan device_type = "cpu"; 9831af04cdSRob Herring compatible = "arm,cortex-a53"; 999d59b708SYixun Lan reg = <0x0 0x3>; 1009d59b708SYixun Lan enable-method = "psci"; 1019d59b708SYixun Lan next-level-cache = <&l2>; 1022c130695SJerome Brunet clocks = <&scpi_dvfs 0>; 1039d59b708SYixun Lan }; 1049d59b708SYixun Lan 1059d59b708SYixun Lan l2: l2-cache0 { 1069d59b708SYixun Lan compatible = "cache"; 1079d59b708SYixun Lan }; 1089d59b708SYixun Lan }; 1099d59b708SYixun Lan 11096dc5702SJerome Brunet sm: secure-monitor { 11196dc5702SJerome Brunet compatible = "amlogic,meson-gxbb-sm"; 11296dc5702SJerome Brunet }; 11396dc5702SJerome Brunet 1149ab2d15cSJerome Brunet efuse: efuse { 1159ab2d15cSJerome Brunet compatible = "amlogic,meson-gxbb-efuse"; 1169ab2d15cSJerome Brunet clocks = <&clkc CLKID_EFUSE>; 1179ab2d15cSJerome Brunet #address-cells = <1>; 1189ab2d15cSJerome Brunet #size-cells = <1>; 1199ab2d15cSJerome Brunet read-only; 1209ab2d15cSJerome Brunet }; 1219ab2d15cSJerome Brunet 1229d59b708SYixun Lan psci { 1239d59b708SYixun Lan compatible = "arm,psci-1.0"; 1249d59b708SYixun Lan method = "smc"; 1259d59b708SYixun Lan }; 1269d59b708SYixun Lan 1278c0cf40fSJerome Brunet reserved-memory { 1288c0cf40fSJerome Brunet #address-cells = <2>; 1298c0cf40fSJerome Brunet #size-cells = <2>; 1308c0cf40fSJerome Brunet ranges; 1318c0cf40fSJerome Brunet 1328c0cf40fSJerome Brunet /* 16 MiB reserved for Hardware ROM Firmware */ 1338c0cf40fSJerome Brunet hwrom_reserved: hwrom@0 { 1348c0cf40fSJerome Brunet reg = <0x0 0x0 0x0 0x1000000>; 1358c0cf40fSJerome Brunet no-map; 13608307aabSJerome Brunet }; 13708307aabSJerome Brunet 1388c0cf40fSJerome Brunet /* Alternate 3 MiB reserved for ARM Trusted Firmware (BL31) */ 1398c0cf40fSJerome Brunet secmon_reserved: secmon@5000000 { 1408c0cf40fSJerome Brunet reg = <0x0 0x05000000 0x0 0x300000>; 1418c0cf40fSJerome Brunet no-map; 14208307aabSJerome Brunet }; 1435e395e14SYixun Lan }; 1445e395e14SYixun Lan 1452c130695SJerome Brunet scpi { 1462c130695SJerome Brunet compatible = "arm,scpi-pre-1.0"; 1472c130695SJerome Brunet mboxes = <&mailbox 1 &mailbox 2>; 1482c130695SJerome Brunet shmem = <&cpu_scp_lpri &cpu_scp_hpri>; 1492c130695SJerome Brunet 1502c130695SJerome Brunet scpi_clocks: clocks { 1512c130695SJerome Brunet compatible = "arm,scpi-clocks"; 1522c130695SJerome Brunet 1532c130695SJerome Brunet scpi_dvfs: clock-controller { 1542c130695SJerome Brunet compatible = "arm,scpi-dvfs-clocks"; 1552c130695SJerome Brunet #clock-cells = <1>; 1562c130695SJerome Brunet clock-indices = <0>; 1572c130695SJerome Brunet clock-output-names = "vcpu"; 1582c130695SJerome Brunet }; 1592c130695SJerome Brunet }; 1602c130695SJerome Brunet 1612c130695SJerome Brunet scpi_sensors: sensors { 1622c130695SJerome Brunet compatible = "amlogic,meson-gxbb-scpi-sensors"; 1632c130695SJerome Brunet #thermal-sensor-cells = <1>; 1642c130695SJerome Brunet }; 1652c130695SJerome Brunet }; 1662c130695SJerome Brunet 1679d59b708SYixun Lan soc { 1689d59b708SYixun Lan compatible = "simple-bus"; 1699d59b708SYixun Lan #address-cells = <2>; 1709d59b708SYixun Lan #size-cells = <2>; 1719d59b708SYixun Lan ranges; 1729d59b708SYixun Lan 1738c0cf40fSJerome Brunet ethmac: ethernet@ff3f0000 { 174eaf8f57cSNeil Armstrong compatible = "amlogic,meson-axg-dwmac", "snps,dwmac"; 1758c0cf40fSJerome Brunet reg = <0x0 0xff3f0000 0x0 0x10000 1768c0cf40fSJerome Brunet 0x0 0xff634540 0x0 0x8>; 1778b3e6f89SCarlo Caione interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 1788c0cf40fSJerome Brunet interrupt-names = "macirq"; 1798c0cf40fSJerome Brunet clocks = <&clkc CLKID_ETH>, 1808c0cf40fSJerome Brunet <&clkc CLKID_FCLK_DIV2>, 1818c0cf40fSJerome Brunet <&clkc CLKID_MPLL2>; 1828c0cf40fSJerome Brunet clock-names = "stmmaceth", "clkin0", "clkin1"; 1838c0cf40fSJerome Brunet status = "disabled"; 1848c0cf40fSJerome Brunet }; 1858c0cf40fSJerome Brunet 186c362e4e0SJerome Brunet pdm: audio-controller@ff632000 { 187c362e4e0SJerome Brunet compatible = "amlogic,axg-pdm"; 188c362e4e0SJerome Brunet reg = <0x0 0xff632000 0x0 0x34>; 189c362e4e0SJerome Brunet #sound-dai-cells = <0>; 190c362e4e0SJerome Brunet sound-name-prefix = "PDM"; 191c362e4e0SJerome Brunet clocks = <&clkc_audio AUD_CLKID_PDM>, 192c362e4e0SJerome Brunet <&clkc_audio AUD_CLKID_PDM_DCLK>, 193c362e4e0SJerome Brunet <&clkc_audio AUD_CLKID_PDM_SYSCLK>; 194c362e4e0SJerome Brunet clock-names = "pclk", "dclk", "sysclk"; 195c362e4e0SJerome Brunet status = "disabled"; 196c362e4e0SJerome Brunet }; 197c362e4e0SJerome Brunet 1988c0cf40fSJerome Brunet periphs: bus@ff634000 { 199221cf34bSNan Li compatible = "simple-bus"; 2008c0cf40fSJerome Brunet reg = <0x0 0xff634000 0x0 0x2000>; 201221cf34bSNan Li #address-cells = <2>; 202221cf34bSNan Li #size-cells = <2>; 2038c0cf40fSJerome Brunet ranges = <0x0 0x0 0x0 0xff634000 0x0 0x2000>; 204221cf34bSNan Li 2058c0cf40fSJerome Brunet hwrng: rng@18 { 2068c0cf40fSJerome Brunet compatible = "amlogic,meson-rng"; 2078c0cf40fSJerome Brunet reg = <0x0 0x18 0x0 0x4>; 2088c0cf40fSJerome Brunet clocks = <&clkc CLKID_RNG0>; 2098c0cf40fSJerome Brunet clock-names = "core"; 210221cf34bSNan Li }; 211221cf34bSNan Li 2128c0cf40fSJerome Brunet pinctrl_periphs: pinctrl@480 { 2138c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-periphs-pinctrl"; 2148c0cf40fSJerome Brunet #address-cells = <2>; 2158c0cf40fSJerome Brunet #size-cells = <2>; 2168c0cf40fSJerome Brunet ranges; 2178c0cf40fSJerome Brunet 2188c0cf40fSJerome Brunet gpio: bank@480 { 2198c0cf40fSJerome Brunet reg = <0x0 0x00480 0x0 0x40>, 2208c0cf40fSJerome Brunet <0x0 0x004e8 0x0 0x14>, 2218c0cf40fSJerome Brunet <0x0 0x00520 0x0 0x14>, 2228c0cf40fSJerome Brunet <0x0 0x00430 0x0 0x3c>; 2238c0cf40fSJerome Brunet reg-names = "mux", "pull", "pull-enable", "gpio"; 2248c0cf40fSJerome Brunet gpio-controller; 2258c0cf40fSJerome Brunet #gpio-cells = <2>; 2268c0cf40fSJerome Brunet gpio-ranges = <&pinctrl_periphs 0 0 86>; 227221cf34bSNan Li }; 2288c0cf40fSJerome Brunet 2298c0cf40fSJerome Brunet i2c0_pins: i2c0 { 2308c0cf40fSJerome Brunet mux { 2318c0cf40fSJerome Brunet groups = "i2c0_sck", 2328c0cf40fSJerome Brunet "i2c0_sda"; 2338c0cf40fSJerome Brunet function = "i2c0"; 2341c5cc1c8SJerome Brunet bias-disable; 2358c0cf40fSJerome Brunet }; 2368c0cf40fSJerome Brunet }; 2378c0cf40fSJerome Brunet 2388c0cf40fSJerome Brunet i2c1_x_pins: i2c1_x { 2398c0cf40fSJerome Brunet mux { 2408c0cf40fSJerome Brunet groups = "i2c1_sck_x", 2418c0cf40fSJerome Brunet "i2c1_sda_x"; 2428c0cf40fSJerome Brunet function = "i2c1"; 2431c5cc1c8SJerome Brunet bias-disable; 2448c0cf40fSJerome Brunet }; 2458c0cf40fSJerome Brunet }; 2468c0cf40fSJerome Brunet 2478c0cf40fSJerome Brunet i2c1_z_pins: i2c1_z { 2488c0cf40fSJerome Brunet mux { 2498c0cf40fSJerome Brunet groups = "i2c1_sck_z", 2508c0cf40fSJerome Brunet "i2c1_sda_z"; 2518c0cf40fSJerome Brunet function = "i2c1"; 2521c5cc1c8SJerome Brunet bias-disable; 2538c0cf40fSJerome Brunet }; 2548c0cf40fSJerome Brunet }; 2558c0cf40fSJerome Brunet 2568c0cf40fSJerome Brunet i2c2_a_pins: i2c2_a { 2578c0cf40fSJerome Brunet mux { 2588c0cf40fSJerome Brunet groups = "i2c2_sck_a", 2598c0cf40fSJerome Brunet "i2c2_sda_a"; 2608c0cf40fSJerome Brunet function = "i2c2"; 2611c5cc1c8SJerome Brunet bias-disable; 2628c0cf40fSJerome Brunet }; 2638c0cf40fSJerome Brunet }; 2648c0cf40fSJerome Brunet 2658c0cf40fSJerome Brunet i2c2_x_pins: i2c2_x { 2668c0cf40fSJerome Brunet mux { 2678c0cf40fSJerome Brunet groups = "i2c2_sck_x", 2688c0cf40fSJerome Brunet "i2c2_sda_x"; 2698c0cf40fSJerome Brunet function = "i2c2"; 2701c5cc1c8SJerome Brunet bias-disable; 2718c0cf40fSJerome Brunet }; 2728c0cf40fSJerome Brunet }; 2738c0cf40fSJerome Brunet 2748c0cf40fSJerome Brunet i2c3_a6_pins: i2c3_a6 { 2758c0cf40fSJerome Brunet mux { 2768c0cf40fSJerome Brunet groups = "i2c3_sda_a6", 2778c0cf40fSJerome Brunet "i2c3_sck_a7"; 2788c0cf40fSJerome Brunet function = "i2c3"; 2791c5cc1c8SJerome Brunet bias-disable; 2808c0cf40fSJerome Brunet }; 2818c0cf40fSJerome Brunet }; 2828c0cf40fSJerome Brunet 2838c0cf40fSJerome Brunet i2c3_a12_pins: i2c3_a12 { 2848c0cf40fSJerome Brunet mux { 2858c0cf40fSJerome Brunet groups = "i2c3_sda_a12", 2868c0cf40fSJerome Brunet "i2c3_sck_a13"; 2878c0cf40fSJerome Brunet function = "i2c3"; 2881c5cc1c8SJerome Brunet bias-disable; 2898c0cf40fSJerome Brunet }; 2908c0cf40fSJerome Brunet }; 2918c0cf40fSJerome Brunet 2928c0cf40fSJerome Brunet i2c3_a19_pins: i2c3_a19 { 2938c0cf40fSJerome Brunet mux { 2948c0cf40fSJerome Brunet groups = "i2c3_sda_a19", 2958c0cf40fSJerome Brunet "i2c3_sck_a20"; 2968c0cf40fSJerome Brunet function = "i2c3"; 2971c5cc1c8SJerome Brunet bias-disable; 2988c0cf40fSJerome Brunet }; 2998c0cf40fSJerome Brunet }; 3008c0cf40fSJerome Brunet 3018c0cf40fSJerome Brunet emmc_pins: emmc { 302b43033b1SJerome Brunet mux-0 { 3038c0cf40fSJerome Brunet groups = "emmc_nand_d0", 3048c0cf40fSJerome Brunet "emmc_nand_d1", 3058c0cf40fSJerome Brunet "emmc_nand_d2", 3068c0cf40fSJerome Brunet "emmc_nand_d3", 3078c0cf40fSJerome Brunet "emmc_nand_d4", 3088c0cf40fSJerome Brunet "emmc_nand_d5", 3098c0cf40fSJerome Brunet "emmc_nand_d6", 3108c0cf40fSJerome Brunet "emmc_nand_d7", 311b43033b1SJerome Brunet "emmc_cmd"; 312b43033b1SJerome Brunet function = "emmc"; 313b43033b1SJerome Brunet bias-pull-up; 314b43033b1SJerome Brunet }; 315b43033b1SJerome Brunet 316b43033b1SJerome Brunet mux-1 { 317b43033b1SJerome Brunet groups = "emmc_clk"; 3188c0cf40fSJerome Brunet function = "emmc"; 31996a13691SJerome Brunet bias-disable; 3208c0cf40fSJerome Brunet }; 3218c0cf40fSJerome Brunet }; 3228c0cf40fSJerome Brunet 323b43033b1SJerome Brunet emmc_ds_pins: emmc_ds { 324b43033b1SJerome Brunet mux { 325b43033b1SJerome Brunet groups = "emmc_ds"; 326b43033b1SJerome Brunet function = "emmc"; 327b43033b1SJerome Brunet bias-pull-down; 328b43033b1SJerome Brunet }; 329b43033b1SJerome Brunet }; 330b43033b1SJerome Brunet 3318c0cf40fSJerome Brunet emmc_clk_gate_pins: emmc_clk_gate { 3328c0cf40fSJerome Brunet mux { 3338c0cf40fSJerome Brunet groups = "BOOT_8"; 3348c0cf40fSJerome Brunet function = "gpio_periphs"; 3358c0cf40fSJerome Brunet bias-pull-down; 3368c0cf40fSJerome Brunet }; 3378c0cf40fSJerome Brunet }; 3388c0cf40fSJerome Brunet 3398c0cf40fSJerome Brunet eth_rgmii_x_pins: eth-x-rgmii { 3408c0cf40fSJerome Brunet mux { 3418c0cf40fSJerome Brunet groups = "eth_mdio_x", 3428c0cf40fSJerome Brunet "eth_mdc_x", 3438c0cf40fSJerome Brunet "eth_rgmii_rx_clk_x", 3448c0cf40fSJerome Brunet "eth_rx_dv_x", 3458c0cf40fSJerome Brunet "eth_rxd0_x", 3468c0cf40fSJerome Brunet "eth_rxd1_x", 3478c0cf40fSJerome Brunet "eth_rxd2_rgmii", 3488c0cf40fSJerome Brunet "eth_rxd3_rgmii", 3498c0cf40fSJerome Brunet "eth_rgmii_tx_clk", 3508c0cf40fSJerome Brunet "eth_txen_x", 3518c0cf40fSJerome Brunet "eth_txd0_x", 3528c0cf40fSJerome Brunet "eth_txd1_x", 3538c0cf40fSJerome Brunet "eth_txd2_rgmii", 3548c0cf40fSJerome Brunet "eth_txd3_rgmii"; 3558c0cf40fSJerome Brunet function = "eth"; 3561c5cc1c8SJerome Brunet bias-disable; 3578c0cf40fSJerome Brunet }; 3588c0cf40fSJerome Brunet }; 3598c0cf40fSJerome Brunet 3608c0cf40fSJerome Brunet eth_rgmii_y_pins: eth-y-rgmii { 3618c0cf40fSJerome Brunet mux { 3628c0cf40fSJerome Brunet groups = "eth_mdio_y", 3638c0cf40fSJerome Brunet "eth_mdc_y", 3648c0cf40fSJerome Brunet "eth_rgmii_rx_clk_y", 3658c0cf40fSJerome Brunet "eth_rx_dv_y", 3668c0cf40fSJerome Brunet "eth_rxd0_y", 3678c0cf40fSJerome Brunet "eth_rxd1_y", 3688c0cf40fSJerome Brunet "eth_rxd2_rgmii", 3698c0cf40fSJerome Brunet "eth_rxd3_rgmii", 3708c0cf40fSJerome Brunet "eth_rgmii_tx_clk", 3718c0cf40fSJerome Brunet "eth_txen_y", 3728c0cf40fSJerome Brunet "eth_txd0_y", 3738c0cf40fSJerome Brunet "eth_txd1_y", 3748c0cf40fSJerome Brunet "eth_txd2_rgmii", 3758c0cf40fSJerome Brunet "eth_txd3_rgmii"; 3768c0cf40fSJerome Brunet function = "eth"; 3771c5cc1c8SJerome Brunet bias-disable; 3788c0cf40fSJerome Brunet }; 3798c0cf40fSJerome Brunet }; 3808c0cf40fSJerome Brunet 3818c0cf40fSJerome Brunet eth_rmii_x_pins: eth-x-rmii { 3828c0cf40fSJerome Brunet mux { 3838c0cf40fSJerome Brunet groups = "eth_mdio_x", 3848c0cf40fSJerome Brunet "eth_mdc_x", 3858c0cf40fSJerome Brunet "eth_rgmii_rx_clk_x", 3868c0cf40fSJerome Brunet "eth_rx_dv_x", 3878c0cf40fSJerome Brunet "eth_rxd0_x", 3888c0cf40fSJerome Brunet "eth_rxd1_x", 3898c0cf40fSJerome Brunet "eth_txen_x", 3908c0cf40fSJerome Brunet "eth_txd0_x", 3918c0cf40fSJerome Brunet "eth_txd1_x"; 3928c0cf40fSJerome Brunet function = "eth"; 3931c5cc1c8SJerome Brunet bias-disable; 3948c0cf40fSJerome Brunet }; 3958c0cf40fSJerome Brunet }; 3968c0cf40fSJerome Brunet 3978c0cf40fSJerome Brunet eth_rmii_y_pins: eth-y-rmii { 3988c0cf40fSJerome Brunet mux { 3998c0cf40fSJerome Brunet groups = "eth_mdio_y", 4008c0cf40fSJerome Brunet "eth_mdc_y", 4018c0cf40fSJerome Brunet "eth_rgmii_rx_clk_y", 4028c0cf40fSJerome Brunet "eth_rx_dv_y", 4038c0cf40fSJerome Brunet "eth_rxd0_y", 4048c0cf40fSJerome Brunet "eth_rxd1_y", 4058c0cf40fSJerome Brunet "eth_txen_y", 4068c0cf40fSJerome Brunet "eth_txd0_y", 4078c0cf40fSJerome Brunet "eth_txd1_y"; 4088c0cf40fSJerome Brunet function = "eth"; 4091c5cc1c8SJerome Brunet bias-disable; 4108c0cf40fSJerome Brunet }; 4118c0cf40fSJerome Brunet }; 4128c0cf40fSJerome Brunet 4138c0cf40fSJerome Brunet mclk_b_pins: mclk_b { 4148c0cf40fSJerome Brunet mux { 4158c0cf40fSJerome Brunet groups = "mclk_b"; 4168c0cf40fSJerome Brunet function = "mclk_b"; 4171c5cc1c8SJerome Brunet bias-disable; 4188c0cf40fSJerome Brunet }; 4198c0cf40fSJerome Brunet }; 4208c0cf40fSJerome Brunet 4218c0cf40fSJerome Brunet mclk_c_pins: mclk_c { 4228c0cf40fSJerome Brunet mux { 4238c0cf40fSJerome Brunet groups = "mclk_c"; 4248c0cf40fSJerome Brunet function = "mclk_c"; 4251c5cc1c8SJerome Brunet bias-disable; 4268c0cf40fSJerome Brunet }; 4278c0cf40fSJerome Brunet }; 4288c0cf40fSJerome Brunet 4298c0cf40fSJerome Brunet pdm_dclk_a14_pins: pdm_dclk_a14 { 4308c0cf40fSJerome Brunet mux { 4318c0cf40fSJerome Brunet groups = "pdm_dclk_a14"; 4328c0cf40fSJerome Brunet function = "pdm"; 4331c5cc1c8SJerome Brunet bias-disable; 4348c0cf40fSJerome Brunet }; 4358c0cf40fSJerome Brunet }; 4368c0cf40fSJerome Brunet 4378c0cf40fSJerome Brunet pdm_dclk_a19_pins: pdm_dclk_a19 { 4388c0cf40fSJerome Brunet mux { 4398c0cf40fSJerome Brunet groups = "pdm_dclk_a19"; 4408c0cf40fSJerome Brunet function = "pdm"; 4411c5cc1c8SJerome Brunet bias-disable; 4428c0cf40fSJerome Brunet }; 4438c0cf40fSJerome Brunet }; 4448c0cf40fSJerome Brunet 4458c0cf40fSJerome Brunet pdm_din0_pins: pdm_din0 { 4468c0cf40fSJerome Brunet mux { 4478c0cf40fSJerome Brunet groups = "pdm_din0"; 4488c0cf40fSJerome Brunet function = "pdm"; 4491c5cc1c8SJerome Brunet bias-disable; 4508c0cf40fSJerome Brunet }; 4518c0cf40fSJerome Brunet }; 4528c0cf40fSJerome Brunet 4538c0cf40fSJerome Brunet pdm_din1_pins: pdm_din1 { 4548c0cf40fSJerome Brunet mux { 4558c0cf40fSJerome Brunet groups = "pdm_din1"; 4568c0cf40fSJerome Brunet function = "pdm"; 4571c5cc1c8SJerome Brunet bias-disable; 4588c0cf40fSJerome Brunet }; 4598c0cf40fSJerome Brunet }; 4608c0cf40fSJerome Brunet 4618c0cf40fSJerome Brunet pdm_din2_pins: pdm_din2 { 4628c0cf40fSJerome Brunet mux { 4638c0cf40fSJerome Brunet groups = "pdm_din2"; 4648c0cf40fSJerome Brunet function = "pdm"; 4651c5cc1c8SJerome Brunet bias-disable; 4668c0cf40fSJerome Brunet }; 4678c0cf40fSJerome Brunet }; 4688c0cf40fSJerome Brunet 4698c0cf40fSJerome Brunet pdm_din3_pins: pdm_din3 { 4708c0cf40fSJerome Brunet mux { 4718c0cf40fSJerome Brunet groups = "pdm_din3"; 4728c0cf40fSJerome Brunet function = "pdm"; 4731c5cc1c8SJerome Brunet bias-disable; 4748c0cf40fSJerome Brunet }; 4758c0cf40fSJerome Brunet }; 4768c0cf40fSJerome Brunet 4778c0cf40fSJerome Brunet pwm_a_a_pins: pwm_a_a { 4788c0cf40fSJerome Brunet mux { 4798c0cf40fSJerome Brunet groups = "pwm_a_a"; 4808c0cf40fSJerome Brunet function = "pwm_a"; 4811c5cc1c8SJerome Brunet bias-disable; 4828c0cf40fSJerome Brunet }; 4838c0cf40fSJerome Brunet }; 4848c0cf40fSJerome Brunet 4858c0cf40fSJerome Brunet pwm_a_x18_pins: pwm_a_x18 { 4868c0cf40fSJerome Brunet mux { 4878c0cf40fSJerome Brunet groups = "pwm_a_x18"; 4888c0cf40fSJerome Brunet function = "pwm_a"; 4891c5cc1c8SJerome Brunet bias-disable; 4908c0cf40fSJerome Brunet }; 4918c0cf40fSJerome Brunet }; 4928c0cf40fSJerome Brunet 4938c0cf40fSJerome Brunet pwm_a_x20_pins: pwm_a_x20 { 4948c0cf40fSJerome Brunet mux { 4958c0cf40fSJerome Brunet groups = "pwm_a_x20"; 4968c0cf40fSJerome Brunet function = "pwm_a"; 4971c5cc1c8SJerome Brunet bias-disable; 4988c0cf40fSJerome Brunet }; 4998c0cf40fSJerome Brunet }; 5008c0cf40fSJerome Brunet 5018c0cf40fSJerome Brunet pwm_a_z_pins: pwm_a_z { 5028c0cf40fSJerome Brunet mux { 5038c0cf40fSJerome Brunet groups = "pwm_a_z"; 5048c0cf40fSJerome Brunet function = "pwm_a"; 5051c5cc1c8SJerome Brunet bias-disable; 5068c0cf40fSJerome Brunet }; 5078c0cf40fSJerome Brunet }; 5088c0cf40fSJerome Brunet 5098c0cf40fSJerome Brunet pwm_b_a_pins: pwm_b_a { 5108c0cf40fSJerome Brunet mux { 5118c0cf40fSJerome Brunet groups = "pwm_b_a"; 5128c0cf40fSJerome Brunet function = "pwm_b"; 5131c5cc1c8SJerome Brunet bias-disable; 5148c0cf40fSJerome Brunet }; 5158c0cf40fSJerome Brunet }; 5168c0cf40fSJerome Brunet 5178c0cf40fSJerome Brunet pwm_b_x_pins: pwm_b_x { 5188c0cf40fSJerome Brunet mux { 5198c0cf40fSJerome Brunet groups = "pwm_b_x"; 5208c0cf40fSJerome Brunet function = "pwm_b"; 5211c5cc1c8SJerome Brunet bias-disable; 5228c0cf40fSJerome Brunet }; 5238c0cf40fSJerome Brunet }; 5248c0cf40fSJerome Brunet 5258c0cf40fSJerome Brunet pwm_b_z_pins: pwm_b_z { 5268c0cf40fSJerome Brunet mux { 5278c0cf40fSJerome Brunet groups = "pwm_b_z"; 5288c0cf40fSJerome Brunet function = "pwm_b"; 5291c5cc1c8SJerome Brunet bias-disable; 5308c0cf40fSJerome Brunet }; 5318c0cf40fSJerome Brunet }; 5328c0cf40fSJerome Brunet 5338c0cf40fSJerome Brunet pwm_c_a_pins: pwm_c_a { 5348c0cf40fSJerome Brunet mux { 5358c0cf40fSJerome Brunet groups = "pwm_c_a"; 5368c0cf40fSJerome Brunet function = "pwm_c"; 5371c5cc1c8SJerome Brunet bias-disable; 5388c0cf40fSJerome Brunet }; 5398c0cf40fSJerome Brunet }; 5408c0cf40fSJerome Brunet 5418c0cf40fSJerome Brunet pwm_c_x10_pins: pwm_c_x10 { 5428c0cf40fSJerome Brunet mux { 5438c0cf40fSJerome Brunet groups = "pwm_c_x10"; 5448c0cf40fSJerome Brunet function = "pwm_c"; 5451c5cc1c8SJerome Brunet bias-disable; 5468c0cf40fSJerome Brunet }; 5478c0cf40fSJerome Brunet }; 5488c0cf40fSJerome Brunet 5498c0cf40fSJerome Brunet pwm_c_x17_pins: pwm_c_x17 { 5508c0cf40fSJerome Brunet mux { 5518c0cf40fSJerome Brunet groups = "pwm_c_x17"; 5528c0cf40fSJerome Brunet function = "pwm_c"; 5531c5cc1c8SJerome Brunet bias-disable; 5548c0cf40fSJerome Brunet }; 5558c0cf40fSJerome Brunet }; 5568c0cf40fSJerome Brunet 5578c0cf40fSJerome Brunet pwm_d_x11_pins: pwm_d_x11 { 5588c0cf40fSJerome Brunet mux { 5598c0cf40fSJerome Brunet groups = "pwm_d_x11"; 5608c0cf40fSJerome Brunet function = "pwm_d"; 5611c5cc1c8SJerome Brunet bias-disable; 5628c0cf40fSJerome Brunet }; 5638c0cf40fSJerome Brunet }; 5648c0cf40fSJerome Brunet 5658c0cf40fSJerome Brunet pwm_d_x16_pins: pwm_d_x16 { 5668c0cf40fSJerome Brunet mux { 5678c0cf40fSJerome Brunet groups = "pwm_d_x16"; 5688c0cf40fSJerome Brunet function = "pwm_d"; 5691c5cc1c8SJerome Brunet bias-disable; 5708c0cf40fSJerome Brunet }; 5718c0cf40fSJerome Brunet }; 5728c0cf40fSJerome Brunet 5738c0cf40fSJerome Brunet sdio_pins: sdio { 574b43033b1SJerome Brunet mux-0 { 5758c0cf40fSJerome Brunet groups = "sdio_d0", 5768c0cf40fSJerome Brunet "sdio_d1", 5778c0cf40fSJerome Brunet "sdio_d2", 5788c0cf40fSJerome Brunet "sdio_d3", 579b43033b1SJerome Brunet "sdio_cmd"; 580b43033b1SJerome Brunet function = "sdio"; 581b43033b1SJerome Brunet bias-pull-up; 582b43033b1SJerome Brunet }; 583b43033b1SJerome Brunet 584b43033b1SJerome Brunet mux-1 { 585b43033b1SJerome Brunet groups = "sdio_clk"; 5868c0cf40fSJerome Brunet function = "sdio"; 58796a13691SJerome Brunet bias-disable; 5888c0cf40fSJerome Brunet }; 5898c0cf40fSJerome Brunet }; 5908c0cf40fSJerome Brunet 5918c0cf40fSJerome Brunet sdio_clk_gate_pins: sdio_clk_gate { 5928c0cf40fSJerome Brunet mux { 5938c0cf40fSJerome Brunet groups = "GPIOX_4"; 5948c0cf40fSJerome Brunet function = "gpio_periphs"; 5958c0cf40fSJerome Brunet bias-pull-down; 5968c0cf40fSJerome Brunet }; 5978c0cf40fSJerome Brunet }; 5988c0cf40fSJerome Brunet 5998c0cf40fSJerome Brunet spdif_in_z_pins: spdif_in_z { 6008c0cf40fSJerome Brunet mux { 6018c0cf40fSJerome Brunet groups = "spdif_in_z"; 6028c0cf40fSJerome Brunet function = "spdif_in"; 6031c5cc1c8SJerome Brunet bias-disable; 6048c0cf40fSJerome Brunet }; 6058c0cf40fSJerome Brunet }; 6068c0cf40fSJerome Brunet 6078c0cf40fSJerome Brunet spdif_in_a1_pins: spdif_in_a1 { 6088c0cf40fSJerome Brunet mux { 6098c0cf40fSJerome Brunet groups = "spdif_in_a1"; 6108c0cf40fSJerome Brunet function = "spdif_in"; 6111c5cc1c8SJerome Brunet bias-disable; 6128c0cf40fSJerome Brunet }; 6138c0cf40fSJerome Brunet }; 6148c0cf40fSJerome Brunet 6158c0cf40fSJerome Brunet spdif_in_a7_pins: spdif_in_a7 { 6168c0cf40fSJerome Brunet mux { 6178c0cf40fSJerome Brunet groups = "spdif_in_a7"; 6188c0cf40fSJerome Brunet function = "spdif_in"; 6191c5cc1c8SJerome Brunet bias-disable; 6208c0cf40fSJerome Brunet }; 6218c0cf40fSJerome Brunet }; 6228c0cf40fSJerome Brunet 6238c0cf40fSJerome Brunet spdif_in_a19_pins: spdif_in_a19 { 6248c0cf40fSJerome Brunet mux { 6258c0cf40fSJerome Brunet groups = "spdif_in_a19"; 6268c0cf40fSJerome Brunet function = "spdif_in"; 6271c5cc1c8SJerome Brunet bias-disable; 6288c0cf40fSJerome Brunet }; 6298c0cf40fSJerome Brunet }; 6308c0cf40fSJerome Brunet 6318c0cf40fSJerome Brunet spdif_in_a20_pins: spdif_in_a20 { 6328c0cf40fSJerome Brunet mux { 6338c0cf40fSJerome Brunet groups = "spdif_in_a20"; 6348c0cf40fSJerome Brunet function = "spdif_in"; 6351c5cc1c8SJerome Brunet bias-disable; 6368c0cf40fSJerome Brunet }; 6378c0cf40fSJerome Brunet }; 6388c0cf40fSJerome Brunet 6398c0cf40fSJerome Brunet spdif_out_a1_pins: spdif_out_a1 { 6408c0cf40fSJerome Brunet mux { 6418c0cf40fSJerome Brunet groups = "spdif_out_a1"; 6428c0cf40fSJerome Brunet function = "spdif_out"; 6431c5cc1c8SJerome Brunet bias-disable; 6448c0cf40fSJerome Brunet }; 6458c0cf40fSJerome Brunet }; 6468c0cf40fSJerome Brunet 6478c0cf40fSJerome Brunet spdif_out_a11_pins: spdif_out_a11 { 6488c0cf40fSJerome Brunet mux { 6498c0cf40fSJerome Brunet groups = "spdif_out_a11"; 6508c0cf40fSJerome Brunet function = "spdif_out"; 6511c5cc1c8SJerome Brunet bias-disable; 6528c0cf40fSJerome Brunet }; 6538c0cf40fSJerome Brunet }; 6548c0cf40fSJerome Brunet 6558c0cf40fSJerome Brunet spdif_out_a19_pins: spdif_out_a19 { 6568c0cf40fSJerome Brunet mux { 6578c0cf40fSJerome Brunet groups = "spdif_out_a19"; 6588c0cf40fSJerome Brunet function = "spdif_out"; 6591c5cc1c8SJerome Brunet bias-disable; 6608c0cf40fSJerome Brunet }; 6618c0cf40fSJerome Brunet }; 6628c0cf40fSJerome Brunet 6638c0cf40fSJerome Brunet spdif_out_a20_pins: spdif_out_a20 { 6648c0cf40fSJerome Brunet mux { 6658c0cf40fSJerome Brunet groups = "spdif_out_a20"; 6668c0cf40fSJerome Brunet function = "spdif_out"; 6671c5cc1c8SJerome Brunet bias-disable; 6688c0cf40fSJerome Brunet }; 6698c0cf40fSJerome Brunet }; 6708c0cf40fSJerome Brunet 6718c0cf40fSJerome Brunet spdif_out_z_pins: spdif_out_z { 6728c0cf40fSJerome Brunet mux { 6738c0cf40fSJerome Brunet groups = "spdif_out_z"; 6748c0cf40fSJerome Brunet function = "spdif_out"; 6751c5cc1c8SJerome Brunet bias-disable; 6768c0cf40fSJerome Brunet }; 6778c0cf40fSJerome Brunet }; 6788c0cf40fSJerome Brunet 6798c0cf40fSJerome Brunet spi0_pins: spi0 { 6808c0cf40fSJerome Brunet mux { 6818c0cf40fSJerome Brunet groups = "spi0_miso", 6828c0cf40fSJerome Brunet "spi0_mosi", 6838c0cf40fSJerome Brunet "spi0_clk"; 6848c0cf40fSJerome Brunet function = "spi0"; 6851c5cc1c8SJerome Brunet bias-disable; 6868c0cf40fSJerome Brunet }; 6878c0cf40fSJerome Brunet }; 6888c0cf40fSJerome Brunet 6898c0cf40fSJerome Brunet spi0_ss0_pins: spi0_ss0 { 6908c0cf40fSJerome Brunet mux { 6918c0cf40fSJerome Brunet groups = "spi0_ss0"; 6928c0cf40fSJerome Brunet function = "spi0"; 6931c5cc1c8SJerome Brunet bias-disable; 6948c0cf40fSJerome Brunet }; 6958c0cf40fSJerome Brunet }; 6968c0cf40fSJerome Brunet 6978c0cf40fSJerome Brunet spi0_ss1_pins: spi0_ss1 { 6988c0cf40fSJerome Brunet mux { 6998c0cf40fSJerome Brunet groups = "spi0_ss1"; 7008c0cf40fSJerome Brunet function = "spi0"; 7011c5cc1c8SJerome Brunet bias-disable; 7028c0cf40fSJerome Brunet }; 7038c0cf40fSJerome Brunet }; 7048c0cf40fSJerome Brunet 7058c0cf40fSJerome Brunet spi0_ss2_pins: spi0_ss2 { 7068c0cf40fSJerome Brunet mux { 7078c0cf40fSJerome Brunet groups = "spi0_ss2"; 7088c0cf40fSJerome Brunet function = "spi0"; 7091c5cc1c8SJerome Brunet bias-disable; 7108c0cf40fSJerome Brunet }; 7118c0cf40fSJerome Brunet }; 7128c0cf40fSJerome Brunet 7138c0cf40fSJerome Brunet spi1_a_pins: spi1_a { 7148c0cf40fSJerome Brunet mux { 7158c0cf40fSJerome Brunet groups = "spi1_miso_a", 7168c0cf40fSJerome Brunet "spi1_mosi_a", 7178c0cf40fSJerome Brunet "spi1_clk_a"; 7188c0cf40fSJerome Brunet function = "spi1"; 7191c5cc1c8SJerome Brunet bias-disable; 7208c0cf40fSJerome Brunet }; 7218c0cf40fSJerome Brunet }; 7228c0cf40fSJerome Brunet 7238c0cf40fSJerome Brunet spi1_ss0_a_pins: spi1_ss0_a { 7248c0cf40fSJerome Brunet mux { 7258c0cf40fSJerome Brunet groups = "spi1_ss0_a"; 7268c0cf40fSJerome Brunet function = "spi1"; 7271c5cc1c8SJerome Brunet bias-disable; 7288c0cf40fSJerome Brunet }; 7298c0cf40fSJerome Brunet }; 7308c0cf40fSJerome Brunet 7318c0cf40fSJerome Brunet spi1_ss1_pins: spi1_ss1 { 7328c0cf40fSJerome Brunet mux { 7338c0cf40fSJerome Brunet groups = "spi1_ss1"; 7348c0cf40fSJerome Brunet function = "spi1"; 7351c5cc1c8SJerome Brunet bias-disable; 7368c0cf40fSJerome Brunet }; 7378c0cf40fSJerome Brunet }; 7388c0cf40fSJerome Brunet 7398c0cf40fSJerome Brunet spi1_x_pins: spi1_x { 7408c0cf40fSJerome Brunet mux { 7418c0cf40fSJerome Brunet groups = "spi1_miso_x", 7428c0cf40fSJerome Brunet "spi1_mosi_x", 7438c0cf40fSJerome Brunet "spi1_clk_x"; 7448c0cf40fSJerome Brunet function = "spi1"; 7451c5cc1c8SJerome Brunet bias-disable; 7468c0cf40fSJerome Brunet }; 7478c0cf40fSJerome Brunet }; 7488c0cf40fSJerome Brunet 7498c0cf40fSJerome Brunet spi1_ss0_x_pins: spi1_ss0_x { 7508c0cf40fSJerome Brunet mux { 7518c0cf40fSJerome Brunet groups = "spi1_ss0_x"; 7528c0cf40fSJerome Brunet function = "spi1"; 7531c5cc1c8SJerome Brunet bias-disable; 7548c0cf40fSJerome Brunet }; 7558c0cf40fSJerome Brunet }; 7568c0cf40fSJerome Brunet 7578c0cf40fSJerome Brunet tdma_din0_pins: tdma_din0 { 7588c0cf40fSJerome Brunet mux { 7598c0cf40fSJerome Brunet groups = "tdma_din0"; 7608c0cf40fSJerome Brunet function = "tdma"; 7611c5cc1c8SJerome Brunet bias-disable; 7628c0cf40fSJerome Brunet }; 7638c0cf40fSJerome Brunet }; 7648c0cf40fSJerome Brunet 7658c0cf40fSJerome Brunet tdma_dout0_x14_pins: tdma_dout0_x14 { 7668c0cf40fSJerome Brunet mux { 7678c0cf40fSJerome Brunet groups = "tdma_dout0_x14"; 7688c0cf40fSJerome Brunet function = "tdma"; 7691c5cc1c8SJerome Brunet bias-disable; 7708c0cf40fSJerome Brunet }; 7718c0cf40fSJerome Brunet }; 7728c0cf40fSJerome Brunet 7738c0cf40fSJerome Brunet tdma_dout0_x15_pins: tdma_dout0_x15 { 7748c0cf40fSJerome Brunet mux { 7758c0cf40fSJerome Brunet groups = "tdma_dout0_x15"; 7768c0cf40fSJerome Brunet function = "tdma"; 7771c5cc1c8SJerome Brunet bias-disable; 7788c0cf40fSJerome Brunet }; 7798c0cf40fSJerome Brunet }; 7808c0cf40fSJerome Brunet 7818c0cf40fSJerome Brunet tdma_dout1_pins: tdma_dout1 { 7828c0cf40fSJerome Brunet mux { 7838c0cf40fSJerome Brunet groups = "tdma_dout1"; 7848c0cf40fSJerome Brunet function = "tdma"; 7851c5cc1c8SJerome Brunet bias-disable; 7868c0cf40fSJerome Brunet }; 7878c0cf40fSJerome Brunet }; 7888c0cf40fSJerome Brunet 7898c0cf40fSJerome Brunet tdma_din1_pins: tdma_din1 { 7908c0cf40fSJerome Brunet mux { 7918c0cf40fSJerome Brunet groups = "tdma_din1"; 7928c0cf40fSJerome Brunet function = "tdma"; 7931c5cc1c8SJerome Brunet bias-disable; 7948c0cf40fSJerome Brunet }; 7958c0cf40fSJerome Brunet }; 7968c0cf40fSJerome Brunet 7978c0cf40fSJerome Brunet tdma_fs_pins: tdma_fs { 7988c0cf40fSJerome Brunet mux { 7998c0cf40fSJerome Brunet groups = "tdma_fs"; 8008c0cf40fSJerome Brunet function = "tdma"; 8011c5cc1c8SJerome Brunet bias-disable; 8028c0cf40fSJerome Brunet }; 8038c0cf40fSJerome Brunet }; 8048c0cf40fSJerome Brunet 8058c0cf40fSJerome Brunet tdma_fs_slv_pins: tdma_fs_slv { 8068c0cf40fSJerome Brunet mux { 8078c0cf40fSJerome Brunet groups = "tdma_fs_slv"; 8088c0cf40fSJerome Brunet function = "tdma"; 8091c5cc1c8SJerome Brunet bias-disable; 8108c0cf40fSJerome Brunet }; 8118c0cf40fSJerome Brunet }; 8128c0cf40fSJerome Brunet 8138c0cf40fSJerome Brunet tdma_sclk_pins: tdma_sclk { 8148c0cf40fSJerome Brunet mux { 8158c0cf40fSJerome Brunet groups = "tdma_sclk"; 8168c0cf40fSJerome Brunet function = "tdma"; 8171c5cc1c8SJerome Brunet bias-disable; 8188c0cf40fSJerome Brunet }; 8198c0cf40fSJerome Brunet }; 8208c0cf40fSJerome Brunet 8218c0cf40fSJerome Brunet tdma_sclk_slv_pins: tdma_sclk_slv { 8228c0cf40fSJerome Brunet mux { 8238c0cf40fSJerome Brunet groups = "tdma_sclk_slv"; 8248c0cf40fSJerome Brunet function = "tdma"; 8251c5cc1c8SJerome Brunet bias-disable; 8268c0cf40fSJerome Brunet }; 8278c0cf40fSJerome Brunet }; 8288c0cf40fSJerome Brunet 8298c0cf40fSJerome Brunet tdmb_din0_pins: tdmb_din0 { 8308c0cf40fSJerome Brunet mux { 8318c0cf40fSJerome Brunet groups = "tdmb_din0"; 8328c0cf40fSJerome Brunet function = "tdmb"; 8331c5cc1c8SJerome Brunet bias-disable; 8348c0cf40fSJerome Brunet }; 8358c0cf40fSJerome Brunet }; 8368c0cf40fSJerome Brunet 8378c0cf40fSJerome Brunet tdmb_din1_pins: tdmb_din1 { 8388c0cf40fSJerome Brunet mux { 8398c0cf40fSJerome Brunet groups = "tdmb_din1"; 8408c0cf40fSJerome Brunet function = "tdmb"; 8411c5cc1c8SJerome Brunet bias-disable; 8428c0cf40fSJerome Brunet }; 8438c0cf40fSJerome Brunet }; 8448c0cf40fSJerome Brunet 8458c0cf40fSJerome Brunet tdmb_din2_pins: tdmb_din2 { 8468c0cf40fSJerome Brunet mux { 8478c0cf40fSJerome Brunet groups = "tdmb_din2"; 8488c0cf40fSJerome Brunet function = "tdmb"; 8491c5cc1c8SJerome Brunet bias-disable; 8508c0cf40fSJerome Brunet }; 8518c0cf40fSJerome Brunet }; 8528c0cf40fSJerome Brunet 8538c0cf40fSJerome Brunet tdmb_din3_pins: tdmb_din3 { 8548c0cf40fSJerome Brunet mux { 8558c0cf40fSJerome Brunet groups = "tdmb_din3"; 8568c0cf40fSJerome Brunet function = "tdmb"; 8571c5cc1c8SJerome Brunet bias-disable; 8588c0cf40fSJerome Brunet }; 8598c0cf40fSJerome Brunet }; 8608c0cf40fSJerome Brunet 8618c0cf40fSJerome Brunet tdmb_dout0_pins: tdmb_dout0 { 8628c0cf40fSJerome Brunet mux { 8638c0cf40fSJerome Brunet groups = "tdmb_dout0"; 8648c0cf40fSJerome Brunet function = "tdmb"; 8651c5cc1c8SJerome Brunet bias-disable; 8668c0cf40fSJerome Brunet }; 8678c0cf40fSJerome Brunet }; 8688c0cf40fSJerome Brunet 8698c0cf40fSJerome Brunet tdmb_dout1_pins: tdmb_dout1 { 8708c0cf40fSJerome Brunet mux { 8718c0cf40fSJerome Brunet groups = "tdmb_dout1"; 8728c0cf40fSJerome Brunet function = "tdmb"; 8731c5cc1c8SJerome Brunet bias-disable; 8748c0cf40fSJerome Brunet }; 8758c0cf40fSJerome Brunet }; 8768c0cf40fSJerome Brunet 8778c0cf40fSJerome Brunet tdmb_dout2_pins: tdmb_dout2 { 8788c0cf40fSJerome Brunet mux { 8798c0cf40fSJerome Brunet groups = "tdmb_dout2"; 8808c0cf40fSJerome Brunet function = "tdmb"; 8811c5cc1c8SJerome Brunet bias-disable; 8828c0cf40fSJerome Brunet }; 8838c0cf40fSJerome Brunet }; 8848c0cf40fSJerome Brunet 8858c0cf40fSJerome Brunet tdmb_dout3_pins: tdmb_dout3 { 8868c0cf40fSJerome Brunet mux { 8878c0cf40fSJerome Brunet groups = "tdmb_dout3"; 8888c0cf40fSJerome Brunet function = "tdmb"; 8891c5cc1c8SJerome Brunet bias-disable; 8908c0cf40fSJerome Brunet }; 8918c0cf40fSJerome Brunet }; 8928c0cf40fSJerome Brunet 8938c0cf40fSJerome Brunet tdmb_fs_pins: tdmb_fs { 8948c0cf40fSJerome Brunet mux { 8958c0cf40fSJerome Brunet groups = "tdmb_fs"; 8968c0cf40fSJerome Brunet function = "tdmb"; 8971c5cc1c8SJerome Brunet bias-disable; 8988c0cf40fSJerome Brunet }; 8998c0cf40fSJerome Brunet }; 9008c0cf40fSJerome Brunet 9018c0cf40fSJerome Brunet tdmb_fs_slv_pins: tdmb_fs_slv { 9028c0cf40fSJerome Brunet mux { 9038c0cf40fSJerome Brunet groups = "tdmb_fs_slv"; 9048c0cf40fSJerome Brunet function = "tdmb"; 9051c5cc1c8SJerome Brunet bias-disable; 9068c0cf40fSJerome Brunet }; 9078c0cf40fSJerome Brunet }; 9088c0cf40fSJerome Brunet 9098c0cf40fSJerome Brunet tdmb_sclk_pins: tdmb_sclk { 9108c0cf40fSJerome Brunet mux { 9118c0cf40fSJerome Brunet groups = "tdmb_sclk"; 9128c0cf40fSJerome Brunet function = "tdmb"; 9131c5cc1c8SJerome Brunet bias-disable; 9148c0cf40fSJerome Brunet }; 9158c0cf40fSJerome Brunet }; 9168c0cf40fSJerome Brunet 9178c0cf40fSJerome Brunet tdmb_sclk_slv_pins: tdmb_sclk_slv { 9188c0cf40fSJerome Brunet mux { 9198c0cf40fSJerome Brunet groups = "tdmb_sclk_slv"; 9208c0cf40fSJerome Brunet function = "tdmb"; 9211c5cc1c8SJerome Brunet bias-disable; 9228c0cf40fSJerome Brunet }; 9238c0cf40fSJerome Brunet }; 9248c0cf40fSJerome Brunet 9258c0cf40fSJerome Brunet tdmc_fs_pins: tdmc_fs { 9268c0cf40fSJerome Brunet mux { 9278c0cf40fSJerome Brunet groups = "tdmc_fs"; 9288c0cf40fSJerome Brunet function = "tdmc"; 9291c5cc1c8SJerome Brunet bias-disable; 9308c0cf40fSJerome Brunet }; 9318c0cf40fSJerome Brunet }; 9328c0cf40fSJerome Brunet 9338c0cf40fSJerome Brunet tdmc_fs_slv_pins: tdmc_fs_slv { 9348c0cf40fSJerome Brunet mux { 9358c0cf40fSJerome Brunet groups = "tdmc_fs_slv"; 9368c0cf40fSJerome Brunet function = "tdmc"; 9371c5cc1c8SJerome Brunet bias-disable; 9388c0cf40fSJerome Brunet }; 9398c0cf40fSJerome Brunet }; 9408c0cf40fSJerome Brunet 9418c0cf40fSJerome Brunet tdmc_sclk_pins: tdmc_sclk { 9428c0cf40fSJerome Brunet mux { 9438c0cf40fSJerome Brunet groups = "tdmc_sclk"; 9448c0cf40fSJerome Brunet function = "tdmc"; 9451c5cc1c8SJerome Brunet bias-disable; 9468c0cf40fSJerome Brunet }; 9478c0cf40fSJerome Brunet }; 9488c0cf40fSJerome Brunet 9498c0cf40fSJerome Brunet tdmc_sclk_slv_pins: tdmc_sclk_slv { 9508c0cf40fSJerome Brunet mux { 9518c0cf40fSJerome Brunet groups = "tdmc_sclk_slv"; 9528c0cf40fSJerome Brunet function = "tdmc"; 9531c5cc1c8SJerome Brunet bias-disable; 9548c0cf40fSJerome Brunet }; 9558c0cf40fSJerome Brunet }; 9568c0cf40fSJerome Brunet 9578c0cf40fSJerome Brunet tdmc_din0_pins: tdmc_din0 { 9588c0cf40fSJerome Brunet mux { 9598c0cf40fSJerome Brunet groups = "tdmc_din0"; 9608c0cf40fSJerome Brunet function = "tdmc"; 9611c5cc1c8SJerome Brunet bias-disable; 9628c0cf40fSJerome Brunet }; 9638c0cf40fSJerome Brunet }; 9648c0cf40fSJerome Brunet 9658c0cf40fSJerome Brunet tdmc_din1_pins: tdmc_din1 { 9668c0cf40fSJerome Brunet mux { 9678c0cf40fSJerome Brunet groups = "tdmc_din1"; 9688c0cf40fSJerome Brunet function = "tdmc"; 9691c5cc1c8SJerome Brunet bias-disable; 9708c0cf40fSJerome Brunet }; 9718c0cf40fSJerome Brunet }; 9728c0cf40fSJerome Brunet 9738c0cf40fSJerome Brunet tdmc_din2_pins: tdmc_din2 { 9748c0cf40fSJerome Brunet mux { 9758c0cf40fSJerome Brunet groups = "tdmc_din2"; 9768c0cf40fSJerome Brunet function = "tdmc"; 9771c5cc1c8SJerome Brunet bias-disable; 9788c0cf40fSJerome Brunet }; 9798c0cf40fSJerome Brunet }; 9808c0cf40fSJerome Brunet 9818c0cf40fSJerome Brunet tdmc_din3_pins: tdmc_din3 { 9828c0cf40fSJerome Brunet mux { 9838c0cf40fSJerome Brunet groups = "tdmc_din3"; 9848c0cf40fSJerome Brunet function = "tdmc"; 9851c5cc1c8SJerome Brunet bias-disable; 9868c0cf40fSJerome Brunet }; 9878c0cf40fSJerome Brunet }; 9888c0cf40fSJerome Brunet 9898c0cf40fSJerome Brunet tdmc_dout0_pins: tdmc_dout0 { 9908c0cf40fSJerome Brunet mux { 9918c0cf40fSJerome Brunet groups = "tdmc_dout0"; 9928c0cf40fSJerome Brunet function = "tdmc"; 9931c5cc1c8SJerome Brunet bias-disable; 9948c0cf40fSJerome Brunet }; 9958c0cf40fSJerome Brunet }; 9968c0cf40fSJerome Brunet 9978c0cf40fSJerome Brunet tdmc_dout1_pins: tdmc_dout1 { 9988c0cf40fSJerome Brunet mux { 9998c0cf40fSJerome Brunet groups = "tdmc_dout1"; 10008c0cf40fSJerome Brunet function = "tdmc"; 10011c5cc1c8SJerome Brunet bias-disable; 10028c0cf40fSJerome Brunet }; 10038c0cf40fSJerome Brunet }; 10048c0cf40fSJerome Brunet 10058c0cf40fSJerome Brunet tdmc_dout2_pins: tdmc_dout2 { 10068c0cf40fSJerome Brunet mux { 10078c0cf40fSJerome Brunet groups = "tdmc_dout2"; 10088c0cf40fSJerome Brunet function = "tdmc"; 10091c5cc1c8SJerome Brunet bias-disable; 10108c0cf40fSJerome Brunet }; 10118c0cf40fSJerome Brunet }; 10128c0cf40fSJerome Brunet 10138c0cf40fSJerome Brunet tdmc_dout3_pins: tdmc_dout3 { 10148c0cf40fSJerome Brunet mux { 10158c0cf40fSJerome Brunet groups = "tdmc_dout3"; 10168c0cf40fSJerome Brunet function = "tdmc"; 10171c5cc1c8SJerome Brunet bias-disable; 10188c0cf40fSJerome Brunet }; 10198c0cf40fSJerome Brunet }; 10208c0cf40fSJerome Brunet 10218c0cf40fSJerome Brunet uart_a_pins: uart_a { 10228c0cf40fSJerome Brunet mux { 10238c0cf40fSJerome Brunet groups = "uart_tx_a", 10248c0cf40fSJerome Brunet "uart_rx_a"; 10258c0cf40fSJerome Brunet function = "uart_a"; 10261c5cc1c8SJerome Brunet bias-disable; 10278c0cf40fSJerome Brunet }; 10288c0cf40fSJerome Brunet }; 10298c0cf40fSJerome Brunet 10308c0cf40fSJerome Brunet uart_a_cts_rts_pins: uart_a_cts_rts { 10318c0cf40fSJerome Brunet mux { 10328c0cf40fSJerome Brunet groups = "uart_cts_a", 10338c0cf40fSJerome Brunet "uart_rts_a"; 10348c0cf40fSJerome Brunet function = "uart_a"; 10351c5cc1c8SJerome Brunet bias-disable; 10368c0cf40fSJerome Brunet }; 10378c0cf40fSJerome Brunet }; 10388c0cf40fSJerome Brunet 10398c0cf40fSJerome Brunet uart_b_x_pins: uart_b_x { 10408c0cf40fSJerome Brunet mux { 10418c0cf40fSJerome Brunet groups = "uart_tx_b_x", 10428c0cf40fSJerome Brunet "uart_rx_b_x"; 10438c0cf40fSJerome Brunet function = "uart_b"; 10441c5cc1c8SJerome Brunet bias-disable; 10458c0cf40fSJerome Brunet }; 10468c0cf40fSJerome Brunet }; 10478c0cf40fSJerome Brunet 10488c0cf40fSJerome Brunet uart_b_x_cts_rts_pins: uart_b_x_cts_rts { 10498c0cf40fSJerome Brunet mux { 10508c0cf40fSJerome Brunet groups = "uart_cts_b_x", 10518c0cf40fSJerome Brunet "uart_rts_b_x"; 10528c0cf40fSJerome Brunet function = "uart_b"; 10531c5cc1c8SJerome Brunet bias-disable; 10548c0cf40fSJerome Brunet }; 10558c0cf40fSJerome Brunet }; 10568c0cf40fSJerome Brunet 10578c0cf40fSJerome Brunet uart_b_z_pins: uart_b_z { 10588c0cf40fSJerome Brunet mux { 10598c0cf40fSJerome Brunet groups = "uart_tx_b_z", 10608c0cf40fSJerome Brunet "uart_rx_b_z"; 10618c0cf40fSJerome Brunet function = "uart_b"; 10621c5cc1c8SJerome Brunet bias-disable; 10638c0cf40fSJerome Brunet }; 10648c0cf40fSJerome Brunet }; 10658c0cf40fSJerome Brunet 10668c0cf40fSJerome Brunet uart_b_z_cts_rts_pins: uart_b_z_cts_rts { 10678c0cf40fSJerome Brunet mux { 10688c0cf40fSJerome Brunet groups = "uart_cts_b_z", 10698c0cf40fSJerome Brunet "uart_rts_b_z"; 10708c0cf40fSJerome Brunet function = "uart_b"; 10711c5cc1c8SJerome Brunet bias-disable; 10728c0cf40fSJerome Brunet }; 10738c0cf40fSJerome Brunet }; 10748c0cf40fSJerome Brunet 10758c0cf40fSJerome Brunet uart_ao_b_z_pins: uart_ao_b_z { 10768c0cf40fSJerome Brunet mux { 10778c0cf40fSJerome Brunet groups = "uart_ao_tx_b_z", 10788c0cf40fSJerome Brunet "uart_ao_rx_b_z"; 10798c0cf40fSJerome Brunet function = "uart_ao_b_z"; 10801c5cc1c8SJerome Brunet bias-disable; 10818c0cf40fSJerome Brunet }; 10828c0cf40fSJerome Brunet }; 10838c0cf40fSJerome Brunet 10848c0cf40fSJerome Brunet uart_ao_b_z_cts_rts_pins: uart_ao_b_z_cts_rts { 10858c0cf40fSJerome Brunet mux { 10868c0cf40fSJerome Brunet groups = "uart_ao_cts_b_z", 10878c0cf40fSJerome Brunet "uart_ao_rts_b_z"; 10888c0cf40fSJerome Brunet function = "uart_ao_b_z"; 10891c5cc1c8SJerome Brunet bias-disable; 10908c0cf40fSJerome Brunet }; 10918c0cf40fSJerome Brunet }; 10928c0cf40fSJerome Brunet }; 10938c0cf40fSJerome Brunet }; 10948c0cf40fSJerome Brunet 10958c0cf40fSJerome Brunet hiubus: bus@ff63c000 { 10968c0cf40fSJerome Brunet compatible = "simple-bus"; 10978c0cf40fSJerome Brunet reg = <0x0 0xff63c000 0x0 0x1c00>; 10988c0cf40fSJerome Brunet #address-cells = <2>; 10998c0cf40fSJerome Brunet #size-cells = <2>; 11008c0cf40fSJerome Brunet ranges = <0x0 0x0 0x0 0xff63c000 0x0 0x1c00>; 11018c0cf40fSJerome Brunet 11028c0cf40fSJerome Brunet sysctrl: system-controller@0 { 11038c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-hhi-sysctrl", 1104445f2bdaSNeil Armstrong "simple-mfd", "syscon"; 11058c0cf40fSJerome Brunet reg = <0 0 0 0x400>; 11068c0cf40fSJerome Brunet 11078c0cf40fSJerome Brunet clkc: clock-controller { 11088c0cf40fSJerome Brunet compatible = "amlogic,axg-clkc"; 11098c0cf40fSJerome Brunet #clock-cells = <1>; 111016361ff2SJerome Brunet clocks = <&xtal>; 111116361ff2SJerome Brunet clock-names = "xtal"; 11128c0cf40fSJerome Brunet }; 11138c0cf40fSJerome Brunet }; 11148c0cf40fSJerome Brunet }; 11158c0cf40fSJerome Brunet 11169fdff382SJerome Brunet mailbox: mailbox@ff63c404 { 11178c0cf40fSJerome Brunet compatible = "amlogic,meson-gx-mhu", "amlogic,meson-gxbb-mhu"; 11189fdff382SJerome Brunet reg = <0 0xff63c404 0 0x4c>; 11198c0cf40fSJerome Brunet interrupts = <GIC_SPI 208 IRQ_TYPE_EDGE_RISING>, 11208c0cf40fSJerome Brunet <GIC_SPI 209 IRQ_TYPE_EDGE_RISING>, 11218c0cf40fSJerome Brunet <GIC_SPI 210 IRQ_TYPE_EDGE_RISING>; 11228c0cf40fSJerome Brunet #mbox-cells = <1>; 1123221cf34bSNan Li }; 1124221cf34bSNan Li 11258909e722SJerome Brunet audio: bus@ff642000 { 11268909e722SJerome Brunet compatible = "simple-bus"; 11278909e722SJerome Brunet reg = <0x0 0xff642000 0x0 0x2000>; 11288909e722SJerome Brunet #address-cells = <2>; 11298909e722SJerome Brunet #size-cells = <2>; 11308909e722SJerome Brunet ranges = <0x0 0x0 0x0 0xff642000 0x0 0x2000>; 11318909e722SJerome Brunet 11328909e722SJerome Brunet clkc_audio: clock-controller@0 { 11338909e722SJerome Brunet compatible = "amlogic,axg-audio-clkc"; 11348909e722SJerome Brunet reg = <0x0 0x0 0x0 0xb4>; 11358909e722SJerome Brunet #clock-cells = <1>; 11368909e722SJerome Brunet 11378909e722SJerome Brunet clocks = <&clkc CLKID_AUDIO>, 11388909e722SJerome Brunet <&clkc CLKID_MPLL0>, 11398909e722SJerome Brunet <&clkc CLKID_MPLL1>, 11408909e722SJerome Brunet <&clkc CLKID_MPLL2>, 11418909e722SJerome Brunet <&clkc CLKID_MPLL3>, 11428909e722SJerome Brunet <&clkc CLKID_HIFI_PLL>, 11438909e722SJerome Brunet <&clkc CLKID_FCLK_DIV3>, 11448909e722SJerome Brunet <&clkc CLKID_FCLK_DIV4>, 11458909e722SJerome Brunet <&clkc CLKID_GP0_PLL>; 11468909e722SJerome Brunet clock-names = "pclk", 11478909e722SJerome Brunet "mst_in0", 11488909e722SJerome Brunet "mst_in1", 11498909e722SJerome Brunet "mst_in2", 11508909e722SJerome Brunet "mst_in3", 11518909e722SJerome Brunet "mst_in4", 11528909e722SJerome Brunet "mst_in5", 11538909e722SJerome Brunet "mst_in6", 11548909e722SJerome Brunet "mst_in7"; 11558909e722SJerome Brunet 11568909e722SJerome Brunet resets = <&reset RESET_AUDIO>; 11578909e722SJerome Brunet }; 115866d58a8fSJerome Brunet 1159f2b8f6a9SJerome Brunet toddr_a: audio-controller@100 { 1160f2b8f6a9SJerome Brunet compatible = "amlogic,axg-toddr"; 1161f2b8f6a9SJerome Brunet reg = <0x0 0x100 0x0 0x1c>; 1162f2b8f6a9SJerome Brunet #sound-dai-cells = <0>; 1163f2b8f6a9SJerome Brunet sound-name-prefix = "TODDR_A"; 1164f2b8f6a9SJerome Brunet interrupts = <GIC_SPI 84 IRQ_TYPE_EDGE_RISING>; 1165f2b8f6a9SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TODDR_A>; 1166f2b8f6a9SJerome Brunet resets = <&arb AXG_ARB_TODDR_A>; 1167f2b8f6a9SJerome Brunet status = "disabled"; 1168f2b8f6a9SJerome Brunet }; 1169f2b8f6a9SJerome Brunet 1170f2b8f6a9SJerome Brunet toddr_b: audio-controller@140 { 1171f2b8f6a9SJerome Brunet compatible = "amlogic,axg-toddr"; 1172f2b8f6a9SJerome Brunet reg = <0x0 0x140 0x0 0x1c>; 1173f2b8f6a9SJerome Brunet #sound-dai-cells = <0>; 1174f2b8f6a9SJerome Brunet sound-name-prefix = "TODDR_B"; 1175f2b8f6a9SJerome Brunet interrupts = <GIC_SPI 85 IRQ_TYPE_EDGE_RISING>; 1176f2b8f6a9SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TODDR_B>; 1177f2b8f6a9SJerome Brunet resets = <&arb AXG_ARB_TODDR_B>; 1178f2b8f6a9SJerome Brunet status = "disabled"; 1179f2b8f6a9SJerome Brunet }; 1180f2b8f6a9SJerome Brunet 1181f2b8f6a9SJerome Brunet toddr_c: audio-controller@180 { 1182f2b8f6a9SJerome Brunet compatible = "amlogic,axg-toddr"; 1183f2b8f6a9SJerome Brunet reg = <0x0 0x180 0x0 0x1c>; 1184f2b8f6a9SJerome Brunet #sound-dai-cells = <0>; 1185f2b8f6a9SJerome Brunet sound-name-prefix = "TODDR_C"; 1186f2b8f6a9SJerome Brunet interrupts = <GIC_SPI 86 IRQ_TYPE_EDGE_RISING>; 1187f2b8f6a9SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TODDR_C>; 1188f2b8f6a9SJerome Brunet resets = <&arb AXG_ARB_TODDR_C>; 1189f2b8f6a9SJerome Brunet status = "disabled"; 1190f2b8f6a9SJerome Brunet }; 1191f2b8f6a9SJerome Brunet 1192f2b8f6a9SJerome Brunet frddr_a: audio-controller@1c0 { 1193f2b8f6a9SJerome Brunet compatible = "amlogic,axg-frddr"; 1194f2b8f6a9SJerome Brunet reg = <0x0 0x1c0 0x0 0x1c>; 1195f2b8f6a9SJerome Brunet #sound-dai-cells = <0>; 1196f2b8f6a9SJerome Brunet sound-name-prefix = "FRDDR_A"; 1197f2b8f6a9SJerome Brunet interrupts = <GIC_SPI 88 IRQ_TYPE_EDGE_RISING>; 1198f2b8f6a9SJerome Brunet clocks = <&clkc_audio AUD_CLKID_FRDDR_A>; 1199f2b8f6a9SJerome Brunet resets = <&arb AXG_ARB_FRDDR_A>; 1200f2b8f6a9SJerome Brunet status = "disabled"; 1201f2b8f6a9SJerome Brunet }; 1202f2b8f6a9SJerome Brunet 1203f2b8f6a9SJerome Brunet frddr_b: audio-controller@200 { 1204f2b8f6a9SJerome Brunet compatible = "amlogic,axg-frddr"; 1205f2b8f6a9SJerome Brunet reg = <0x0 0x200 0x0 0x1c>; 1206f2b8f6a9SJerome Brunet #sound-dai-cells = <0>; 1207f2b8f6a9SJerome Brunet sound-name-prefix = "FRDDR_B"; 1208f2b8f6a9SJerome Brunet interrupts = <GIC_SPI 89 IRQ_TYPE_EDGE_RISING>; 1209f2b8f6a9SJerome Brunet clocks = <&clkc_audio AUD_CLKID_FRDDR_B>; 1210f2b8f6a9SJerome Brunet resets = <&arb AXG_ARB_FRDDR_B>; 1211f2b8f6a9SJerome Brunet status = "disabled"; 1212f2b8f6a9SJerome Brunet }; 1213f2b8f6a9SJerome Brunet 1214f2b8f6a9SJerome Brunet frddr_c: audio-controller@240 { 1215f2b8f6a9SJerome Brunet compatible = "amlogic,axg-frddr"; 1216f2b8f6a9SJerome Brunet reg = <0x0 0x240 0x0 0x1c>; 1217f2b8f6a9SJerome Brunet #sound-dai-cells = <0>; 1218f2b8f6a9SJerome Brunet sound-name-prefix = "FRDDR_C"; 1219f2b8f6a9SJerome Brunet interrupts = <GIC_SPI 90 IRQ_TYPE_EDGE_RISING>; 1220f2b8f6a9SJerome Brunet clocks = <&clkc_audio AUD_CLKID_FRDDR_C>; 1221f2b8f6a9SJerome Brunet resets = <&arb AXG_ARB_FRDDR_C>; 1222f2b8f6a9SJerome Brunet status = "disabled"; 1223f2b8f6a9SJerome Brunet }; 1224f2b8f6a9SJerome Brunet 122566d58a8fSJerome Brunet arb: reset-controller@280 { 122666d58a8fSJerome Brunet compatible = "amlogic,meson-axg-audio-arb"; 122766d58a8fSJerome Brunet reg = <0x0 0x280 0x0 0x4>; 122866d58a8fSJerome Brunet #reset-cells = <1>; 122966d58a8fSJerome Brunet clocks = <&clkc_audio AUD_CLKID_DDR_ARB>; 123066d58a8fSJerome Brunet }; 1231f08c52deSJerome Brunet 1232bf8e4790SJerome Brunet tdmin_a: audio-controller@300 { 1233bf8e4790SJerome Brunet compatible = "amlogic,axg-tdmin"; 1234bf8e4790SJerome Brunet reg = <0x0 0x300 0x0 0x40>; 1235bf8e4790SJerome Brunet sound-name-prefix = "TDMIN_A"; 1236bf8e4790SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TDMIN_A>, 1237bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_A_SCLK>, 1238bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_A_SCLK_SEL>, 1239bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_A_LRCLK>, 1240bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_A_LRCLK>; 1241bf8e4790SJerome Brunet clock-names = "pclk", "sclk", "sclk_sel", 1242bf8e4790SJerome Brunet "lrclk", "lrclk_sel"; 1243bf8e4790SJerome Brunet status = "disabled"; 1244bf8e4790SJerome Brunet }; 1245bf8e4790SJerome Brunet 1246bf8e4790SJerome Brunet tdmin_b: audio-controller@340 { 1247bf8e4790SJerome Brunet compatible = "amlogic,axg-tdmin"; 1248bf8e4790SJerome Brunet reg = <0x0 0x340 0x0 0x40>; 1249bf8e4790SJerome Brunet sound-name-prefix = "TDMIN_B"; 1250bf8e4790SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TDMIN_B>, 1251bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_B_SCLK>, 1252bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_B_SCLK_SEL>, 1253bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_B_LRCLK>, 1254bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_B_LRCLK>; 1255bf8e4790SJerome Brunet clock-names = "pclk", "sclk", "sclk_sel", 1256bf8e4790SJerome Brunet "lrclk", "lrclk_sel"; 1257bf8e4790SJerome Brunet status = "disabled"; 1258bf8e4790SJerome Brunet }; 1259bf8e4790SJerome Brunet 1260bf8e4790SJerome Brunet tdmin_c: audio-controller@380 { 1261bf8e4790SJerome Brunet compatible = "amlogic,axg-tdmin"; 1262bf8e4790SJerome Brunet reg = <0x0 0x380 0x0 0x40>; 1263bf8e4790SJerome Brunet sound-name-prefix = "TDMIN_C"; 1264bf8e4790SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TDMIN_C>, 1265bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_C_SCLK>, 1266bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_C_SCLK_SEL>, 1267bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_C_LRCLK>, 1268bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_C_LRCLK>; 1269bf8e4790SJerome Brunet clock-names = "pclk", "sclk", "sclk_sel", 1270bf8e4790SJerome Brunet "lrclk", "lrclk_sel"; 1271bf8e4790SJerome Brunet status = "disabled"; 1272bf8e4790SJerome Brunet }; 1273bf8e4790SJerome Brunet 1274bf8e4790SJerome Brunet tdmin_lb: audio-controller@3c0 { 1275bf8e4790SJerome Brunet compatible = "amlogic,axg-tdmin"; 1276bf8e4790SJerome Brunet reg = <0x0 0x3c0 0x0 0x40>; 1277bf8e4790SJerome Brunet sound-name-prefix = "TDMIN_LB"; 1278bf8e4790SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TDMIN_LB>, 1279bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_LB_SCLK>, 1280bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_LB_SCLK_SEL>, 1281bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_LB_LRCLK>, 1282bf8e4790SJerome Brunet <&clkc_audio AUD_CLKID_TDMIN_LB_LRCLK>; 1283bf8e4790SJerome Brunet clock-names = "pclk", "sclk", "sclk_sel", 1284bf8e4790SJerome Brunet "lrclk", "lrclk_sel"; 1285bf8e4790SJerome Brunet status = "disabled"; 1286bf8e4790SJerome Brunet }; 1287bf8e4790SJerome Brunet 12885e6a18acSJerome Brunet spdifin: audio-controller@400 { 12895e6a18acSJerome Brunet compatible = "amlogic,axg-spdifin"; 12905e6a18acSJerome Brunet reg = <0x0 0x400 0x0 0x30>; 12915e6a18acSJerome Brunet #sound-dai-cells = <0>; 12925e6a18acSJerome Brunet sound-name-prefix = "SPDIFIN"; 12935e6a18acSJerome Brunet interrupts = <GIC_SPI 87 IRQ_TYPE_EDGE_RISING>; 12945e6a18acSJerome Brunet clocks = <&clkc_audio AUD_CLKID_SPDIFIN>, 12955e6a18acSJerome Brunet <&clkc_audio AUD_CLKID_SPDIFIN_CLK>; 12965e6a18acSJerome Brunet clock-names = "pclk", "refclk"; 12975e6a18acSJerome Brunet status = "disabled"; 12985e6a18acSJerome Brunet }; 12995e6a18acSJerome Brunet 1300f08c52deSJerome Brunet spdifout: audio-controller@480 { 1301f08c52deSJerome Brunet compatible = "amlogic,axg-spdifout"; 1302f08c52deSJerome Brunet reg = <0x0 0x480 0x0 0x50>; 1303f08c52deSJerome Brunet #sound-dai-cells = <0>; 1304f08c52deSJerome Brunet sound-name-prefix = "SPDIFOUT"; 1305f08c52deSJerome Brunet clocks = <&clkc_audio AUD_CLKID_SPDIFOUT>, 1306f08c52deSJerome Brunet <&clkc_audio AUD_CLKID_SPDIFOUT_CLK>; 1307f08c52deSJerome Brunet clock-names = "pclk", "mclk"; 1308f08c52deSJerome Brunet status = "disabled"; 1309f08c52deSJerome Brunet }; 1310fd916739SJerome Brunet 1311fd916739SJerome Brunet tdmout_a: audio-controller@500 { 1312fd916739SJerome Brunet compatible = "amlogic,axg-tdmout"; 1313fd916739SJerome Brunet reg = <0x0 0x500 0x0 0x40>; 1314fd916739SJerome Brunet sound-name-prefix = "TDMOUT_A"; 1315fd916739SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TDMOUT_A>, 1316fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_A_SCLK>, 1317fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_A_SCLK_SEL>, 1318fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_A_LRCLK>, 1319fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_A_LRCLK>; 1320fd916739SJerome Brunet clock-names = "pclk", "sclk", "sclk_sel", 1321fd916739SJerome Brunet "lrclk", "lrclk_sel"; 1322fd916739SJerome Brunet status = "disabled"; 1323fd916739SJerome Brunet }; 1324fd916739SJerome Brunet 1325fd916739SJerome Brunet tdmout_b: audio-controller@540 { 1326fd916739SJerome Brunet compatible = "amlogic,axg-tdmout"; 1327fd916739SJerome Brunet reg = <0x0 0x540 0x0 0x40>; 1328fd916739SJerome Brunet sound-name-prefix = "TDMOUT_B"; 1329fd916739SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TDMOUT_B>, 1330fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_B_SCLK>, 1331fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_B_SCLK_SEL>, 1332fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_B_LRCLK>, 1333fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_B_LRCLK>; 1334fd916739SJerome Brunet clock-names = "pclk", "sclk", "sclk_sel", 1335fd916739SJerome Brunet "lrclk", "lrclk_sel"; 1336fd916739SJerome Brunet status = "disabled"; 1337fd916739SJerome Brunet }; 1338fd916739SJerome Brunet 1339fd916739SJerome Brunet tdmout_c: audio-controller@580 { 1340fd916739SJerome Brunet compatible = "amlogic,axg-tdmout"; 1341fd916739SJerome Brunet reg = <0x0 0x580 0x0 0x40>; 1342fd916739SJerome Brunet sound-name-prefix = "TDMOUT_C"; 1343fd916739SJerome Brunet clocks = <&clkc_audio AUD_CLKID_TDMOUT_C>, 1344fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_C_SCLK>, 1345fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_C_SCLK_SEL>, 1346fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_C_LRCLK>, 1347fd916739SJerome Brunet <&clkc_audio AUD_CLKID_TDMOUT_C_LRCLK>; 1348fd916739SJerome Brunet clock-names = "pclk", "sclk", "sclk_sel", 1349fd916739SJerome Brunet "lrclk", "lrclk_sel"; 1350fd916739SJerome Brunet status = "disabled"; 1351fd916739SJerome Brunet }; 13528909e722SJerome Brunet }; 13538909e722SJerome Brunet 13540cb6c604SKevin Hilman aobus: bus@ff800000 { 13559d59b708SYixun Lan compatible = "simple-bus"; 13569d59b708SYixun Lan reg = <0x0 0xff800000 0x0 0x100000>; 13579d59b708SYixun Lan #address-cells = <2>; 13589d59b708SYixun Lan #size-cells = <2>; 13599d59b708SYixun Lan ranges = <0x0 0x0 0x0 0xff800000 0x0 0x100000>; 13609d59b708SYixun Lan 1361e03421ecSQiufang Dai sysctrl_AO: sys-ctrl@0 { 1362445f2bdaSNeil Armstrong compatible = "amlogic,meson-axg-ao-sysctrl", "simple-mfd", "syscon"; 1363e03421ecSQiufang Dai reg = <0x0 0x0 0x0 0x100>; 1364e03421ecSQiufang Dai 1365e03421ecSQiufang Dai clkc_AO: clock-controller { 1366e03421ecSQiufang Dai compatible = "amlogic,meson-axg-aoclkc"; 1367e03421ecSQiufang Dai #clock-cells = <1>; 1368e03421ecSQiufang Dai #reset-cells = <1>; 136916361ff2SJerome Brunet clocks = <&xtal>, <&clkc CLKID_CLK81>; 137016361ff2SJerome Brunet clock-names = "xtal", "mpeg-clk"; 1371e03421ecSQiufang Dai }; 1372e03421ecSQiufang Dai }; 1373e03421ecSQiufang Dai 1374de05ded6SXingyu Chen pinctrl_aobus: pinctrl@14 { 1375de05ded6SXingyu Chen compatible = "amlogic,meson-axg-aobus-pinctrl"; 1376de05ded6SXingyu Chen #address-cells = <2>; 1377de05ded6SXingyu Chen #size-cells = <2>; 1378de05ded6SXingyu Chen ranges; 1379de05ded6SXingyu Chen 1380de05ded6SXingyu Chen gpio_ao: bank@14 { 1381de05ded6SXingyu Chen reg = <0x0 0x00014 0x0 0x8>, 1382de05ded6SXingyu Chen <0x0 0x0002c 0x0 0x4>, 1383de05ded6SXingyu Chen <0x0 0x00024 0x0 0x8>; 1384de05ded6SXingyu Chen reg-names = "mux", "pull", "gpio"; 1385de05ded6SXingyu Chen gpio-controller; 1386de05ded6SXingyu Chen #gpio-cells = <2>; 1387de05ded6SXingyu Chen gpio-ranges = <&pinctrl_aobus 0 0 15>; 1388de05ded6SXingyu Chen }; 13897bd46a79SYixun Lan 1390c054b6c2SJerome Brunet i2c_ao_sck_4_pins: i2c_ao_sck_4 { 1391c054b6c2SJerome Brunet mux { 1392c054b6c2SJerome Brunet groups = "i2c_ao_sck_4"; 1393c054b6c2SJerome Brunet function = "i2c_ao"; 13941c5cc1c8SJerome Brunet bias-disable; 1395c054b6c2SJerome Brunet }; 1396c054b6c2SJerome Brunet }; 1397c054b6c2SJerome Brunet 1398c054b6c2SJerome Brunet i2c_ao_sck_8_pins: i2c_ao_sck_8 { 1399c054b6c2SJerome Brunet mux { 1400c054b6c2SJerome Brunet groups = "i2c_ao_sck_8"; 1401c054b6c2SJerome Brunet function = "i2c_ao"; 14021c5cc1c8SJerome Brunet bias-disable; 1403c054b6c2SJerome Brunet }; 1404c054b6c2SJerome Brunet }; 1405c054b6c2SJerome Brunet 1406c054b6c2SJerome Brunet i2c_ao_sck_10_pins: i2c_ao_sck_10 { 1407c054b6c2SJerome Brunet mux { 1408c054b6c2SJerome Brunet groups = "i2c_ao_sck_10"; 1409c054b6c2SJerome Brunet function = "i2c_ao"; 14101c5cc1c8SJerome Brunet bias-disable; 1411c054b6c2SJerome Brunet }; 1412c054b6c2SJerome Brunet }; 1413c054b6c2SJerome Brunet 1414c054b6c2SJerome Brunet i2c_ao_sda_5_pins: i2c_ao_sda_5 { 1415c054b6c2SJerome Brunet mux { 1416c054b6c2SJerome Brunet groups = "i2c_ao_sda_5"; 1417c054b6c2SJerome Brunet function = "i2c_ao"; 14181c5cc1c8SJerome Brunet bias-disable; 1419c054b6c2SJerome Brunet }; 1420c054b6c2SJerome Brunet }; 1421c054b6c2SJerome Brunet 1422c054b6c2SJerome Brunet i2c_ao_sda_9_pins: i2c_ao_sda_9 { 1423c054b6c2SJerome Brunet mux { 1424c054b6c2SJerome Brunet groups = "i2c_ao_sda_9"; 1425c054b6c2SJerome Brunet function = "i2c_ao"; 14261c5cc1c8SJerome Brunet bias-disable; 1427c054b6c2SJerome Brunet }; 1428c054b6c2SJerome Brunet }; 1429c054b6c2SJerome Brunet 1430c054b6c2SJerome Brunet i2c_ao_sda_11_pins: i2c_ao_sda_11 { 1431c054b6c2SJerome Brunet mux { 1432c054b6c2SJerome Brunet groups = "i2c_ao_sda_11"; 1433c054b6c2SJerome Brunet function = "i2c_ao"; 14341c5cc1c8SJerome Brunet bias-disable; 1435c054b6c2SJerome Brunet }; 1436c054b6c2SJerome Brunet }; 1437c054b6c2SJerome Brunet 14387bd46a79SYixun Lan remote_input_ao_pins: remote_input_ao { 14397bd46a79SYixun Lan mux { 14407bd46a79SYixun Lan groups = "remote_input_ao"; 14417bd46a79SYixun Lan function = "remote_input_ao"; 14421c5cc1c8SJerome Brunet bias-disable; 14437bd46a79SYixun Lan }; 14447bd46a79SYixun Lan }; 14454eae66a6SYixun Lan 14464eae66a6SYixun Lan uart_ao_a_pins: uart_ao_a { 14474eae66a6SYixun Lan mux { 14484eae66a6SYixun Lan groups = "uart_ao_tx_a", 14494eae66a6SYixun Lan "uart_ao_rx_a"; 14504eae66a6SYixun Lan function = "uart_ao_a"; 14511c5cc1c8SJerome Brunet bias-disable; 14524eae66a6SYixun Lan }; 14534eae66a6SYixun Lan }; 14544eae66a6SYixun Lan 14554eae66a6SYixun Lan uart_ao_a_cts_rts_pins: uart_ao_a_cts_rts { 14564eae66a6SYixun Lan mux { 14574eae66a6SYixun Lan groups = "uart_ao_cts_a", 14584eae66a6SYixun Lan "uart_ao_rts_a"; 14594eae66a6SYixun Lan function = "uart_ao_a"; 14601c5cc1c8SJerome Brunet bias-disable; 14614eae66a6SYixun Lan }; 14624eae66a6SYixun Lan }; 14634eae66a6SYixun Lan 14644eae66a6SYixun Lan uart_ao_b_pins: uart_ao_b { 14654eae66a6SYixun Lan mux { 14664eae66a6SYixun Lan groups = "uart_ao_tx_b", 14674eae66a6SYixun Lan "uart_ao_rx_b"; 14684eae66a6SYixun Lan function = "uart_ao_b"; 14691c5cc1c8SJerome Brunet bias-disable; 14704eae66a6SYixun Lan }; 14714eae66a6SYixun Lan }; 14724eae66a6SYixun Lan 14734eae66a6SYixun Lan uart_ao_b_cts_rts_pins: uart_ao_b_cts_rts { 14744eae66a6SYixun Lan mux { 14754eae66a6SYixun Lan groups = "uart_ao_cts_b", 14764eae66a6SYixun Lan "uart_ao_rts_b"; 14774eae66a6SYixun Lan function = "uart_ao_b"; 14781c5cc1c8SJerome Brunet bias-disable; 14794eae66a6SYixun Lan }; 14804eae66a6SYixun Lan }; 1481de05ded6SXingyu Chen }; 1482de05ded6SXingyu Chen 1483a04c18cbSJerome Brunet sec_AO: ao-secure@140 { 1484a04c18cbSJerome Brunet compatible = "amlogic,meson-gx-ao-secure", "syscon"; 1485a04c18cbSJerome Brunet reg = <0x0 0x140 0x0 0x140>; 1486a04c18cbSJerome Brunet amlogic,has-chip-id; 1487a04c18cbSJerome Brunet }; 1488a04c18cbSJerome Brunet 14894a81e5ddSJian Hu pwm_AO_cd: pwm@2000 { 1490b4ff05caSJerome Brunet compatible = "amlogic,meson-axg-ao-pwm"; 14914a81e5ddSJian Hu reg = <0x0 0x02000 0x0 0x20>; 14924a81e5ddSJian Hu #pwm-cells = <3>; 14934a81e5ddSJian Hu status = "disabled"; 14944a81e5ddSJian Hu }; 14954a81e5ddSJian Hu 14969d59b708SYixun Lan uart_AO: serial@3000 { 14979d59b708SYixun Lan compatible = "amlogic,meson-gx-uart", "amlogic,meson-ao-uart"; 14989d59b708SYixun Lan reg = <0x0 0x3000 0x0 0x18>; 14999d59b708SYixun Lan interrupts = <GIC_SPI 193 IRQ_TYPE_EDGE_RISING>; 15009adda353SYixun Lan clocks = <&xtal>, <&clkc_AO CLKID_AO_UART1>, <&xtal>; 15019d59b708SYixun Lan clock-names = "xtal", "pclk", "baud"; 15029d59b708SYixun Lan status = "disabled"; 15039d59b708SYixun Lan }; 15049d59b708SYixun Lan 15059d59b708SYixun Lan uart_AO_B: serial@4000 { 15069d59b708SYixun Lan compatible = "amlogic,meson-gx-uart", "amlogic,meson-ao-uart"; 15079d59b708SYixun Lan reg = <0x0 0x4000 0x0 0x18>; 15089d59b708SYixun Lan interrupts = <GIC_SPI 197 IRQ_TYPE_EDGE_RISING>; 15099adda353SYixun Lan clocks = <&xtal>, <&clkc_AO CLKID_AO_UART2>, <&xtal>; 15109d59b708SYixun Lan clock-names = "xtal", "pclk", "baud"; 15119d59b708SYixun Lan status = "disabled"; 15129d59b708SYixun Lan }; 15137bd46a79SYixun Lan 15148c0cf40fSJerome Brunet i2c_AO: i2c@5000 { 15158c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-i2c"; 15168c0cf40fSJerome Brunet reg = <0x0 0x05000 0x0 0x20>; 15178c0cf40fSJerome Brunet interrupts = <GIC_SPI 195 IRQ_TYPE_EDGE_RISING>; 15188c0cf40fSJerome Brunet clocks = <&clkc CLKID_AO_I2C>; 15198c0cf40fSJerome Brunet #address-cells = <1>; 15208c0cf40fSJerome Brunet #size-cells = <0>; 15218c0cf40fSJerome Brunet status = "disabled"; 15228c0cf40fSJerome Brunet }; 15238c0cf40fSJerome Brunet 15248c0cf40fSJerome Brunet pwm_AO_ab: pwm@7000 { 15258c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-ao-pwm"; 15268c0cf40fSJerome Brunet reg = <0x0 0x07000 0x0 0x20>; 15278c0cf40fSJerome Brunet #pwm-cells = <3>; 15288c0cf40fSJerome Brunet status = "disabled"; 15298c0cf40fSJerome Brunet }; 15308c0cf40fSJerome Brunet 15317bd46a79SYixun Lan ir: ir@8000 { 15327bd46a79SYixun Lan compatible = "amlogic,meson-gxbb-ir"; 15337bd46a79SYixun Lan reg = <0x0 0x8000 0x0 0x20>; 15347bd46a79SYixun Lan interrupts = <GIC_SPI 196 IRQ_TYPE_EDGE_RISING>; 15357bd46a79SYixun Lan status = "disabled"; 15367bd46a79SYixun Lan }; 1537a51b74eaSXingyu Chen 1538a51b74eaSXingyu Chen saradc: adc@9000 { 1539a51b74eaSXingyu Chen compatible = "amlogic,meson-axg-saradc", 1540a51b74eaSXingyu Chen "amlogic,meson-saradc"; 1541a51b74eaSXingyu Chen reg = <0x0 0x9000 0x0 0x38>; 1542a51b74eaSXingyu Chen #io-channel-cells = <1>; 1543a51b74eaSXingyu Chen interrupts = <GIC_SPI 73 IRQ_TYPE_EDGE_RISING>; 1544a51b74eaSXingyu Chen clocks = <&xtal>, 1545a51b74eaSXingyu Chen <&clkc_AO CLKID_AO_SAR_ADC>, 1546a51b74eaSXingyu Chen <&clkc_AO CLKID_AO_SAR_ADC_CLK>, 1547a51b74eaSXingyu Chen <&clkc_AO CLKID_AO_SAR_ADC_SEL>; 1548a51b74eaSXingyu Chen clock-names = "clkin", "core", "adc_clk", "adc_sel"; 1549a51b74eaSXingyu Chen status = "disabled"; 1550a51b74eaSXingyu Chen }; 15519d59b708SYixun Lan }; 15528c0cf40fSJerome Brunet 15538c0cf40fSJerome Brunet gic: interrupt-controller@ffc01000 { 15548c0cf40fSJerome Brunet compatible = "arm,gic-400"; 15558c0cf40fSJerome Brunet reg = <0x0 0xffc01000 0 0x1000>, 15568c0cf40fSJerome Brunet <0x0 0xffc02000 0 0x2000>, 15578c0cf40fSJerome Brunet <0x0 0xffc04000 0 0x2000>, 15588c0cf40fSJerome Brunet <0x0 0xffc06000 0 0x2000>; 15598c0cf40fSJerome Brunet interrupt-controller; 15608c0cf40fSJerome Brunet interrupts = <GIC_PPI 9 15618c0cf40fSJerome Brunet (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>; 15628c0cf40fSJerome Brunet #interrupt-cells = <3>; 15638c0cf40fSJerome Brunet #address-cells = <0>; 15648c0cf40fSJerome Brunet }; 15658c0cf40fSJerome Brunet 15668c0cf40fSJerome Brunet cbus: bus@ffd00000 { 15678c0cf40fSJerome Brunet compatible = "simple-bus"; 15688c0cf40fSJerome Brunet reg = <0x0 0xffd00000 0x0 0x25000>; 15698c0cf40fSJerome Brunet #address-cells = <2>; 15708c0cf40fSJerome Brunet #size-cells = <2>; 15718c0cf40fSJerome Brunet ranges = <0x0 0x0 0x0 0xffd00000 0x0 0x25000>; 15728c0cf40fSJerome Brunet 15738c0cf40fSJerome Brunet reset: reset-controller@1004 { 15748c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-reset"; 15758c0cf40fSJerome Brunet reg = <0x0 0x01004 0x0 0x9c>; 15768c0cf40fSJerome Brunet #reset-cells = <1>; 15778c0cf40fSJerome Brunet }; 15788c0cf40fSJerome Brunet 15798c0cf40fSJerome Brunet gpio_intc: interrupt-controller@f080 { 1580cbddb02eSCarlo Caione compatible = "amlogic,meson-axg-gpio-intc", 1581cbddb02eSCarlo Caione "amlogic,meson-gpio-intc"; 15828c0cf40fSJerome Brunet reg = <0x0 0xf080 0x0 0x10>; 15838c0cf40fSJerome Brunet interrupt-controller; 15848c0cf40fSJerome Brunet #interrupt-cells = <2>; 15858c0cf40fSJerome Brunet amlogic,channel-interrupts = <64 65 66 67 68 69 70 71>; 15868c0cf40fSJerome Brunet }; 15878c0cf40fSJerome Brunet 15886f31ba17SCarlo Caione watchdog@f0d0 { 15896f31ba17SCarlo Caione compatible = "amlogic,meson-gxbb-wdt"; 15906f31ba17SCarlo Caione reg = <0x0 0xf0d0 0x0 0x10>; 15916f31ba17SCarlo Caione clocks = <&xtal>; 15926f31ba17SCarlo Caione }; 15936f31ba17SCarlo Caione 15948c0cf40fSJerome Brunet pwm_ab: pwm@1b000 { 15958c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-ee-pwm"; 15968c0cf40fSJerome Brunet reg = <0x0 0x1b000 0x0 0x20>; 15978c0cf40fSJerome Brunet #pwm-cells = <3>; 15988c0cf40fSJerome Brunet status = "disabled"; 15998c0cf40fSJerome Brunet }; 16008c0cf40fSJerome Brunet 16018c0cf40fSJerome Brunet pwm_cd: pwm@1a000 { 16028c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-ee-pwm"; 16038c0cf40fSJerome Brunet reg = <0x0 0x1a000 0x0 0x20>; 16048c0cf40fSJerome Brunet #pwm-cells = <3>; 16058c0cf40fSJerome Brunet status = "disabled"; 16068c0cf40fSJerome Brunet }; 16078c0cf40fSJerome Brunet 16088c0cf40fSJerome Brunet spicc0: spi@13000 { 16098c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-spicc"; 16108c0cf40fSJerome Brunet reg = <0x0 0x13000 0x0 0x3c>; 16118c0cf40fSJerome Brunet interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 16128c0cf40fSJerome Brunet clocks = <&clkc CLKID_SPICC0>; 16138c0cf40fSJerome Brunet clock-names = "core"; 16148c0cf40fSJerome Brunet #address-cells = <1>; 16158c0cf40fSJerome Brunet #size-cells = <0>; 16168c0cf40fSJerome Brunet status = "disabled"; 16178c0cf40fSJerome Brunet }; 16188c0cf40fSJerome Brunet 16198c0cf40fSJerome Brunet spicc1: spi@15000 { 16208c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-spicc"; 16218c0cf40fSJerome Brunet reg = <0x0 0x15000 0x0 0x3c>; 16228c0cf40fSJerome Brunet interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 16238c0cf40fSJerome Brunet clocks = <&clkc CLKID_SPICC1>; 16248c0cf40fSJerome Brunet clock-names = "core"; 16258c0cf40fSJerome Brunet #address-cells = <1>; 16268c0cf40fSJerome Brunet #size-cells = <0>; 16278c0cf40fSJerome Brunet status = "disabled"; 16288c0cf40fSJerome Brunet }; 16298c0cf40fSJerome Brunet 1630fea888bdSJerome Brunet clk_msr: clock-measure@18000 { 1631fea888bdSJerome Brunet compatible = "amlogic,meson-axg-clk-measure"; 1632fea888bdSJerome Brunet reg = <0x0 0x18000 0x0 0x10>; 1633fea888bdSJerome Brunet }; 1634fea888bdSJerome Brunet 16358c0cf40fSJerome Brunet i2c3: i2c@1c000 { 16368c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-i2c"; 16378c0cf40fSJerome Brunet reg = <0x0 0x1c000 0x0 0x20>; 16388c0cf40fSJerome Brunet interrupts = <GIC_SPI 39 IRQ_TYPE_EDGE_RISING>; 16398c0cf40fSJerome Brunet clocks = <&clkc CLKID_I2C>; 16408c0cf40fSJerome Brunet #address-cells = <1>; 16418c0cf40fSJerome Brunet #size-cells = <0>; 16428c0cf40fSJerome Brunet status = "disabled"; 16438c0cf40fSJerome Brunet }; 16448c0cf40fSJerome Brunet 16458c0cf40fSJerome Brunet i2c2: i2c@1d000 { 16468c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-i2c"; 16478c0cf40fSJerome Brunet reg = <0x0 0x1d000 0x0 0x20>; 16488c0cf40fSJerome Brunet interrupts = <GIC_SPI 215 IRQ_TYPE_EDGE_RISING>; 16498c0cf40fSJerome Brunet clocks = <&clkc CLKID_I2C>; 16508c0cf40fSJerome Brunet #address-cells = <1>; 16518c0cf40fSJerome Brunet #size-cells = <0>; 16528c0cf40fSJerome Brunet status = "disabled"; 16538c0cf40fSJerome Brunet }; 16548c0cf40fSJerome Brunet 16558c0cf40fSJerome Brunet i2c1: i2c@1e000 { 16568c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-i2c"; 16578c0cf40fSJerome Brunet reg = <0x0 0x1e000 0x0 0x20>; 16588c0cf40fSJerome Brunet interrupts = <GIC_SPI 214 IRQ_TYPE_EDGE_RISING>; 16598c0cf40fSJerome Brunet clocks = <&clkc CLKID_I2C>; 16608c0cf40fSJerome Brunet #address-cells = <1>; 16618c0cf40fSJerome Brunet #size-cells = <0>; 16628c0cf40fSJerome Brunet status = "disabled"; 16638c0cf40fSJerome Brunet }; 16648c0cf40fSJerome Brunet 16658c0cf40fSJerome Brunet i2c0: i2c@1f000 { 16668c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-i2c"; 16678c0cf40fSJerome Brunet reg = <0x0 0x1f000 0x0 0x20>; 16688c0cf40fSJerome Brunet interrupts = <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>; 16698c0cf40fSJerome Brunet clocks = <&clkc CLKID_I2C>; 16708c0cf40fSJerome Brunet #address-cells = <1>; 16718c0cf40fSJerome Brunet #size-cells = <0>; 16728c0cf40fSJerome Brunet status = "disabled"; 16738c0cf40fSJerome Brunet }; 16748c0cf40fSJerome Brunet 16758c0cf40fSJerome Brunet uart_B: serial@23000 { 16768c0cf40fSJerome Brunet compatible = "amlogic,meson-gx-uart"; 16778c0cf40fSJerome Brunet reg = <0x0 0x23000 0x0 0x18>; 16788c0cf40fSJerome Brunet interrupts = <GIC_SPI 75 IRQ_TYPE_EDGE_RISING>; 16798c0cf40fSJerome Brunet status = "disabled"; 16808c0cf40fSJerome Brunet clocks = <&xtal>, <&clkc CLKID_UART1>, <&xtal>; 16818c0cf40fSJerome Brunet clock-names = "xtal", "pclk", "baud"; 16828c0cf40fSJerome Brunet }; 16838c0cf40fSJerome Brunet 16848c0cf40fSJerome Brunet uart_A: serial@24000 { 16858c0cf40fSJerome Brunet compatible = "amlogic,meson-gx-uart"; 16868c0cf40fSJerome Brunet reg = <0x0 0x24000 0x0 0x18>; 16878c0cf40fSJerome Brunet interrupts = <GIC_SPI 26 IRQ_TYPE_EDGE_RISING>; 16888c0cf40fSJerome Brunet status = "disabled"; 16898c0cf40fSJerome Brunet clocks = <&xtal>, <&clkc CLKID_UART0>, <&xtal>; 16908c0cf40fSJerome Brunet clock-names = "xtal", "pclk", "baud"; 16918c0cf40fSJerome Brunet }; 16928c0cf40fSJerome Brunet }; 16938c0cf40fSJerome Brunet 16948c0cf40fSJerome Brunet apb: bus@ffe00000 { 16958c0cf40fSJerome Brunet compatible = "simple-bus"; 16968c0cf40fSJerome Brunet reg = <0x0 0xffe00000 0x0 0x200000>; 16978c0cf40fSJerome Brunet #address-cells = <2>; 16988c0cf40fSJerome Brunet #size-cells = <2>; 16998c0cf40fSJerome Brunet ranges = <0x0 0x0 0x0 0xffe00000 0x0 0x200000>; 17008c0cf40fSJerome Brunet 17018c0cf40fSJerome Brunet sd_emmc_b: sd@5000 { 17028c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-mmc"; 17038c0cf40fSJerome Brunet reg = <0x0 0x5000 0x0 0x800>; 17048c0cf40fSJerome Brunet interrupts = <GIC_SPI 217 IRQ_TYPE_EDGE_RISING>; 17058c0cf40fSJerome Brunet status = "disabled"; 17068c0cf40fSJerome Brunet clocks = <&clkc CLKID_SD_EMMC_B>, 17078c0cf40fSJerome Brunet <&clkc CLKID_SD_EMMC_B_CLK0>, 17088c0cf40fSJerome Brunet <&clkc CLKID_FCLK_DIV2>; 17098c0cf40fSJerome Brunet clock-names = "core", "clkin0", "clkin1"; 17108c0cf40fSJerome Brunet resets = <&reset RESET_SD_EMMC_B>; 17118c0cf40fSJerome Brunet }; 17128c0cf40fSJerome Brunet 17138c0cf40fSJerome Brunet sd_emmc_c: mmc@7000 { 17148c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-mmc"; 17158c0cf40fSJerome Brunet reg = <0x0 0x7000 0x0 0x800>; 17168c0cf40fSJerome Brunet interrupts = <GIC_SPI 218 IRQ_TYPE_EDGE_RISING>; 17178c0cf40fSJerome Brunet status = "disabled"; 17188c0cf40fSJerome Brunet clocks = <&clkc CLKID_SD_EMMC_C>, 17198c0cf40fSJerome Brunet <&clkc CLKID_SD_EMMC_C_CLK0>, 17208c0cf40fSJerome Brunet <&clkc CLKID_FCLK_DIV2>; 17218c0cf40fSJerome Brunet clock-names = "core", "clkin0", "clkin1"; 17228c0cf40fSJerome Brunet resets = <&reset RESET_SD_EMMC_C>; 17238c0cf40fSJerome Brunet }; 17248c0cf40fSJerome Brunet }; 17258c0cf40fSJerome Brunet 17268c0cf40fSJerome Brunet sram: sram@fffc0000 { 17278c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-sram", "mmio-sram"; 17288c0cf40fSJerome Brunet reg = <0x0 0xfffc0000 0x0 0x20000>; 17298c0cf40fSJerome Brunet #address-cells = <1>; 17308c0cf40fSJerome Brunet #size-cells = <1>; 17318c0cf40fSJerome Brunet ranges = <0 0x0 0xfffc0000 0x20000>; 17328c0cf40fSJerome Brunet 17339c2d16bbSJerome Brunet cpu_scp_lpri: scp-shmem@13000 { 17348c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-scp-shmem"; 17358c0cf40fSJerome Brunet reg = <0x13000 0x400>; 17368c0cf40fSJerome Brunet }; 17378c0cf40fSJerome Brunet 17389c2d16bbSJerome Brunet cpu_scp_hpri: scp-shmem@13400 { 17398c0cf40fSJerome Brunet compatible = "amlogic,meson-axg-scp-shmem"; 17408c0cf40fSJerome Brunet reg = <0x13400 0x400>; 17418c0cf40fSJerome Brunet }; 17428c0cf40fSJerome Brunet }; 17438c0cf40fSJerome Brunet }; 17448c0cf40fSJerome Brunet 17458c0cf40fSJerome Brunet timer { 17468c0cf40fSJerome Brunet compatible = "arm,armv8-timer"; 17478c0cf40fSJerome Brunet interrupts = <GIC_PPI 13 17488c0cf40fSJerome Brunet (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 17498c0cf40fSJerome Brunet <GIC_PPI 14 17508c0cf40fSJerome Brunet (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 17518c0cf40fSJerome Brunet <GIC_PPI 11 17528c0cf40fSJerome Brunet (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>, 17538c0cf40fSJerome Brunet <GIC_PPI 10 17548c0cf40fSJerome Brunet (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>; 17558c0cf40fSJerome Brunet }; 17568c0cf40fSJerome Brunet 17578c0cf40fSJerome Brunet xtal: xtal-clk { 17588c0cf40fSJerome Brunet compatible = "fixed-clock"; 17598c0cf40fSJerome Brunet clock-frequency = <24000000>; 17608c0cf40fSJerome Brunet clock-output-names = "xtal"; 17618c0cf40fSJerome Brunet #clock-cells = <0>; 17629d59b708SYixun Lan }; 17639d59b708SYixun Lan}; 1764