1// SPDX-License-Identifier: GPL-2.0-only 2/* 3 * Copyright Altera Corporation (C) 2015. All rights reserved. 4 */ 5 6/dts-v1/; 7#include <dt-bindings/reset/altr,rst-mgr-s10.h> 8#include <dt-bindings/gpio/gpio.h> 9#include <dt-bindings/clock/stratix10-clock.h> 10 11/ { 12 compatible = "altr,socfpga-stratix10"; 13 #address-cells = <2>; 14 #size-cells = <2>; 15 16 reserved-memory { 17 #address-cells = <2>; 18 #size-cells = <2>; 19 ranges; 20 21 service_reserved: svcbuffer@0 { 22 compatible = "shared-dma-pool"; 23 reg = <0x0 0x0 0x0 0x1000000>; 24 alignment = <0x1000>; 25 no-map; 26 }; 27 }; 28 29 cpus { 30 #address-cells = <1>; 31 #size-cells = <0>; 32 33 cpu0: cpu@0 { 34 compatible = "arm,cortex-a53"; 35 device_type = "cpu"; 36 enable-method = "psci"; 37 reg = <0x0>; 38 }; 39 40 cpu1: cpu@1 { 41 compatible = "arm,cortex-a53"; 42 device_type = "cpu"; 43 enable-method = "psci"; 44 reg = <0x1>; 45 }; 46 47 cpu2: cpu@2 { 48 compatible = "arm,cortex-a53"; 49 device_type = "cpu"; 50 enable-method = "psci"; 51 reg = <0x2>; 52 }; 53 54 cpu3: cpu@3 { 55 compatible = "arm,cortex-a53"; 56 device_type = "cpu"; 57 enable-method = "psci"; 58 reg = <0x3>; 59 }; 60 }; 61 62 pmu { 63 compatible = "arm,armv8-pmuv3"; 64 interrupts = <0 170 4>, 65 <0 171 4>, 66 <0 172 4>, 67 <0 173 4>; 68 interrupt-affinity = <&cpu0>, 69 <&cpu1>, 70 <&cpu2>, 71 <&cpu3>; 72 interrupt-parent = <&intc>; 73 }; 74 75 psci { 76 compatible = "arm,psci-0.2"; 77 method = "smc"; 78 }; 79 80 /* Local timer */ 81 timer { 82 compatible = "arm,armv8-timer"; 83 interrupts = <1 13 0xf08>, 84 <1 14 0xf08>, 85 <1 11 0xf08>, 86 <1 10 0xf08>; 87 interrupt-parent = <&intc>; 88 }; 89 90 intc: interrupt-controller@fffc1000 { 91 compatible = "arm,gic-400", "arm,cortex-a15-gic"; 92 #interrupt-cells = <3>; 93 interrupt-controller; 94 reg = <0x0 0xfffc1000 0x0 0x1000>, 95 <0x0 0xfffc2000 0x0 0x2000>, 96 <0x0 0xfffc4000 0x0 0x2000>, 97 <0x0 0xfffc6000 0x0 0x2000>; 98 }; 99 100 clocks { 101 cb_intosc_hs_div2_clk: cb-intosc-hs-div2-clk { 102 #clock-cells = <0>; 103 compatible = "fixed-clock"; 104 }; 105 106 cb_intosc_ls_clk: cb-intosc-ls-clk { 107 #clock-cells = <0>; 108 compatible = "fixed-clock"; 109 }; 110 111 f2s_free_clk: f2s-free-clk { 112 #clock-cells = <0>; 113 compatible = "fixed-clock"; 114 }; 115 116 osc1: osc1 { 117 #clock-cells = <0>; 118 compatible = "fixed-clock"; 119 }; 120 121 qspi_clk: qspi-clk { 122 #clock-cells = <0>; 123 compatible = "fixed-clock"; 124 clock-frequency = <200000000>; 125 }; 126 }; 127 128 soc { 129 #address-cells = <1>; 130 #size-cells = <1>; 131 compatible = "simple-bus"; 132 device_type = "soc"; 133 interrupt-parent = <&intc>; 134 ranges = <0 0 0 0xffffffff>; 135 136 base_fpga_region { 137 #address-cells = <0x1>; 138 #size-cells = <0x1>; 139 140 compatible = "fpga-region"; 141 fpga-mgr = <&fpga_mgr>; 142 }; 143 144 clkmgr: clock-controller@ffd10000 { 145 compatible = "intel,stratix10-clkmgr"; 146 reg = <0xffd10000 0x1000>; 147 #clock-cells = <1>; 148 }; 149 150 gmac0: ethernet@ff800000 { 151 compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 152 reg = <0xff800000 0x2000>; 153 interrupts = <0 90 4>; 154 interrupt-names = "macirq"; 155 mac-address = [00 00 00 00 00 00]; 156 resets = <&rst EMAC0_RESET>, <&rst EMAC0_OCP_RESET>; 157 reset-names = "stmmaceth", "stmmaceth-ocp"; 158 clocks = <&clkmgr STRATIX10_EMAC0_CLK>, <&clkmgr STRATIX10_EMAC_PTP_CLK>; 159 clock-names = "stmmaceth", "ptp_ref"; 160 tx-fifo-depth = <16384>; 161 rx-fifo-depth = <16384>; 162 snps,multicast-filter-bins = <256>; 163 iommus = <&smmu 1>; 164 altr,sysmgr-syscon = <&sysmgr 0x44 0>; 165 status = "disabled"; 166 }; 167 168 gmac1: ethernet@ff802000 { 169 compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 170 reg = <0xff802000 0x2000>; 171 interrupts = <0 91 4>; 172 interrupt-names = "macirq"; 173 mac-address = [00 00 00 00 00 00]; 174 resets = <&rst EMAC1_RESET>, <&rst EMAC1_OCP_RESET>; 175 reset-names = "stmmaceth", "stmmaceth-ocp"; 176 clocks = <&clkmgr STRATIX10_EMAC1_CLK>, <&clkmgr STRATIX10_EMAC_PTP_CLK>; 177 clock-names = "stmmaceth", "ptp_ref"; 178 tx-fifo-depth = <16384>; 179 rx-fifo-depth = <16384>; 180 snps,multicast-filter-bins = <256>; 181 iommus = <&smmu 2>; 182 altr,sysmgr-syscon = <&sysmgr 0x48 8>; 183 status = "disabled"; 184 }; 185 186 gmac2: ethernet@ff804000 { 187 compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 188 reg = <0xff804000 0x2000>; 189 interrupts = <0 92 4>; 190 interrupt-names = "macirq"; 191 mac-address = [00 00 00 00 00 00]; 192 resets = <&rst EMAC2_RESET>, <&rst EMAC2_OCP_RESET>; 193 reset-names = "stmmaceth", "stmmaceth-ocp"; 194 clocks = <&clkmgr STRATIX10_EMAC2_CLK>, <&clkmgr STRATIX10_EMAC_PTP_CLK>; 195 clock-names = "stmmaceth", "ptp_ref"; 196 tx-fifo-depth = <16384>; 197 rx-fifo-depth = <16384>; 198 snps,multicast-filter-bins = <256>; 199 iommus = <&smmu 3>; 200 altr,sysmgr-syscon = <&sysmgr 0x4c 16>; 201 status = "disabled"; 202 }; 203 204 gpio0: gpio@ffc03200 { 205 #address-cells = <1>; 206 #size-cells = <0>; 207 compatible = "snps,dw-apb-gpio"; 208 reg = <0xffc03200 0x100>; 209 resets = <&rst GPIO0_RESET>; 210 status = "disabled"; 211 212 porta: gpio-controller@0 { 213 compatible = "snps,dw-apb-gpio-port"; 214 gpio-controller; 215 #gpio-cells = <2>; 216 ngpios = <24>; 217 reg = <0>; 218 interrupt-controller; 219 #interrupt-cells = <2>; 220 interrupts = <0 110 4>; 221 }; 222 }; 223 224 gpio1: gpio@ffc03300 { 225 #address-cells = <1>; 226 #size-cells = <0>; 227 compatible = "snps,dw-apb-gpio"; 228 reg = <0xffc03300 0x100>; 229 resets = <&rst GPIO1_RESET>; 230 status = "disabled"; 231 232 portb: gpio-controller@0 { 233 compatible = "snps,dw-apb-gpio-port"; 234 gpio-controller; 235 #gpio-cells = <2>; 236 ngpios = <24>; 237 reg = <0>; 238 interrupt-controller; 239 #interrupt-cells = <2>; 240 interrupts = <0 111 4>; 241 }; 242 }; 243 244 i2c0: i2c@ffc02800 { 245 #address-cells = <1>; 246 #size-cells = <0>; 247 compatible = "snps,designware-i2c"; 248 reg = <0xffc02800 0x100>; 249 interrupts = <0 103 4>; 250 resets = <&rst I2C0_RESET>; 251 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 252 status = "disabled"; 253 }; 254 255 i2c1: i2c@ffc02900 { 256 #address-cells = <1>; 257 #size-cells = <0>; 258 compatible = "snps,designware-i2c"; 259 reg = <0xffc02900 0x100>; 260 interrupts = <0 104 4>; 261 resets = <&rst I2C1_RESET>; 262 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 263 status = "disabled"; 264 }; 265 266 i2c2: i2c@ffc02a00 { 267 #address-cells = <1>; 268 #size-cells = <0>; 269 compatible = "snps,designware-i2c"; 270 reg = <0xffc02a00 0x100>; 271 interrupts = <0 105 4>; 272 resets = <&rst I2C2_RESET>; 273 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 274 status = "disabled"; 275 }; 276 277 i2c3: i2c@ffc02b00 { 278 #address-cells = <1>; 279 #size-cells = <0>; 280 compatible = "snps,designware-i2c"; 281 reg = <0xffc02b00 0x100>; 282 interrupts = <0 106 4>; 283 resets = <&rst I2C3_RESET>; 284 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 285 status = "disabled"; 286 }; 287 288 i2c4: i2c@ffc02c00 { 289 #address-cells = <1>; 290 #size-cells = <0>; 291 compatible = "snps,designware-i2c"; 292 reg = <0xffc02c00 0x100>; 293 interrupts = <0 107 4>; 294 resets = <&rst I2C4_RESET>; 295 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 296 status = "disabled"; 297 }; 298 299 mmc: mmc@ff808000 { 300 #address-cells = <1>; 301 #size-cells = <0>; 302 compatible = "altr,socfpga-dw-mshc"; 303 reg = <0xff808000 0x1000>; 304 interrupts = <0 96 4>; 305 fifo-depth = <0x400>; 306 resets = <&rst SDMMC_RESET>; 307 reset-names = "reset"; 308 clocks = <&clkmgr STRATIX10_L4_MP_CLK>, 309 <&clkmgr STRATIX10_SDMMC_CLK>; 310 clock-names = "biu", "ciu"; 311 iommus = <&smmu 5>; 312 altr,sysmgr-syscon = <&sysmgr 0x28 4>; 313 status = "disabled"; 314 }; 315 316 nand: nand-controller@ffb90000 { 317 #address-cells = <1>; 318 #size-cells = <0>; 319 compatible = "altr,socfpga-denali-nand"; 320 reg = <0xffb90000 0x10000>, 321 <0xffb80000 0x1000>; 322 reg-names = "nand_data", "denali_reg"; 323 interrupts = <0 97 4>; 324 clocks = <&clkmgr STRATIX10_NAND_CLK>, 325 <&clkmgr STRATIX10_NAND_X_CLK>, 326 <&clkmgr STRATIX10_NAND_ECC_CLK>; 327 clock-names = "nand", "nand_x", "ecc"; 328 resets = <&rst NAND_RESET>, <&rst NAND_OCP_RESET>; 329 status = "disabled"; 330 }; 331 332 ocram: sram@ffe00000 { 333 compatible = "mmio-sram"; 334 reg = <0xffe00000 0x100000>; 335 }; 336 337 pdma: dma-controller@ffda0000 { 338 compatible = "arm,pl330", "arm,primecell"; 339 reg = <0xffda0000 0x1000>; 340 interrupts = <0 81 4>, 341 <0 82 4>, 342 <0 83 4>, 343 <0 84 4>, 344 <0 85 4>, 345 <0 86 4>, 346 <0 87 4>, 347 <0 88 4>, 348 <0 89 4>; 349 #dma-cells = <1>; 350 clocks = <&clkmgr STRATIX10_L4_MAIN_CLK>; 351 clock-names = "apb_pclk"; 352 resets = <&rst DMA_RESET>, <&rst DMA_OCP_RESET>; 353 reset-names = "dma", "dma-ocp"; 354 }; 355 356 pinctrl0: pinctrl@ffd13000 { 357 compatible = "pinctrl-single"; 358 reg = <0xffd13000 0xA0>; 359 #pinctrl-cells = <1>; 360 pinctrl-single,register-width = <32>; 361 pinctrl-single,function-mask = <0x0000000f>; 362 }; 363 364 pinctrl1: pinctrl@ffd13100 { 365 compatible = "pinctrl-single"; 366 reg = <0xffd13100 0x20>; 367 #pinctrl-cells = <1>; 368 pinctrl-single,register-width = <32>; 369 pinctrl-single,function-mask = <0x0000000f>; 370 }; 371 372 rst: rstmgr@ffd11000 { 373 #reset-cells = <1>; 374 compatible = "altr,stratix10-rst-mgr"; 375 reg = <0xffd11000 0x1000>; 376 }; 377 378 smmu: iommu@fa000000 { 379 compatible = "arm,mmu-500", "arm,smmu-v2"; 380 reg = <0xfa000000 0x40000>; 381 #global-interrupts = <2>; 382 #iommu-cells = <1>; 383 clocks = <&clkmgr STRATIX10_L4_MAIN_CLK>; 384 clock-names = "iommu"; 385 interrupt-parent = <&intc>; 386 interrupts = <0 128 4>, /* Global Secure Fault */ 387 <0 129 4>, /* Global Non-secure Fault */ 388 /* Non-secure Context Interrupts (32) */ 389 <0 138 4>, <0 139 4>, <0 140 4>, <0 141 4>, 390 <0 142 4>, <0 143 4>, <0 144 4>, <0 145 4>, 391 <0 146 4>, <0 147 4>, <0 148 4>, <0 149 4>, 392 <0 150 4>, <0 151 4>, <0 152 4>, <0 153 4>, 393 <0 154 4>, <0 155 4>, <0 156 4>, <0 157 4>, 394 <0 158 4>, <0 159 4>, <0 160 4>, <0 161 4>, 395 <0 162 4>, <0 163 4>, <0 164 4>, <0 165 4>, 396 <0 166 4>, <0 167 4>, <0 168 4>, <0 169 4>; 397 stream-match-mask = <0x7ff0>; 398 status = "disabled"; 399 }; 400 401 spi0: spi@ffda4000 { 402 compatible = "snps,dw-apb-ssi"; 403 #address-cells = <1>; 404 #size-cells = <0>; 405 reg = <0xffda4000 0x1000>; 406 interrupts = <0 99 4>; 407 resets = <&rst SPIM0_RESET>; 408 reset-names = "spi"; 409 reg-io-width = <4>; 410 num-cs = <4>; 411 clocks = <&clkmgr STRATIX10_L4_MAIN_CLK>; 412 status = "disabled"; 413 }; 414 415 spi1: spi@ffda5000 { 416 compatible = "snps,dw-apb-ssi"; 417 #address-cells = <1>; 418 #size-cells = <0>; 419 reg = <0xffda5000 0x1000>; 420 interrupts = <0 100 4>; 421 resets = <&rst SPIM1_RESET>; 422 reset-names = "spi"; 423 reg-io-width = <4>; 424 num-cs = <4>; 425 clocks = <&clkmgr STRATIX10_L4_MAIN_CLK>; 426 status = "disabled"; 427 }; 428 429 sysmgr: sysmgr@ffd12000 { 430 compatible = "altr,sys-mgr-s10","altr,sys-mgr"; 431 reg = <0xffd12000 0x228>; 432 }; 433 434 timer0: timer0@ffc03000 { 435 compatible = "snps,dw-apb-timer"; 436 interrupts = <0 113 4>; 437 reg = <0xffc03000 0x100>; 438 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 439 clock-names = "timer"; 440 }; 441 442 timer1: timer1@ffc03100 { 443 compatible = "snps,dw-apb-timer"; 444 interrupts = <0 114 4>; 445 reg = <0xffc03100 0x100>; 446 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 447 clock-names = "timer"; 448 }; 449 450 timer2: timer2@ffd00000 { 451 compatible = "snps,dw-apb-timer"; 452 interrupts = <0 115 4>; 453 reg = <0xffd00000 0x100>; 454 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 455 clock-names = "timer"; 456 }; 457 458 timer3: timer3@ffd00100 { 459 compatible = "snps,dw-apb-timer"; 460 interrupts = <0 116 4>; 461 reg = <0xffd00100 0x100>; 462 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 463 clock-names = "timer"; 464 }; 465 466 uart0: serial@ffc02000 { 467 compatible = "snps,dw-apb-uart"; 468 reg = <0xffc02000 0x100>; 469 interrupts = <0 108 4>; 470 reg-shift = <2>; 471 reg-io-width = <4>; 472 resets = <&rst UART0_RESET>; 473 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 474 status = "disabled"; 475 }; 476 477 uart1: serial@ffc02100 { 478 compatible = "snps,dw-apb-uart"; 479 reg = <0xffc02100 0x100>; 480 interrupts = <0 109 4>; 481 reg-shift = <2>; 482 reg-io-width = <4>; 483 resets = <&rst UART1_RESET>; 484 clocks = <&clkmgr STRATIX10_L4_SP_CLK>; 485 status = "disabled"; 486 }; 487 488 usbphy0: usbphy@0 { 489 #phy-cells = <0>; 490 compatible = "usb-nop-xceiv"; 491 status = "okay"; 492 }; 493 494 usb0: usb@ffb00000 { 495 compatible = "snps,dwc2"; 496 reg = <0xffb00000 0x40000>; 497 interrupts = <0 93 4>; 498 phys = <&usbphy0>; 499 phy-names = "usb2-phy"; 500 resets = <&rst USB0_RESET>, <&rst USB0_OCP_RESET>; 501 reset-names = "dwc2", "dwc2-ecc"; 502 clocks = <&clkmgr STRATIX10_USB_CLK>; 503 clock-names = "otg"; 504 iommus = <&smmu 6>; 505 status = "disabled"; 506 }; 507 508 usb1: usb@ffb40000 { 509 compatible = "snps,dwc2"; 510 reg = <0xffb40000 0x40000>; 511 interrupts = <0 94 4>; 512 phys = <&usbphy0>; 513 phy-names = "usb2-phy"; 514 resets = <&rst USB1_RESET>, <&rst USB1_OCP_RESET>; 515 reset-names = "dwc2", "dwc2-ecc"; 516 clocks = <&clkmgr STRATIX10_USB_CLK>; 517 iommus = <&smmu 7>; 518 status = "disabled"; 519 }; 520 521 watchdog0: watchdog@ffd00200 { 522 compatible = "snps,dw-wdt"; 523 reg = <0xffd00200 0x100>; 524 interrupts = <0 117 4>; 525 resets = <&rst WATCHDOG0_RESET>; 526 clocks = <&clkmgr STRATIX10_L4_SYS_FREE_CLK>; 527 status = "disabled"; 528 }; 529 530 watchdog1: watchdog@ffd00300 { 531 compatible = "snps,dw-wdt"; 532 reg = <0xffd00300 0x100>; 533 interrupts = <0 118 4>; 534 resets = <&rst WATCHDOG1_RESET>; 535 clocks = <&clkmgr STRATIX10_L4_SYS_FREE_CLK>; 536 status = "disabled"; 537 }; 538 539 watchdog2: watchdog@ffd00400 { 540 compatible = "snps,dw-wdt"; 541 reg = <0xffd00400 0x100>; 542 interrupts = <0 125 4>; 543 resets = <&rst WATCHDOG2_RESET>; 544 clocks = <&clkmgr STRATIX10_L4_SYS_FREE_CLK>; 545 status = "disabled"; 546 }; 547 548 watchdog3: watchdog@ffd00500 { 549 compatible = "snps,dw-wdt"; 550 reg = <0xffd00500 0x100>; 551 interrupts = <0 126 4>; 552 resets = <&rst WATCHDOG3_RESET>; 553 clocks = <&clkmgr STRATIX10_L4_SYS_FREE_CLK>; 554 status = "disabled"; 555 }; 556 557 sdr: sdr@f8011100 { 558 compatible = "altr,sdr-ctl", "syscon"; 559 reg = <0xf8011100 0xc0>; 560 }; 561 562 eccmgr { 563 compatible = "altr,socfpga-s10-ecc-manager", 564 "altr,socfpga-a10-ecc-manager"; 565 altr,sysmgr-syscon = <&sysmgr>; 566 #address-cells = <1>; 567 #size-cells = <1>; 568 interrupts = <0 15 4>; 569 interrupt-controller; 570 #interrupt-cells = <2>; 571 ranges; 572 573 sdramedac { 574 compatible = "altr,sdram-edac-s10"; 575 altr,sdr-syscon = <&sdr>; 576 interrupts = <16 4>; 577 }; 578 579 ocram-ecc@ff8cc000 { 580 compatible = "altr,socfpga-s10-ocram-ecc", 581 "altr,socfpga-a10-ocram-ecc"; 582 reg = <0xff8cc000 0x100>; 583 altr,ecc-parent = <&ocram>; 584 interrupts = <1 4>; 585 }; 586 587 usb0-ecc@ff8c4000 { 588 compatible = "altr,socfpga-s10-usb-ecc", 589 "altr,socfpga-usb-ecc"; 590 reg = <0xff8c4000 0x100>; 591 altr,ecc-parent = <&usb0>; 592 interrupts = <2 4>; 593 }; 594 595 emac0-rx-ecc@ff8c0000 { 596 compatible = "altr,socfpga-s10-eth-mac-ecc", 597 "altr,socfpga-eth-mac-ecc"; 598 reg = <0xff8c0000 0x100>; 599 altr,ecc-parent = <&gmac0>; 600 interrupts = <4 4>; 601 }; 602 603 emac0-tx-ecc@ff8c0400 { 604 compatible = "altr,socfpga-s10-eth-mac-ecc", 605 "altr,socfpga-eth-mac-ecc"; 606 reg = <0xff8c0400 0x100>; 607 altr,ecc-parent = <&gmac0>; 608 interrupts = <5 4>; 609 }; 610 611 }; 612 613 qspi: spi@ff8d2000 { 614 compatible = "intel,socfpga-qspi", "cdns,qspi-nor"; 615 #address-cells = <1>; 616 #size-cells = <0>; 617 reg = <0xff8d2000 0x100>, 618 <0xff900000 0x100000>; 619 interrupts = <0 3 4>; 620 cdns,fifo-depth = <128>; 621 cdns,fifo-width = <4>; 622 cdns,trigger-address = <0x00000000>; 623 clocks = <&qspi_clk>; 624 625 status = "disabled"; 626 }; 627 628 firmware { 629 svc { 630 compatible = "intel,stratix10-svc"; 631 method = "smc"; 632 memory-region = <&service_reserved>; 633 634 fpga_mgr: fpga-mgr { 635 compatible = "intel,stratix10-soc-fpga-mgr"; 636 }; 637 }; 638 }; 639 }; 640}; 641