19952f691SThomas Gleixner// SPDX-License-Identifier: GPL-2.0-only
278cd6a9dSDinh Nguyen/*
378cd6a9dSDinh Nguyen * Copyright Altera Corporation (C) 2015. All rights reserved.
478cd6a9dSDinh Nguyen */
578cd6a9dSDinh Nguyen
678cd6a9dSDinh Nguyen/dts-v1/;
7e519922eSDinh Nguyen#include <dt-bindings/reset/altr,rst-mgr-s10.h>
85a0e622eSAlan Tull#include <dt-bindings/gpio/gpio.h>
9d93101abSDinh Nguyen#include <dt-bindings/clock/stratix10-clock.h>
1078cd6a9dSDinh Nguyen
1178cd6a9dSDinh Nguyen/ {
1278cd6a9dSDinh Nguyen	compatible = "altr,socfpga-stratix10";
1378cd6a9dSDinh Nguyen	#address-cells = <2>;
1478cd6a9dSDinh Nguyen	#size-cells = <2>;
1578cd6a9dSDinh Nguyen
16adb9e354SRichard Gong	reserved-memory {
17adb9e354SRichard Gong		#address-cells = <2>;
18adb9e354SRichard Gong		#size-cells = <2>;
19adb9e354SRichard Gong		ranges;
20adb9e354SRichard Gong
21adb9e354SRichard Gong		service_reserved: svcbuffer@0 {
22adb9e354SRichard Gong			compatible = "shared-dma-pool";
23adb9e354SRichard Gong			reg = <0x0 0x0 0x0 0x1000000>;
24adb9e354SRichard Gong			alignment = <0x1000>;
25adb9e354SRichard Gong			no-map;
26adb9e354SRichard Gong		};
27adb9e354SRichard Gong	};
28adb9e354SRichard Gong
2978cd6a9dSDinh Nguyen	cpus {
3078cd6a9dSDinh Nguyen		#address-cells = <1>;
3178cd6a9dSDinh Nguyen		#size-cells = <0>;
3278cd6a9dSDinh Nguyen
3378cd6a9dSDinh Nguyen		cpu0: cpu@0 {
3431af04cdSRob Herring			compatible = "arm,cortex-a53";
3578cd6a9dSDinh Nguyen			device_type = "cpu";
3678cd6a9dSDinh Nguyen			enable-method = "psci";
3778cd6a9dSDinh Nguyen			reg = <0x0>;
3878cd6a9dSDinh Nguyen		};
3978cd6a9dSDinh Nguyen
4078cd6a9dSDinh Nguyen		cpu1: cpu@1 {
4131af04cdSRob Herring			compatible = "arm,cortex-a53";
4278cd6a9dSDinh Nguyen			device_type = "cpu";
4378cd6a9dSDinh Nguyen			enable-method = "psci";
4478cd6a9dSDinh Nguyen			reg = <0x1>;
4578cd6a9dSDinh Nguyen		};
4678cd6a9dSDinh Nguyen
4778cd6a9dSDinh Nguyen		cpu2: cpu@2 {
4831af04cdSRob Herring			compatible = "arm,cortex-a53";
4978cd6a9dSDinh Nguyen			device_type = "cpu";
5078cd6a9dSDinh Nguyen			enable-method = "psci";
5178cd6a9dSDinh Nguyen			reg = <0x2>;
5278cd6a9dSDinh Nguyen		};
5378cd6a9dSDinh Nguyen
5478cd6a9dSDinh Nguyen		cpu3: cpu@3 {
5531af04cdSRob Herring			compatible = "arm,cortex-a53";
5678cd6a9dSDinh Nguyen			device_type = "cpu";
5778cd6a9dSDinh Nguyen			enable-method = "psci";
5878cd6a9dSDinh Nguyen			reg = <0x3>;
5978cd6a9dSDinh Nguyen		};
6078cd6a9dSDinh Nguyen	};
6178cd6a9dSDinh Nguyen
6278cd6a9dSDinh Nguyen	pmu {
6378cd6a9dSDinh Nguyen		compatible = "arm,armv8-pmuv3";
64210de0e9SDinh Nguyen		interrupts = <0 170 4>,
65210de0e9SDinh Nguyen			     <0 171 4>,
66210de0e9SDinh Nguyen			     <0 172 4>,
67210de0e9SDinh Nguyen			     <0 173 4>;
6878cd6a9dSDinh Nguyen		interrupt-affinity = <&cpu0>,
6978cd6a9dSDinh Nguyen				     <&cpu1>,
7078cd6a9dSDinh Nguyen				     <&cpu2>,
7178cd6a9dSDinh Nguyen				     <&cpu3>;
7269c4d8edSArnd Bergmann		interrupt-parent = <&intc>;
7378cd6a9dSDinh Nguyen	};
7478cd6a9dSDinh Nguyen
7578cd6a9dSDinh Nguyen	psci {
7678cd6a9dSDinh Nguyen		compatible = "arm,psci-0.2";
7778cd6a9dSDinh Nguyen		method = "smc";
7878cd6a9dSDinh Nguyen	};
7978cd6a9dSDinh Nguyen
8079f1db27SKrzysztof Kozlowski	/* Local timer */
8179f1db27SKrzysztof Kozlowski	timer {
8279f1db27SKrzysztof Kozlowski		compatible = "arm,armv8-timer";
8379f1db27SKrzysztof Kozlowski		interrupts = <1 13 0xf08>,
8479f1db27SKrzysztof Kozlowski			     <1 14 0xf08>,
8579f1db27SKrzysztof Kozlowski			     <1 11 0xf08>,
8679f1db27SKrzysztof Kozlowski			     <1 10 0xf08>;
8779f1db27SKrzysztof Kozlowski		interrupt-parent = <&intc>;
8879f1db27SKrzysztof Kozlowski	};
8979f1db27SKrzysztof Kozlowski
90681a5c71SKrzysztof Kozlowski	intc: interrupt-controller@fffc1000 {
9178cd6a9dSDinh Nguyen		compatible = "arm,gic-400", "arm,cortex-a15-gic";
9278cd6a9dSDinh Nguyen		#interrupt-cells = <3>;
9378cd6a9dSDinh Nguyen		interrupt-controller;
94f973bfa0SDinh Nguyen		reg = <0x0 0xfffc1000 0x0 0x1000>,
95f973bfa0SDinh Nguyen		      <0x0 0xfffc2000 0x0 0x2000>,
96f973bfa0SDinh Nguyen		      <0x0 0xfffc4000 0x0 0x2000>,
97f973bfa0SDinh Nguyen		      <0x0 0xfffc6000 0x0 0x2000>;
9878cd6a9dSDinh Nguyen	};
9978cd6a9dSDinh Nguyen
100d93101abSDinh Nguyen	clocks {
101d93101abSDinh Nguyen		cb_intosc_hs_div2_clk: cb-intosc-hs-div2-clk {
102d93101abSDinh Nguyen			#clock-cells = <0>;
103d93101abSDinh Nguyen			compatible = "fixed-clock";
104d93101abSDinh Nguyen		};
105d93101abSDinh Nguyen
106d93101abSDinh Nguyen		cb_intosc_ls_clk: cb-intosc-ls-clk {
107d93101abSDinh Nguyen			#clock-cells = <0>;
108d93101abSDinh Nguyen			compatible = "fixed-clock";
109d93101abSDinh Nguyen		};
110d93101abSDinh Nguyen
111d93101abSDinh Nguyen		f2s_free_clk: f2s-free-clk {
112d93101abSDinh Nguyen			#clock-cells = <0>;
113d93101abSDinh Nguyen			compatible = "fixed-clock";
114d93101abSDinh Nguyen		};
115d93101abSDinh Nguyen
116d93101abSDinh Nguyen		osc1: osc1 {
117d93101abSDinh Nguyen			#clock-cells = <0>;
118d93101abSDinh Nguyen			compatible = "fixed-clock";
119d93101abSDinh Nguyen		};
1200cb140d0SThor Thayer
1210cb140d0SThor Thayer		qspi_clk: qspi-clk {
1220cb140d0SThor Thayer			#clock-cells = <0>;
1230cb140d0SThor Thayer			compatible = "fixed-clock";
1240cb140d0SThor Thayer			clock-frequency = <200000000>;
1250cb140d0SThor Thayer		};
12678cd6a9dSDinh Nguyen	};
12778cd6a9dSDinh Nguyen
128357513c0SNiravkumar L Rabara	soc {
129357513c0SNiravkumar L Rabara		#address-cells = <1>;
130357513c0SNiravkumar L Rabara		#size-cells = <1>;
131357513c0SNiravkumar L Rabara		compatible = "simple-bus";
132357513c0SNiravkumar L Rabara		device_type = "soc";
133357513c0SNiravkumar L Rabara		interrupt-parent = <&intc>;
134357513c0SNiravkumar L Rabara		ranges = <0 0 0 0xffffffff>;
135357513c0SNiravkumar L Rabara
136357513c0SNiravkumar L Rabara		base_fpga_region {
137357513c0SNiravkumar L Rabara			#address-cells = <0x1>;
138357513c0SNiravkumar L Rabara			#size-cells = <0x1>;
139357513c0SNiravkumar L Rabara
140357513c0SNiravkumar L Rabara			compatible = "fpga-region";
141357513c0SNiravkumar L Rabara			fpga-mgr = <&fpga_mgr>;
142357513c0SNiravkumar L Rabara		};
143357513c0SNiravkumar L Rabara
144357513c0SNiravkumar L Rabara		clkmgr: clock-controller@ffd10000 {
145357513c0SNiravkumar L Rabara			compatible = "intel,stratix10-clkmgr";
146357513c0SNiravkumar L Rabara			reg = <0xffd10000 0x1000>;
147357513c0SNiravkumar L Rabara			#clock-cells = <1>;
148357513c0SNiravkumar L Rabara		};
149357513c0SNiravkumar L Rabara
15078cd6a9dSDinh Nguyen		gmac0: ethernet@ff800000 {
1519aa0cae1SDinh Nguyen			compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac";
15278cd6a9dSDinh Nguyen			reg = <0xff800000 0x2000>;
15378cd6a9dSDinh Nguyen			interrupts = <0 90 4>;
15478cd6a9dSDinh Nguyen			interrupt-names = "macirq";
15578cd6a9dSDinh Nguyen			mac-address = [00 00 00 00 00 00];
15605690e8aSDinh Nguyen			resets = <&rst EMAC0_RESET>, <&rst EMAC0_OCP_RESET>;
15705690e8aSDinh Nguyen			reset-names = "stmmaceth", "stmmaceth-ocp";
1586e043c65SDinh Nguyen			clocks = <&clkmgr STRATIX10_EMAC0_CLK>, <&clkmgr STRATIX10_EMAC_PTP_CLK>;
1596e043c65SDinh Nguyen			clock-names = "stmmaceth", "ptp_ref";
160a27460c9SThor Thayer			tx-fifo-depth = <16384>;
161a27460c9SThor Thayer			rx-fifo-depth = <16384>;
162fd5ba6eeSAaro Koskinen			snps,multicast-filter-bins = <256>;
163ae3f46c8SThor Thayer			iommus = <&smmu 1>;
1648efd6365SDinh Nguyen			altr,sysmgr-syscon = <&sysmgr 0x44 0>;
16578cd6a9dSDinh Nguyen			status = "disabled";
16678cd6a9dSDinh Nguyen		};
16778cd6a9dSDinh Nguyen
16878cd6a9dSDinh Nguyen		gmac1: ethernet@ff802000 {
1699aa0cae1SDinh Nguyen			compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac";
17078cd6a9dSDinh Nguyen			reg = <0xff802000 0x2000>;
17178cd6a9dSDinh Nguyen			interrupts = <0 91 4>;
17278cd6a9dSDinh Nguyen			interrupt-names = "macirq";
17378cd6a9dSDinh Nguyen			mac-address = [00 00 00 00 00 00];
17405690e8aSDinh Nguyen			resets = <&rst EMAC1_RESET>, <&rst EMAC1_OCP_RESET>;
17505690e8aSDinh Nguyen			reset-names = "stmmaceth", "stmmaceth-ocp";
1766e043c65SDinh Nguyen			clocks = <&clkmgr STRATIX10_EMAC1_CLK>, <&clkmgr STRATIX10_EMAC_PTP_CLK>;
1776e043c65SDinh Nguyen			clock-names = "stmmaceth", "ptp_ref";
178a27460c9SThor Thayer			tx-fifo-depth = <16384>;
179a27460c9SThor Thayer			rx-fifo-depth = <16384>;
180fd5ba6eeSAaro Koskinen			snps,multicast-filter-bins = <256>;
181ae3f46c8SThor Thayer			iommus = <&smmu 2>;
1829aa0cae1SDinh Nguyen			altr,sysmgr-syscon = <&sysmgr 0x48 8>;
18378cd6a9dSDinh Nguyen			status = "disabled";
18478cd6a9dSDinh Nguyen		};
18578cd6a9dSDinh Nguyen
18678cd6a9dSDinh Nguyen		gmac2: ethernet@ff804000 {
1879aa0cae1SDinh Nguyen			compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac";
18878cd6a9dSDinh Nguyen			reg = <0xff804000 0x2000>;
18978cd6a9dSDinh Nguyen			interrupts = <0 92 4>;
19078cd6a9dSDinh Nguyen			interrupt-names = "macirq";
19178cd6a9dSDinh Nguyen			mac-address = [00 00 00 00 00 00];
19205690e8aSDinh Nguyen			resets = <&rst EMAC2_RESET>, <&rst EMAC2_OCP_RESET>;
19305690e8aSDinh Nguyen			reset-names = "stmmaceth", "stmmaceth-ocp";
1946e043c65SDinh Nguyen			clocks = <&clkmgr STRATIX10_EMAC2_CLK>, <&clkmgr STRATIX10_EMAC_PTP_CLK>;
1956e043c65SDinh Nguyen			clock-names = "stmmaceth", "ptp_ref";
196a27460c9SThor Thayer			tx-fifo-depth = <16384>;
197a27460c9SThor Thayer			rx-fifo-depth = <16384>;
198fd5ba6eeSAaro Koskinen			snps,multicast-filter-bins = <256>;
199ae3f46c8SThor Thayer			iommus = <&smmu 3>;
2009aa0cae1SDinh Nguyen			altr,sysmgr-syscon = <&sysmgr 0x4c 16>;
20178cd6a9dSDinh Nguyen			status = "disabled";
20278cd6a9dSDinh Nguyen		};
20378cd6a9dSDinh Nguyen
20478cd6a9dSDinh Nguyen		gpio0: gpio@ffc03200 {
20578cd6a9dSDinh Nguyen			#address-cells = <1>;
20678cd6a9dSDinh Nguyen			#size-cells = <0>;
20778cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-gpio";
20878cd6a9dSDinh Nguyen			reg = <0xffc03200 0x100>;
209788251faSDinh Nguyen			resets = <&rst GPIO0_RESET>;
21078cd6a9dSDinh Nguyen			status = "disabled";
21178cd6a9dSDinh Nguyen
21278cd6a9dSDinh Nguyen			porta: gpio-controller@0 {
21378cd6a9dSDinh Nguyen				compatible = "snps,dw-apb-gpio-port";
21478cd6a9dSDinh Nguyen				gpio-controller;
21578cd6a9dSDinh Nguyen				#gpio-cells = <2>;
21662b3c680SJisheng Zhang				ngpios = <24>;
21778cd6a9dSDinh Nguyen				reg = <0>;
21878cd6a9dSDinh Nguyen				interrupt-controller;
21978cd6a9dSDinh Nguyen				#interrupt-cells = <2>;
22078cd6a9dSDinh Nguyen				interrupts = <0 110 4>;
22178cd6a9dSDinh Nguyen			};
22278cd6a9dSDinh Nguyen		};
22378cd6a9dSDinh Nguyen
22478cd6a9dSDinh Nguyen		gpio1: gpio@ffc03300 {
22578cd6a9dSDinh Nguyen			#address-cells = <1>;
22678cd6a9dSDinh Nguyen			#size-cells = <0>;
22778cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-gpio";
22878cd6a9dSDinh Nguyen			reg = <0xffc03300 0x100>;
229788251faSDinh Nguyen			resets = <&rst GPIO1_RESET>;
23078cd6a9dSDinh Nguyen			status = "disabled";
23178cd6a9dSDinh Nguyen
23278cd6a9dSDinh Nguyen			portb: gpio-controller@0 {
23378cd6a9dSDinh Nguyen				compatible = "snps,dw-apb-gpio-port";
23478cd6a9dSDinh Nguyen				gpio-controller;
23578cd6a9dSDinh Nguyen				#gpio-cells = <2>;
23662b3c680SJisheng Zhang				ngpios = <24>;
23778cd6a9dSDinh Nguyen				reg = <0>;
23878cd6a9dSDinh Nguyen				interrupt-controller;
23978cd6a9dSDinh Nguyen				#interrupt-cells = <2>;
240a067fb42SDinh Nguyen				interrupts = <0 111 4>;
24178cd6a9dSDinh Nguyen			};
24278cd6a9dSDinh Nguyen		};
24378cd6a9dSDinh Nguyen
24478cd6a9dSDinh Nguyen		i2c0: i2c@ffc02800 {
24578cd6a9dSDinh Nguyen			#address-cells = <1>;
24678cd6a9dSDinh Nguyen			#size-cells = <0>;
24778cd6a9dSDinh Nguyen			compatible = "snps,designware-i2c";
24878cd6a9dSDinh Nguyen			reg = <0xffc02800 0x100>;
24978cd6a9dSDinh Nguyen			interrupts = <0 103 4>;
250788251faSDinh Nguyen			resets = <&rst I2C0_RESET>;
251eebee19eSAlan Tull			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
25278cd6a9dSDinh Nguyen			status = "disabled";
25378cd6a9dSDinh Nguyen		};
25478cd6a9dSDinh Nguyen
25578cd6a9dSDinh Nguyen		i2c1: i2c@ffc02900 {
25678cd6a9dSDinh Nguyen			#address-cells = <1>;
25778cd6a9dSDinh Nguyen			#size-cells = <0>;
25878cd6a9dSDinh Nguyen			compatible = "snps,designware-i2c";
25978cd6a9dSDinh Nguyen			reg = <0xffc02900 0x100>;
26078cd6a9dSDinh Nguyen			interrupts = <0 104 4>;
261788251faSDinh Nguyen			resets = <&rst I2C1_RESET>;
262eebee19eSAlan Tull			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
26378cd6a9dSDinh Nguyen			status = "disabled";
26478cd6a9dSDinh Nguyen		};
26578cd6a9dSDinh Nguyen
26678cd6a9dSDinh Nguyen		i2c2: i2c@ffc02a00 {
26778cd6a9dSDinh Nguyen			#address-cells = <1>;
26878cd6a9dSDinh Nguyen			#size-cells = <0>;
26978cd6a9dSDinh Nguyen			compatible = "snps,designware-i2c";
27078cd6a9dSDinh Nguyen			reg = <0xffc02a00 0x100>;
27178cd6a9dSDinh Nguyen			interrupts = <0 105 4>;
272788251faSDinh Nguyen			resets = <&rst I2C2_RESET>;
273eebee19eSAlan Tull			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
27478cd6a9dSDinh Nguyen			status = "disabled";
27578cd6a9dSDinh Nguyen		};
27678cd6a9dSDinh Nguyen
27778cd6a9dSDinh Nguyen		i2c3: i2c@ffc02b00 {
27878cd6a9dSDinh Nguyen			#address-cells = <1>;
27978cd6a9dSDinh Nguyen			#size-cells = <0>;
28078cd6a9dSDinh Nguyen			compatible = "snps,designware-i2c";
28178cd6a9dSDinh Nguyen			reg = <0xffc02b00 0x100>;
28278cd6a9dSDinh Nguyen			interrupts = <0 106 4>;
283788251faSDinh Nguyen			resets = <&rst I2C3_RESET>;
284eebee19eSAlan Tull			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
28578cd6a9dSDinh Nguyen			status = "disabled";
28678cd6a9dSDinh Nguyen		};
28778cd6a9dSDinh Nguyen
28878cd6a9dSDinh Nguyen		i2c4: i2c@ffc02c00 {
28978cd6a9dSDinh Nguyen			#address-cells = <1>;
29078cd6a9dSDinh Nguyen			#size-cells = <0>;
29178cd6a9dSDinh Nguyen			compatible = "snps,designware-i2c";
29278cd6a9dSDinh Nguyen			reg = <0xffc02c00 0x100>;
29378cd6a9dSDinh Nguyen			interrupts = <0 107 4>;
294788251faSDinh Nguyen			resets = <&rst I2C4_RESET>;
295eebee19eSAlan Tull			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
29678cd6a9dSDinh Nguyen			status = "disabled";
29778cd6a9dSDinh Nguyen		};
29878cd6a9dSDinh Nguyen
2998b794ab2SKrzysztof Kozlowski		mmc: mmc@ff808000 {
30078cd6a9dSDinh Nguyen			#address-cells = <1>;
30178cd6a9dSDinh Nguyen			#size-cells = <0>;
30278cd6a9dSDinh Nguyen			compatible = "altr,socfpga-dw-mshc";
30378cd6a9dSDinh Nguyen			reg = <0xff808000 0x1000>;
30478cd6a9dSDinh Nguyen			interrupts = <0 96 4>;
30578cd6a9dSDinh Nguyen			fifo-depth = <0x400>;
306788251faSDinh Nguyen			resets = <&rst SDMMC_RESET>;
307788251faSDinh Nguyen			reset-names = "reset";
308d93101abSDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_MP_CLK>,
309d93101abSDinh Nguyen				 <&clkmgr STRATIX10_SDMMC_CLK>;
310d93101abSDinh Nguyen			clock-names = "biu", "ciu";
311ae3f46c8SThor Thayer			iommus = <&smmu 5>;
31231354121SDinh Nguyen			altr,sysmgr-syscon = <&sysmgr 0x28 4>;
31378cd6a9dSDinh Nguyen			status = "disabled";
31478cd6a9dSDinh Nguyen		};
31578cd6a9dSDinh Nguyen
316681a5c71SKrzysztof Kozlowski		nand: nand-controller@ffb90000 {
31767c9fd2dSDinh Nguyen			#address-cells = <1>;
31867c9fd2dSDinh Nguyen			#size-cells = <0>;
31967c9fd2dSDinh Nguyen			compatible = "altr,socfpga-denali-nand";
32067c9fd2dSDinh Nguyen			reg = <0xffb90000 0x10000>,
32167c9fd2dSDinh Nguyen			      <0xffb80000 0x1000>;
32267c9fd2dSDinh Nguyen			reg-names = "nand_data", "denali_reg";
32367c9fd2dSDinh Nguyen			interrupts = <0 97 4>;
32467c9fd2dSDinh Nguyen			clocks = <&clkmgr STRATIX10_NAND_CLK>,
32567c9fd2dSDinh Nguyen				 <&clkmgr STRATIX10_NAND_X_CLK>,
32667c9fd2dSDinh Nguyen				 <&clkmgr STRATIX10_NAND_ECC_CLK>;
32767c9fd2dSDinh Nguyen			clock-names = "nand", "nand_x", "ecc";
32867c9fd2dSDinh Nguyen			resets = <&rst NAND_RESET>, <&rst NAND_OCP_RESET>;
32967c9fd2dSDinh Nguyen			status = "disabled";
33067c9fd2dSDinh Nguyen		};
33167c9fd2dSDinh Nguyen
33278cd6a9dSDinh Nguyen		ocram: sram@ffe00000 {
33378cd6a9dSDinh Nguyen			compatible = "mmio-sram";
33478cd6a9dSDinh Nguyen			reg = <0xffe00000 0x100000>;
33578cd6a9dSDinh Nguyen		};
33678cd6a9dSDinh Nguyen
337180be1b7SKrzysztof Kozlowski		pdma: dma-controller@ffda0000 {
338ab50a444SGraham Moore			compatible = "arm,pl330", "arm,primecell";
339ab50a444SGraham Moore			reg = <0xffda0000 0x1000>;
340ab50a444SGraham Moore			interrupts = <0 81 4>,
341ab50a444SGraham Moore				     <0 82 4>,
342ab50a444SGraham Moore				     <0 83 4>,
343ab50a444SGraham Moore				     <0 84 4>,
344ab50a444SGraham Moore				     <0 85 4>,
345ab50a444SGraham Moore				     <0 86 4>,
346ab50a444SGraham Moore				     <0 87 4>,
347ab50a444SGraham Moore				     <0 88 4>,
348ab50a444SGraham Moore				     <0 89 4>;
349ab50a444SGraham Moore			#dma-cells = <1>;
350ab50a444SGraham Moore			clocks = <&clkmgr STRATIX10_L4_MAIN_CLK>;
351ab50a444SGraham Moore			clock-names = "apb_pclk";
352e10c1848SDinh Nguyen			resets = <&rst DMA_RESET>, <&rst DMA_OCP_RESET>;
353e10c1848SDinh Nguyen			reset-names = "dma", "dma-ocp";
354ab50a444SGraham Moore		};
355ab50a444SGraham Moore
356*21ab7031SDinh Nguyen		pinctrl0: pinctrl@ffd13000 {
357*21ab7031SDinh Nguyen			compatible = "pinctrl-single";
358*21ab7031SDinh Nguyen			reg = <0xffd13000 0xA0>;
359*21ab7031SDinh Nguyen			#pinctrl-cells = <1>;
360*21ab7031SDinh Nguyen			pinctrl-single,register-width = <32>;
361*21ab7031SDinh Nguyen			pinctrl-single,function-mask = <0x0000000f>;
362*21ab7031SDinh Nguyen		};
363*21ab7031SDinh Nguyen
364*21ab7031SDinh Nguyen		pinctrl1: pinctrl@ffd13100 {
365*21ab7031SDinh Nguyen			compatible = "pinctrl-single";
366*21ab7031SDinh Nguyen			reg = <0xffd13100 0x20>;
367*21ab7031SDinh Nguyen			#pinctrl-cells = <1>;
368*21ab7031SDinh Nguyen			pinctrl-single,register-width = <32>;
369*21ab7031SDinh Nguyen			pinctrl-single,function-mask = <0x0000000f>;
370*21ab7031SDinh Nguyen		};
371*21ab7031SDinh Nguyen
37278cd6a9dSDinh Nguyen		rst: rstmgr@ffd11000 {
37378cd6a9dSDinh Nguyen			#reset-cells = <1>;
3748bb4f3f5SDinh Nguyen			compatible = "altr,stratix10-rst-mgr";
37578cd6a9dSDinh Nguyen			reg = <0xffd11000 0x1000>;
37678cd6a9dSDinh Nguyen		};
37778cd6a9dSDinh Nguyen
378ae3f46c8SThor Thayer		smmu: iommu@fa000000 {
379ae3f46c8SThor Thayer			compatible = "arm,mmu-500", "arm,smmu-v2";
380ae3f46c8SThor Thayer			reg = <0xfa000000 0x40000>;
381ae3f46c8SThor Thayer			#global-interrupts = <2>;
382ae3f46c8SThor Thayer			#iommu-cells = <1>;
383ae3f46c8SThor Thayer			clocks = <&clkmgr STRATIX10_L4_MAIN_CLK>;
384ae3f46c8SThor Thayer			clock-names = "iommu";
385ae3f46c8SThor Thayer			interrupt-parent = <&intc>;
386ae3f46c8SThor Thayer			interrupts = <0 128 4>,	/* Global Secure Fault */
387ae3f46c8SThor Thayer				<0 129 4>, /* Global Non-secure Fault */
388ae3f46c8SThor Thayer				/* Non-secure Context Interrupts (32) */
389ae3f46c8SThor Thayer				<0 138 4>, <0 139 4>, <0 140 4>, <0 141 4>,
390ae3f46c8SThor Thayer				<0 142 4>, <0 143 4>, <0 144 4>, <0 145 4>,
391ae3f46c8SThor Thayer				<0 146 4>, <0 147 4>, <0 148 4>, <0 149 4>,
392ae3f46c8SThor Thayer				<0 150 4>, <0 151 4>, <0 152 4>, <0 153 4>,
393ae3f46c8SThor Thayer				<0 154 4>, <0 155 4>, <0 156 4>, <0 157 4>,
394ae3f46c8SThor Thayer				<0 158 4>, <0 159 4>, <0 160 4>, <0 161 4>,
395ae3f46c8SThor Thayer				<0 162 4>, <0 163 4>, <0 164 4>, <0 165 4>,
396ae3f46c8SThor Thayer				<0 166 4>, <0 167 4>, <0 168 4>, <0 169 4>;
397ae3f46c8SThor Thayer			stream-match-mask = <0x7ff0>;
398ae3f46c8SThor Thayer			status = "disabled";
399ae3f46c8SThor Thayer		};
400ae3f46c8SThor Thayer
40178cd6a9dSDinh Nguyen		spi0: spi@ffda4000 {
40278cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-ssi";
40378cd6a9dSDinh Nguyen			#address-cells = <1>;
40478cd6a9dSDinh Nguyen			#size-cells = <0>;
40578cd6a9dSDinh Nguyen			reg = <0xffda4000 0x1000>;
406889d1509SThor Thayer			interrupts = <0 99 4>;
407889d1509SThor Thayer			resets = <&rst SPIM0_RESET>;
4080ef91ccdSDinh Nguyen			reset-names = "spi";
409889d1509SThor Thayer			reg-io-width = <4>;
4104595299cSThor Thayer			num-cs = <4>;
41170455ac7SThor Thayer			clocks = <&clkmgr STRATIX10_L4_MAIN_CLK>;
41278cd6a9dSDinh Nguyen			status = "disabled";
41378cd6a9dSDinh Nguyen		};
41478cd6a9dSDinh Nguyen
41578cd6a9dSDinh Nguyen		spi1: spi@ffda5000 {
41678cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-ssi";
41778cd6a9dSDinh Nguyen			#address-cells = <1>;
41878cd6a9dSDinh Nguyen			#size-cells = <0>;
41978cd6a9dSDinh Nguyen			reg = <0xffda5000 0x1000>;
420889d1509SThor Thayer			interrupts = <0 100 4>;
421889d1509SThor Thayer			resets = <&rst SPIM1_RESET>;
4220ef91ccdSDinh Nguyen			reset-names = "spi";
423889d1509SThor Thayer			reg-io-width = <4>;
4244595299cSThor Thayer			num-cs = <4>;
42570455ac7SThor Thayer			clocks = <&clkmgr STRATIX10_L4_MAIN_CLK>;
42678cd6a9dSDinh Nguyen			status = "disabled";
42778cd6a9dSDinh Nguyen		};
42878cd6a9dSDinh Nguyen
42978cd6a9dSDinh Nguyen		sysmgr: sysmgr@ffd12000 {
4308f4ebe9bSThor Thayer			compatible = "altr,sys-mgr-s10","altr,sys-mgr";
43174121b9aSThor Thayer			reg = <0xffd12000 0x228>;
43278cd6a9dSDinh Nguyen		};
43378cd6a9dSDinh Nguyen
43478cd6a9dSDinh Nguyen		timer0: timer0@ffc03000 {
43578cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-timer";
43678cd6a9dSDinh Nguyen			interrupts = <0 113 4>;
43778cd6a9dSDinh Nguyen			reg = <0xffc03000 0x100>;
438d93101abSDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
439d93101abSDinh Nguyen			clock-names = "timer";
44078cd6a9dSDinh Nguyen		};
44178cd6a9dSDinh Nguyen
44278cd6a9dSDinh Nguyen		timer1: timer1@ffc03100 {
44378cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-timer";
44478cd6a9dSDinh Nguyen			interrupts = <0 114 4>;
44578cd6a9dSDinh Nguyen			reg = <0xffc03100 0x100>;
446d93101abSDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
447d93101abSDinh Nguyen			clock-names = "timer";
44878cd6a9dSDinh Nguyen		};
44978cd6a9dSDinh Nguyen
45078cd6a9dSDinh Nguyen		timer2: timer2@ffd00000 {
45178cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-timer";
45278cd6a9dSDinh Nguyen			interrupts = <0 115 4>;
45378cd6a9dSDinh Nguyen			reg = <0xffd00000 0x100>;
454d93101abSDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
455d93101abSDinh Nguyen			clock-names = "timer";
45678cd6a9dSDinh Nguyen		};
45778cd6a9dSDinh Nguyen
45878cd6a9dSDinh Nguyen		timer3: timer3@ffd00100 {
45978cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-timer";
46078cd6a9dSDinh Nguyen			interrupts = <0 116 4>;
46178cd6a9dSDinh Nguyen			reg = <0xffd00100 0x100>;
462d93101abSDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
463d93101abSDinh Nguyen			clock-names = "timer";
46478cd6a9dSDinh Nguyen		};
46578cd6a9dSDinh Nguyen
466681a5c71SKrzysztof Kozlowski		uart0: serial@ffc02000 {
46778cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-uart";
46878cd6a9dSDinh Nguyen			reg = <0xffc02000 0x100>;
46978cd6a9dSDinh Nguyen			interrupts = <0 108 4>;
47078cd6a9dSDinh Nguyen			reg-shift = <2>;
47178cd6a9dSDinh Nguyen			reg-io-width = <4>;
472788251faSDinh Nguyen			resets = <&rst UART0_RESET>;
473d93101abSDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
47478cd6a9dSDinh Nguyen			status = "disabled";
47578cd6a9dSDinh Nguyen		};
47678cd6a9dSDinh Nguyen
477681a5c71SKrzysztof Kozlowski		uart1: serial@ffc02100 {
47878cd6a9dSDinh Nguyen			compatible = "snps,dw-apb-uart";
47978cd6a9dSDinh Nguyen			reg = <0xffc02100 0x100>;
48078cd6a9dSDinh Nguyen			interrupts = <0 109 4>;
48178cd6a9dSDinh Nguyen			reg-shift = <2>;
48278cd6a9dSDinh Nguyen			reg-io-width = <4>;
483788251faSDinh Nguyen			resets = <&rst UART1_RESET>;
484d93101abSDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SP_CLK>;
48578cd6a9dSDinh Nguyen			status = "disabled";
48678cd6a9dSDinh Nguyen		};
48778cd6a9dSDinh Nguyen
48878cd6a9dSDinh Nguyen		usbphy0: usbphy@0 {
48978cd6a9dSDinh Nguyen			#phy-cells = <0>;
49078cd6a9dSDinh Nguyen			compatible = "usb-nop-xceiv";
49178cd6a9dSDinh Nguyen			status = "okay";
49278cd6a9dSDinh Nguyen		};
49378cd6a9dSDinh Nguyen
49478cd6a9dSDinh Nguyen		usb0: usb@ffb00000 {
49578cd6a9dSDinh Nguyen			compatible = "snps,dwc2";
49678cd6a9dSDinh Nguyen			reg = <0xffb00000 0x40000>;
49778cd6a9dSDinh Nguyen			interrupts = <0 93 4>;
49878cd6a9dSDinh Nguyen			phys = <&usbphy0>;
49978cd6a9dSDinh Nguyen			phy-names = "usb2-phy";
50033af8ca0SDinh Nguyen			resets = <&rst USB0_RESET>, <&rst USB0_OCP_RESET>;
50133af8ca0SDinh Nguyen			reset-names = "dwc2", "dwc2-ecc";
50203761ab1SDinh Nguyen			clocks = <&clkmgr STRATIX10_USB_CLK>;
5034b557e17SKrzysztof Kozlowski			clock-names = "otg";
504ae3f46c8SThor Thayer			iommus = <&smmu 6>;
50578cd6a9dSDinh Nguyen			status = "disabled";
50678cd6a9dSDinh Nguyen		};
50778cd6a9dSDinh Nguyen
50878cd6a9dSDinh Nguyen		usb1: usb@ffb40000 {
50978cd6a9dSDinh Nguyen			compatible = "snps,dwc2";
51078cd6a9dSDinh Nguyen			reg = <0xffb40000 0x40000>;
51178cd6a9dSDinh Nguyen			interrupts = <0 94 4>;
51278cd6a9dSDinh Nguyen			phys = <&usbphy0>;
51378cd6a9dSDinh Nguyen			phy-names = "usb2-phy";
51433af8ca0SDinh Nguyen			resets = <&rst USB1_RESET>, <&rst USB1_OCP_RESET>;
51533af8ca0SDinh Nguyen			reset-names = "dwc2", "dwc2-ecc";
51603761ab1SDinh Nguyen			clocks = <&clkmgr STRATIX10_USB_CLK>;
517ae3f46c8SThor Thayer			iommus = <&smmu 7>;
51878cd6a9dSDinh Nguyen			status = "disabled";
51978cd6a9dSDinh Nguyen		};
52078cd6a9dSDinh Nguyen
52178cd6a9dSDinh Nguyen		watchdog0: watchdog@ffd00200 {
52278cd6a9dSDinh Nguyen			compatible = "snps,dw-wdt";
52378cd6a9dSDinh Nguyen			reg = <0xffd00200 0x100>;
52478cd6a9dSDinh Nguyen			interrupts = <0 117 4>;
525788251faSDinh Nguyen			resets = <&rst WATCHDOG0_RESET>;
52603761ab1SDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SYS_FREE_CLK>;
52778cd6a9dSDinh Nguyen			status = "disabled";
52878cd6a9dSDinh Nguyen		};
52978cd6a9dSDinh Nguyen
53078cd6a9dSDinh Nguyen		watchdog1: watchdog@ffd00300 {
53178cd6a9dSDinh Nguyen			compatible = "snps,dw-wdt";
53278cd6a9dSDinh Nguyen			reg = <0xffd00300 0x100>;
53378cd6a9dSDinh Nguyen			interrupts = <0 118 4>;
534788251faSDinh Nguyen			resets = <&rst WATCHDOG1_RESET>;
53503761ab1SDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SYS_FREE_CLK>;
53678cd6a9dSDinh Nguyen			status = "disabled";
53778cd6a9dSDinh Nguyen		};
53878cd6a9dSDinh Nguyen
53978cd6a9dSDinh Nguyen		watchdog2: watchdog@ffd00400 {
54078cd6a9dSDinh Nguyen			compatible = "snps,dw-wdt";
54178cd6a9dSDinh Nguyen			reg = <0xffd00400 0x100>;
54278cd6a9dSDinh Nguyen			interrupts = <0 125 4>;
543788251faSDinh Nguyen			resets = <&rst WATCHDOG2_RESET>;
54403761ab1SDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SYS_FREE_CLK>;
54578cd6a9dSDinh Nguyen			status = "disabled";
54678cd6a9dSDinh Nguyen		};
54778cd6a9dSDinh Nguyen
54878cd6a9dSDinh Nguyen		watchdog3: watchdog@ffd00500 {
54978cd6a9dSDinh Nguyen			compatible = "snps,dw-wdt";
55078cd6a9dSDinh Nguyen			reg = <0xffd00500 0x100>;
55178cd6a9dSDinh Nguyen			interrupts = <0 126 4>;
552788251faSDinh Nguyen			resets = <&rst WATCHDOG3_RESET>;
55303761ab1SDinh Nguyen			clocks = <&clkmgr STRATIX10_L4_SYS_FREE_CLK>;
55478cd6a9dSDinh Nguyen			status = "disabled";
55578cd6a9dSDinh Nguyen		};
55691fdd827SThor Thayer
557446fd7afSThor Thayer		sdr: sdr@f8011100 {
558446fd7afSThor Thayer			compatible = "altr,sdr-ctl", "syscon";
559446fd7afSThor Thayer			reg = <0xf8011100 0xc0>;
560446fd7afSThor Thayer		};
561446fd7afSThor Thayer
56291fdd827SThor Thayer		eccmgr {
56374676a8eSThor Thayer			compatible = "altr,socfpga-s10-ecc-manager",
56474676a8eSThor Thayer				     "altr,socfpga-a10-ecc-manager";
5653ce078ffSThor Thayer			altr,sysmgr-syscon = <&sysmgr>;
5663ce078ffSThor Thayer			#address-cells = <1>;
5673ce078ffSThor Thayer			#size-cells = <1>;
56874676a8eSThor Thayer			interrupts = <0 15 4>;
56991fdd827SThor Thayer			interrupt-controller;
57091fdd827SThor Thayer			#interrupt-cells = <2>;
5713ce078ffSThor Thayer			ranges;
57291fdd827SThor Thayer
57391fdd827SThor Thayer			sdramedac {
57491fdd827SThor Thayer				compatible = "altr,sdram-edac-s10";
575446fd7afSThor Thayer				altr,sdr-syscon = <&sdr>;
57674676a8eSThor Thayer				interrupts = <16 4>;
57791fdd827SThor Thayer			};
5786b2da9ffSThor Thayer
5793c4fcb89SThor Thayer			ocram-ecc@ff8cc000 {
5803c4fcb89SThor Thayer				compatible = "altr,socfpga-s10-ocram-ecc",
5813c4fcb89SThor Thayer					     "altr,socfpga-a10-ocram-ecc";
5823c4fcb89SThor Thayer				reg = <0xff8cc000 0x100>;
5833c4fcb89SThor Thayer				altr,ecc-parent = <&ocram>;
5843c4fcb89SThor Thayer				interrupts = <1 4>;
5853c4fcb89SThor Thayer			};
5863c4fcb89SThor Thayer
5876b2da9ffSThor Thayer			usb0-ecc@ff8c4000 {
58874676a8eSThor Thayer				compatible = "altr,socfpga-s10-usb-ecc",
58974676a8eSThor Thayer					     "altr,socfpga-usb-ecc";
5906b2da9ffSThor Thayer				reg = <0xff8c4000 0x100>;
5916b2da9ffSThor Thayer				altr,ecc-parent = <&usb0>;
59274676a8eSThor Thayer				interrupts = <2 4>;
5936b2da9ffSThor Thayer			};
5946b2da9ffSThor Thayer
5956b2da9ffSThor Thayer			emac0-rx-ecc@ff8c0000 {
59674676a8eSThor Thayer				compatible = "altr,socfpga-s10-eth-mac-ecc",
59774676a8eSThor Thayer					     "altr,socfpga-eth-mac-ecc";
5986b2da9ffSThor Thayer				reg = <0xff8c0000 0x100>;
5996b2da9ffSThor Thayer				altr,ecc-parent = <&gmac0>;
60074676a8eSThor Thayer				interrupts = <4 4>;
6016b2da9ffSThor Thayer			};
6026b2da9ffSThor Thayer
6036b2da9ffSThor Thayer			emac0-tx-ecc@ff8c0400 {
60474676a8eSThor Thayer				compatible = "altr,socfpga-s10-eth-mac-ecc",
60574676a8eSThor Thayer					     "altr,socfpga-eth-mac-ecc";
6066b2da9ffSThor Thayer				reg = <0xff8c0400 0x100>;
6076b2da9ffSThor Thayer				altr,ecc-parent = <&gmac0>;
60874676a8eSThor Thayer				interrupts = <5 4>;
6096b2da9ffSThor Thayer			};
6106b2da9ffSThor Thayer
61191fdd827SThor Thayer		};
6120cb140d0SThor Thayer
6130cb140d0SThor Thayer		qspi: spi@ff8d2000 {
61436de991eSDinh Nguyen			compatible = "intel,socfpga-qspi", "cdns,qspi-nor";
6150cb140d0SThor Thayer			#address-cells = <1>;
6160cb140d0SThor Thayer			#size-cells = <0>;
6170cb140d0SThor Thayer			reg = <0xff8d2000 0x100>,
6180cb140d0SThor Thayer			      <0xff900000 0x100000>;
6190cb140d0SThor Thayer			interrupts = <0 3 4>;
6200cb140d0SThor Thayer			cdns,fifo-depth = <128>;
6210cb140d0SThor Thayer			cdns,fifo-width = <4>;
6220cb140d0SThor Thayer			cdns,trigger-address = <0x00000000>;
6230cb140d0SThor Thayer			clocks = <&qspi_clk>;
6240cb140d0SThor Thayer
6250cb140d0SThor Thayer			status = "disabled";
6260cb140d0SThor Thayer		};
627adb9e354SRichard Gong
628adb9e354SRichard Gong		firmware {
629adb9e354SRichard Gong			svc {
630adb9e354SRichard Gong				compatible = "intel,stratix10-svc";
631adb9e354SRichard Gong				method = "smc";
632adb9e354SRichard Gong				memory-region = <&service_reserved>;
633919d1100SAlan Tull
634919d1100SAlan Tull				fpga_mgr: fpga-mgr {
635919d1100SAlan Tull					compatible = "intel,stratix10-soc-fpga-mgr";
636919d1100SAlan Tull				};
637adb9e354SRichard Gong			};
638adb9e354SRichard Gong		};
63978cd6a9dSDinh Nguyen	};
64078cd6a9dSDinh Nguyen};
641