xref: /openbmc/linux/arch/arm64/Kconfig (revision cb1aaebe)
1config ARM64
2	def_bool y
3	select ACPI_CCA_REQUIRED if ACPI
4	select ACPI_GENERIC_GSI if ACPI
5	select ACPI_GTDT if ACPI
6	select ACPI_IORT if ACPI
7	select ACPI_REDUCED_HARDWARE_ONLY if ACPI
8	select ACPI_MCFG if (ACPI && PCI)
9	select ACPI_SPCR_TABLE if ACPI
10	select ACPI_PPTT if ACPI
11	select ARCH_CLOCKSOURCE_DATA
12	select ARCH_HAS_DEBUG_VIRTUAL
13	select ARCH_HAS_DEVMEM_IS_ALLOWED
14	select ARCH_HAS_DMA_COHERENT_TO_PFN
15	select ARCH_HAS_DMA_MMAP_PGPROT
16	select ARCH_HAS_DMA_PREP_COHERENT
17	select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
18	select ARCH_HAS_ELF_RANDOMIZE
19	select ARCH_HAS_FAST_MULTIPLIER
20	select ARCH_HAS_FORTIFY_SOURCE
21	select ARCH_HAS_GCOV_PROFILE_ALL
22	select ARCH_HAS_GIGANTIC_PAGE
23	select ARCH_HAS_KCOV
24	select ARCH_HAS_KEEPINITRD
25	select ARCH_HAS_MEMBARRIER_SYNC_CORE
26	select ARCH_HAS_PTE_SPECIAL
27	select ARCH_HAS_SETUP_DMA_OPS
28	select ARCH_HAS_SET_MEMORY
29	select ARCH_HAS_STRICT_KERNEL_RWX
30	select ARCH_HAS_STRICT_MODULE_RWX
31	select ARCH_HAS_SYNC_DMA_FOR_DEVICE
32	select ARCH_HAS_SYNC_DMA_FOR_CPU
33	select ARCH_HAS_SYSCALL_WRAPPER
34	select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
35	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
36	select ARCH_HAVE_NMI_SAFE_CMPXCHG
37	select ARCH_INLINE_READ_LOCK if !PREEMPT
38	select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
39	select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
40	select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
41	select ARCH_INLINE_READ_UNLOCK if !PREEMPT
42	select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
43	select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
44	select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
45	select ARCH_INLINE_WRITE_LOCK if !PREEMPT
46	select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
47	select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
48	select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
49	select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
50	select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
51	select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
52	select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
53	select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
54	select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
55	select ARCH_INLINE_SPIN_LOCK if !PREEMPT
56	select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
57	select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
58	select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
59	select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
60	select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
61	select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
62	select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
63	select ARCH_KEEP_MEMBLOCK
64	select ARCH_USE_CMPXCHG_LOCKREF
65	select ARCH_USE_QUEUED_RWLOCKS
66	select ARCH_USE_QUEUED_SPINLOCKS
67	select ARCH_SUPPORTS_MEMORY_FAILURE
68	select ARCH_SUPPORTS_ATOMIC_RMW
69	select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
70	select ARCH_SUPPORTS_NUMA_BALANCING
71	select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
72	select ARCH_WANT_FRAME_POINTERS
73	select ARCH_HAS_UBSAN_SANITIZE_ALL
74	select ARM_AMBA
75	select ARM_ARCH_TIMER
76	select ARM_GIC
77	select AUDIT_ARCH_COMPAT_GENERIC
78	select ARM_GIC_V2M if PCI
79	select ARM_GIC_V3
80	select ARM_GIC_V3_ITS if PCI
81	select ARM_PSCI_FW
82	select BUILDTIME_EXTABLE_SORT
83	select CLONE_BACKWARDS
84	select COMMON_CLK
85	select CPU_PM if (SUSPEND || CPU_IDLE)
86	select CRC32
87	select DCACHE_WORD_ACCESS
88	select DMA_DIRECT_REMAP
89	select EDAC_SUPPORT
90	select FRAME_POINTER
91	select GENERIC_ALLOCATOR
92	select GENERIC_ARCH_TOPOLOGY
93	select GENERIC_CLOCKEVENTS
94	select GENERIC_CLOCKEVENTS_BROADCAST
95	select GENERIC_CPU_AUTOPROBE
96	select GENERIC_CPU_VULNERABILITIES
97	select GENERIC_EARLY_IOREMAP
98	select GENERIC_IDLE_POLL_SETUP
99	select GENERIC_IRQ_MULTI_HANDLER
100	select GENERIC_IRQ_PROBE
101	select GENERIC_IRQ_SHOW
102	select GENERIC_IRQ_SHOW_LEVEL
103	select GENERIC_PCI_IOMAP
104	select GENERIC_SCHED_CLOCK
105	select GENERIC_SMP_IDLE_THREAD
106	select GENERIC_STRNCPY_FROM_USER
107	select GENERIC_STRNLEN_USER
108	select GENERIC_TIME_VSYSCALL
109	select HANDLE_DOMAIN_IRQ
110	select HARDIRQS_SW_RESEND
111	select HAVE_PCI
112	select HAVE_ACPI_APEI if (ACPI && EFI)
113	select HAVE_ALIGNED_STRUCT_PAGE if SLUB
114	select HAVE_ARCH_AUDITSYSCALL
115	select HAVE_ARCH_BITREVERSE
116	select HAVE_ARCH_HUGE_VMAP
117	select HAVE_ARCH_JUMP_LABEL
118	select HAVE_ARCH_JUMP_LABEL_RELATIVE
119	select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
120	select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
121	select HAVE_ARCH_KGDB
122	select HAVE_ARCH_MMAP_RND_BITS
123	select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
124	select HAVE_ARCH_PREL32_RELOCATIONS
125	select HAVE_ARCH_SECCOMP_FILTER
126	select HAVE_ARCH_STACKLEAK
127	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
128	select HAVE_ARCH_TRACEHOOK
129	select HAVE_ARCH_TRANSPARENT_HUGEPAGE
130	select HAVE_ARCH_VMAP_STACK
131	select HAVE_ARM_SMCCC
132	select HAVE_EBPF_JIT
133	select HAVE_C_RECORDMCOUNT
134	select HAVE_CMPXCHG_DOUBLE
135	select HAVE_CMPXCHG_LOCAL
136	select HAVE_CONTEXT_TRACKING
137	select HAVE_DEBUG_BUGVERBOSE
138	select HAVE_DEBUG_KMEMLEAK
139	select HAVE_DMA_CONTIGUOUS
140	select HAVE_DYNAMIC_FTRACE
141	select HAVE_EFFICIENT_UNALIGNED_ACCESS
142	select HAVE_FTRACE_MCOUNT_RECORD
143	select HAVE_FUNCTION_TRACER
144	select HAVE_FUNCTION_GRAPH_TRACER
145	select HAVE_GCC_PLUGINS
146	select HAVE_HW_BREAKPOINT if PERF_EVENTS
147	select HAVE_IRQ_TIME_ACCOUNTING
148	select HAVE_MEMBLOCK_NODE_MAP if NUMA
149	select HAVE_NMI
150	select HAVE_PATA_PLATFORM
151	select HAVE_PERF_EVENTS
152	select HAVE_PERF_REGS
153	select HAVE_PERF_USER_STACK_DUMP
154	select HAVE_REGS_AND_STACK_ACCESS_API
155	select HAVE_FUNCTION_ARG_ACCESS_API
156	select HAVE_RCU_TABLE_FREE
157	select HAVE_RSEQ
158	select HAVE_STACKPROTECTOR
159	select HAVE_SYSCALL_TRACEPOINTS
160	select HAVE_KPROBES
161	select HAVE_KRETPROBES
162	select IOMMU_DMA if IOMMU_SUPPORT
163	select IRQ_DOMAIN
164	select IRQ_FORCED_THREADING
165	select MODULES_USE_ELF_RELA
166	select NEED_DMA_MAP_STATE
167	select NEED_SG_DMA_LENGTH
168	select OF
169	select OF_EARLY_FLATTREE
170	select PCI_DOMAINS_GENERIC if PCI
171	select PCI_ECAM if (ACPI && PCI)
172	select PCI_SYSCALL if PCI
173	select POWER_RESET
174	select POWER_SUPPLY
175	select REFCOUNT_FULL
176	select SPARSE_IRQ
177	select SWIOTLB
178	select SYSCTL_EXCEPTION_TRACE
179	select THREAD_INFO_IN_TASK
180	help
181	  ARM 64-bit (AArch64) Linux support.
182
183config 64BIT
184	def_bool y
185
186config MMU
187	def_bool y
188
189config ARM64_PAGE_SHIFT
190	int
191	default 16 if ARM64_64K_PAGES
192	default 14 if ARM64_16K_PAGES
193	default 12
194
195config ARM64_CONT_SHIFT
196	int
197	default 5 if ARM64_64K_PAGES
198	default 7 if ARM64_16K_PAGES
199	default 4
200
201config ARCH_MMAP_RND_BITS_MIN
202       default 14 if ARM64_64K_PAGES
203       default 16 if ARM64_16K_PAGES
204       default 18
205
206# max bits determined by the following formula:
207#  VA_BITS - PAGE_SHIFT - 3
208config ARCH_MMAP_RND_BITS_MAX
209       default 19 if ARM64_VA_BITS=36
210       default 24 if ARM64_VA_BITS=39
211       default 27 if ARM64_VA_BITS=42
212       default 30 if ARM64_VA_BITS=47
213       default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
214       default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
215       default 33 if ARM64_VA_BITS=48
216       default 14 if ARM64_64K_PAGES
217       default 16 if ARM64_16K_PAGES
218       default 18
219
220config ARCH_MMAP_RND_COMPAT_BITS_MIN
221       default 7 if ARM64_64K_PAGES
222       default 9 if ARM64_16K_PAGES
223       default 11
224
225config ARCH_MMAP_RND_COMPAT_BITS_MAX
226       default 16
227
228config NO_IOPORT_MAP
229	def_bool y if !PCI
230
231config STACKTRACE_SUPPORT
232	def_bool y
233
234config ILLEGAL_POINTER_VALUE
235	hex
236	default 0xdead000000000000
237
238config LOCKDEP_SUPPORT
239	def_bool y
240
241config TRACE_IRQFLAGS_SUPPORT
242	def_bool y
243
244config GENERIC_BUG
245	def_bool y
246	depends on BUG
247
248config GENERIC_BUG_RELATIVE_POINTERS
249	def_bool y
250	depends on GENERIC_BUG
251
252config GENERIC_HWEIGHT
253	def_bool y
254
255config GENERIC_CSUM
256        def_bool y
257
258config GENERIC_CALIBRATE_DELAY
259	def_bool y
260
261config ZONE_DMA32
262	def_bool y
263
264config HAVE_GENERIC_GUP
265	def_bool y
266
267config ARCH_ENABLE_MEMORY_HOTPLUG
268	def_bool y
269
270config SMP
271	def_bool y
272
273config KERNEL_MODE_NEON
274	def_bool y
275
276config FIX_EARLYCON_MEM
277	def_bool y
278
279config PGTABLE_LEVELS
280	int
281	default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
282	default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
283	default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52)
284	default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
285	default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
286	default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
287
288config ARCH_SUPPORTS_UPROBES
289	def_bool y
290
291config ARCH_PROC_KCORE_TEXT
292	def_bool y
293
294source "arch/arm64/Kconfig.platforms"
295
296menu "Kernel Features"
297
298menu "ARM errata workarounds via the alternatives framework"
299
300config ARM64_WORKAROUND_CLEAN_CACHE
301	bool
302
303config ARM64_ERRATUM_826319
304	bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
305	default y
306	select ARM64_WORKAROUND_CLEAN_CACHE
307	help
308	  This option adds an alternative code sequence to work around ARM
309	  erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
310	  AXI master interface and an L2 cache.
311
312	  If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
313	  and is unable to accept a certain write via this interface, it will
314	  not progress on read data presented on the read data channel and the
315	  system can deadlock.
316
317	  The workaround promotes data cache clean instructions to
318	  data cache clean-and-invalidate.
319	  Please note that this does not necessarily enable the workaround,
320	  as it depends on the alternative framework, which will only patch
321	  the kernel if an affected CPU is detected.
322
323	  If unsure, say Y.
324
325config ARM64_ERRATUM_827319
326	bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
327	default y
328	select ARM64_WORKAROUND_CLEAN_CACHE
329	help
330	  This option adds an alternative code sequence to work around ARM
331	  erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
332	  master interface and an L2 cache.
333
334	  Under certain conditions this erratum can cause a clean line eviction
335	  to occur at the same time as another transaction to the same address
336	  on the AMBA 5 CHI interface, which can cause data corruption if the
337	  interconnect reorders the two transactions.
338
339	  The workaround promotes data cache clean instructions to
340	  data cache clean-and-invalidate.
341	  Please note that this does not necessarily enable the workaround,
342	  as it depends on the alternative framework, which will only patch
343	  the kernel if an affected CPU is detected.
344
345	  If unsure, say Y.
346
347config ARM64_ERRATUM_824069
348	bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
349	default y
350	select ARM64_WORKAROUND_CLEAN_CACHE
351	help
352	  This option adds an alternative code sequence to work around ARM
353	  erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
354	  to a coherent interconnect.
355
356	  If a Cortex-A53 processor is executing a store or prefetch for
357	  write instruction at the same time as a processor in another
358	  cluster is executing a cache maintenance operation to the same
359	  address, then this erratum might cause a clean cache line to be
360	  incorrectly marked as dirty.
361
362	  The workaround promotes data cache clean instructions to
363	  data cache clean-and-invalidate.
364	  Please note that this option does not necessarily enable the
365	  workaround, as it depends on the alternative framework, which will
366	  only patch the kernel if an affected CPU is detected.
367
368	  If unsure, say Y.
369
370config ARM64_ERRATUM_819472
371	bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
372	default y
373	select ARM64_WORKAROUND_CLEAN_CACHE
374	help
375	  This option adds an alternative code sequence to work around ARM
376	  erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
377	  present when it is connected to a coherent interconnect.
378
379	  If the processor is executing a load and store exclusive sequence at
380	  the same time as a processor in another cluster is executing a cache
381	  maintenance operation to the same address, then this erratum might
382	  cause data corruption.
383
384	  The workaround promotes data cache clean instructions to
385	  data cache clean-and-invalidate.
386	  Please note that this does not necessarily enable the workaround,
387	  as it depends on the alternative framework, which will only patch
388	  the kernel if an affected CPU is detected.
389
390	  If unsure, say Y.
391
392config ARM64_ERRATUM_832075
393	bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
394	default y
395	help
396	  This option adds an alternative code sequence to work around ARM
397	  erratum 832075 on Cortex-A57 parts up to r1p2.
398
399	  Affected Cortex-A57 parts might deadlock when exclusive load/store
400	  instructions to Write-Back memory are mixed with Device loads.
401
402	  The workaround is to promote device loads to use Load-Acquire
403	  semantics.
404	  Please note that this does not necessarily enable the workaround,
405	  as it depends on the alternative framework, which will only patch
406	  the kernel if an affected CPU is detected.
407
408	  If unsure, say Y.
409
410config ARM64_ERRATUM_834220
411	bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
412	depends on KVM
413	default y
414	help
415	  This option adds an alternative code sequence to work around ARM
416	  erratum 834220 on Cortex-A57 parts up to r1p2.
417
418	  Affected Cortex-A57 parts might report a Stage 2 translation
419	  fault as the result of a Stage 1 fault for load crossing a
420	  page boundary when there is a permission or device memory
421	  alignment fault at Stage 1 and a translation fault at Stage 2.
422
423	  The workaround is to verify that the Stage 1 translation
424	  doesn't generate a fault before handling the Stage 2 fault.
425	  Please note that this does not necessarily enable the workaround,
426	  as it depends on the alternative framework, which will only patch
427	  the kernel if an affected CPU is detected.
428
429	  If unsure, say Y.
430
431config ARM64_ERRATUM_845719
432	bool "Cortex-A53: 845719: a load might read incorrect data"
433	depends on COMPAT
434	default y
435	help
436	  This option adds an alternative code sequence to work around ARM
437	  erratum 845719 on Cortex-A53 parts up to r0p4.
438
439	  When running a compat (AArch32) userspace on an affected Cortex-A53
440	  part, a load at EL0 from a virtual address that matches the bottom 32
441	  bits of the virtual address used by a recent load at (AArch64) EL1
442	  might return incorrect data.
443
444	  The workaround is to write the contextidr_el1 register on exception
445	  return to a 32-bit task.
446	  Please note that this does not necessarily enable the workaround,
447	  as it depends on the alternative framework, which will only patch
448	  the kernel if an affected CPU is detected.
449
450	  If unsure, say Y.
451
452config ARM64_ERRATUM_843419
453	bool "Cortex-A53: 843419: A load or store might access an incorrect address"
454	default y
455	select ARM64_MODULE_PLTS if MODULES
456	help
457	  This option links the kernel with '--fix-cortex-a53-843419' and
458	  enables PLT support to replace certain ADRP instructions, which can
459	  cause subsequent memory accesses to use an incorrect address on
460	  Cortex-A53 parts up to r0p4.
461
462	  If unsure, say Y.
463
464config ARM64_ERRATUM_1024718
465	bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
466	default y
467	help
468	  This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
469
470	  Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
471	  update of the hardware dirty bit when the DBM/AP bits are updated
472	  without a break-before-make. The workaround is to disable the usage
473	  of hardware DBM locally on the affected cores. CPUs not affected by
474	  this erratum will continue to use the feature.
475
476	  If unsure, say Y.
477
478config ARM64_ERRATUM_1188873
479	bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
480	default y
481	depends on COMPAT
482	select ARM_ARCH_TIMER_OOL_WORKAROUND
483	help
484	  This option adds a workaround for ARM Cortex-A76/Neoverse-N1
485	  erratum 1188873.
486
487	  Affected Cortex-A76/Neoverse-N1 cores (r0p0, r1p0, r2p0) could
488	  cause register corruption when accessing the timer registers
489	  from AArch32 userspace.
490
491	  If unsure, say Y.
492
493config ARM64_ERRATUM_1165522
494	bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
495	default y
496	help
497	  This option adds a workaround for ARM Cortex-A76 erratum 1165522.
498
499	  Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
500	  corrupted TLBs by speculating an AT instruction during a guest
501	  context switch.
502
503	  If unsure, say Y.
504
505config ARM64_ERRATUM_1286807
506	bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
507	default y
508	select ARM64_WORKAROUND_REPEAT_TLBI
509	help
510	  This option adds a workaround for ARM Cortex-A76 erratum 1286807.
511
512	  On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
513	  address for a cacheable mapping of a location is being
514	  accessed by a core while another core is remapping the virtual
515	  address to a new physical page using the recommended
516	  break-before-make sequence, then under very rare circumstances
517	  TLBI+DSB completes before a read using the translation being
518	  invalidated has been observed by other observers. The
519	  workaround repeats the TLBI+DSB operation.
520
521	  If unsure, say Y.
522
523config CAVIUM_ERRATUM_22375
524	bool "Cavium erratum 22375, 24313"
525	default y
526	help
527	  Enable workaround for errata 22375 and 24313.
528
529	  This implements two gicv3-its errata workarounds for ThunderX. Both
530	  with a small impact affecting only ITS table allocation.
531
532	    erratum 22375: only alloc 8MB table size
533	    erratum 24313: ignore memory access type
534
535	  The fixes are in ITS initialization and basically ignore memory access
536	  type and table size provided by the TYPER and BASER registers.
537
538	  If unsure, say Y.
539
540config CAVIUM_ERRATUM_23144
541	bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
542	depends on NUMA
543	default y
544	help
545	  ITS SYNC command hang for cross node io and collections/cpu mapping.
546
547	  If unsure, say Y.
548
549config CAVIUM_ERRATUM_23154
550	bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
551	default y
552	help
553	  The gicv3 of ThunderX requires a modified version for
554	  reading the IAR status to ensure data synchronization
555	  (access to icc_iar1_el1 is not sync'ed before and after).
556
557	  If unsure, say Y.
558
559config CAVIUM_ERRATUM_27456
560	bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
561	default y
562	help
563	  On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
564	  instructions may cause the icache to become corrupted if it
565	  contains data for a non-current ASID.  The fix is to
566	  invalidate the icache when changing the mm context.
567
568	  If unsure, say Y.
569
570config CAVIUM_ERRATUM_30115
571	bool "Cavium erratum 30115: Guest may disable interrupts in host"
572	default y
573	help
574	  On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
575	  1.2, and T83 Pass 1.0, KVM guest execution may disable
576	  interrupts in host. Trapping both GICv3 group-0 and group-1
577	  accesses sidesteps the issue.
578
579	  If unsure, say Y.
580
581config QCOM_FALKOR_ERRATUM_1003
582	bool "Falkor E1003: Incorrect translation due to ASID change"
583	default y
584	help
585	  On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
586	  and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
587	  in TTBR1_EL1, this situation only occurs in the entry trampoline and
588	  then only for entries in the walk cache, since the leaf translation
589	  is unchanged. Work around the erratum by invalidating the walk cache
590	  entries for the trampoline before entering the kernel proper.
591
592config ARM64_WORKAROUND_REPEAT_TLBI
593	bool
594
595config QCOM_FALKOR_ERRATUM_1009
596	bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
597	default y
598	select ARM64_WORKAROUND_REPEAT_TLBI
599	help
600	  On Falkor v1, the CPU may prematurely complete a DSB following a
601	  TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
602	  one more time to fix the issue.
603
604	  If unsure, say Y.
605
606config QCOM_QDF2400_ERRATUM_0065
607	bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
608	default y
609	help
610	  On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
611	  ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
612	  been indicated as 16Bytes (0xf), not 8Bytes (0x7).
613
614	  If unsure, say Y.
615
616config SOCIONEXT_SYNQUACER_PREITS
617	bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
618	default y
619	help
620	  Socionext Synquacer SoCs implement a separate h/w block to generate
621	  MSI doorbell writes with non-zero values for the device ID.
622
623	  If unsure, say Y.
624
625config HISILICON_ERRATUM_161600802
626	bool "Hip07 161600802: Erroneous redistributor VLPI base"
627	default y
628	help
629	  The HiSilicon Hip07 SoC uses the wrong redistributor base
630	  when issued ITS commands such as VMOVP and VMAPP, and requires
631	  a 128kB offset to be applied to the target address in this commands.
632
633	  If unsure, say Y.
634
635config QCOM_FALKOR_ERRATUM_E1041
636	bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
637	default y
638	help
639	  Falkor CPU may speculatively fetch instructions from an improper
640	  memory location when MMU translation is changed from SCTLR_ELn[M]=1
641	  to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
642
643	  If unsure, say Y.
644
645config FUJITSU_ERRATUM_010001
646	bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
647	default y
648	help
649	  This option adds a workaround for Fujitsu-A64FX erratum E#010001.
650	  On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
651	  accesses may cause undefined fault (Data abort, DFSC=0b111111).
652	  This fault occurs under a specific hardware condition when a
653	  load/store instruction performs an address translation using:
654	  case-1  TTBR0_EL1 with TCR_EL1.NFD0 == 1.
655	  case-2  TTBR0_EL2 with TCR_EL2.NFD0 == 1.
656	  case-3  TTBR1_EL1 with TCR_EL1.NFD1 == 1.
657	  case-4  TTBR1_EL2 with TCR_EL2.NFD1 == 1.
658
659	  The workaround is to ensure these bits are clear in TCR_ELx.
660	  The workaround only affects the Fujitsu-A64FX.
661
662	  If unsure, say Y.
663
664endmenu
665
666
667choice
668	prompt "Page size"
669	default ARM64_4K_PAGES
670	help
671	  Page size (translation granule) configuration.
672
673config ARM64_4K_PAGES
674	bool "4KB"
675	help
676	  This feature enables 4KB pages support.
677
678config ARM64_16K_PAGES
679	bool "16KB"
680	help
681	  The system will use 16KB pages support. AArch32 emulation
682	  requires applications compiled with 16K (or a multiple of 16K)
683	  aligned segments.
684
685config ARM64_64K_PAGES
686	bool "64KB"
687	help
688	  This feature enables 64KB pages support (4KB by default)
689	  allowing only two levels of page tables and faster TLB
690	  look-up. AArch32 emulation requires applications compiled
691	  with 64K aligned segments.
692
693endchoice
694
695choice
696	prompt "Virtual address space size"
697	default ARM64_VA_BITS_39 if ARM64_4K_PAGES
698	default ARM64_VA_BITS_47 if ARM64_16K_PAGES
699	default ARM64_VA_BITS_42 if ARM64_64K_PAGES
700	help
701	  Allows choosing one of multiple possible virtual address
702	  space sizes. The level of translation table is determined by
703	  a combination of page size and virtual address space size.
704
705config ARM64_VA_BITS_36
706	bool "36-bit" if EXPERT
707	depends on ARM64_16K_PAGES
708
709config ARM64_VA_BITS_39
710	bool "39-bit"
711	depends on ARM64_4K_PAGES
712
713config ARM64_VA_BITS_42
714	bool "42-bit"
715	depends on ARM64_64K_PAGES
716
717config ARM64_VA_BITS_47
718	bool "47-bit"
719	depends on ARM64_16K_PAGES
720
721config ARM64_VA_BITS_48
722	bool "48-bit"
723
724config ARM64_USER_VA_BITS_52
725	bool "52-bit (user)"
726	depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
727	help
728	  Enable 52-bit virtual addressing for userspace when explicitly
729	  requested via a hint to mmap(). The kernel will continue to
730	  use 48-bit virtual addresses for its own mappings.
731
732	  NOTE: Enabling 52-bit virtual addressing in conjunction with
733	  ARMv8.3 Pointer Authentication will result in the PAC being
734	  reduced from 7 bits to 3 bits, which may have a significant
735	  impact on its susceptibility to brute-force attacks.
736
737	  If unsure, select 48-bit virtual addressing instead.
738
739endchoice
740
741config ARM64_FORCE_52BIT
742	bool "Force 52-bit virtual addresses for userspace"
743	depends on ARM64_USER_VA_BITS_52 && EXPERT
744	help
745	  For systems with 52-bit userspace VAs enabled, the kernel will attempt
746	  to maintain compatibility with older software by providing 48-bit VAs
747	  unless a hint is supplied to mmap.
748
749	  This configuration option disables the 48-bit compatibility logic, and
750	  forces all userspace addresses to be 52-bit on HW that supports it. One
751	  should only enable this configuration option for stress testing userspace
752	  memory management code. If unsure say N here.
753
754config ARM64_VA_BITS
755	int
756	default 36 if ARM64_VA_BITS_36
757	default 39 if ARM64_VA_BITS_39
758	default 42 if ARM64_VA_BITS_42
759	default 47 if ARM64_VA_BITS_47
760	default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
761
762choice
763	prompt "Physical address space size"
764	default ARM64_PA_BITS_48
765	help
766	  Choose the maximum physical address range that the kernel will
767	  support.
768
769config ARM64_PA_BITS_48
770	bool "48-bit"
771
772config ARM64_PA_BITS_52
773	bool "52-bit (ARMv8.2)"
774	depends on ARM64_64K_PAGES
775	depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
776	help
777	  Enable support for a 52-bit physical address space, introduced as
778	  part of the ARMv8.2-LPA extension.
779
780	  With this enabled, the kernel will also continue to work on CPUs that
781	  do not support ARMv8.2-LPA, but with some added memory overhead (and
782	  minor performance overhead).
783
784endchoice
785
786config ARM64_PA_BITS
787	int
788	default 48 if ARM64_PA_BITS_48
789	default 52 if ARM64_PA_BITS_52
790
791config CPU_BIG_ENDIAN
792       bool "Build big-endian kernel"
793       help
794         Say Y if you plan on running a kernel in big-endian mode.
795
796config SCHED_MC
797	bool "Multi-core scheduler support"
798	help
799	  Multi-core scheduler support improves the CPU scheduler's decision
800	  making when dealing with multi-core CPU chips at a cost of slightly
801	  increased overhead in some places. If unsure say N here.
802
803config SCHED_SMT
804	bool "SMT scheduler support"
805	help
806	  Improves the CPU scheduler's decision making when dealing with
807	  MultiThreading at a cost of slightly increased overhead in some
808	  places. If unsure say N here.
809
810config NR_CPUS
811	int "Maximum number of CPUs (2-4096)"
812	range 2 4096
813	default "256"
814
815config HOTPLUG_CPU
816	bool "Support for hot-pluggable CPUs"
817	select GENERIC_IRQ_MIGRATION
818	help
819	  Say Y here to experiment with turning CPUs off and on.  CPUs
820	  can be controlled through /sys/devices/system/cpu.
821
822# Common NUMA Features
823config NUMA
824	bool "Numa Memory Allocation and Scheduler Support"
825	select ACPI_NUMA if ACPI
826	select OF_NUMA
827	help
828	  Enable NUMA (Non Uniform Memory Access) support.
829
830	  The kernel will try to allocate memory used by a CPU on the
831	  local memory of the CPU and add some more
832	  NUMA awareness to the kernel.
833
834config NODES_SHIFT
835	int "Maximum NUMA Nodes (as a power of 2)"
836	range 1 10
837	default "2"
838	depends on NEED_MULTIPLE_NODES
839	help
840	  Specify the maximum number of NUMA Nodes available on the target
841	  system.  Increases memory reserved to accommodate various tables.
842
843config USE_PERCPU_NUMA_NODE_ID
844	def_bool y
845	depends on NUMA
846
847config HAVE_SETUP_PER_CPU_AREA
848	def_bool y
849	depends on NUMA
850
851config NEED_PER_CPU_EMBED_FIRST_CHUNK
852	def_bool y
853	depends on NUMA
854
855config HOLES_IN_ZONE
856	def_bool y
857
858source "kernel/Kconfig.hz"
859
860config ARCH_SUPPORTS_DEBUG_PAGEALLOC
861	def_bool y
862
863config ARCH_SPARSEMEM_ENABLE
864	def_bool y
865	select SPARSEMEM_VMEMMAP_ENABLE
866
867config ARCH_SPARSEMEM_DEFAULT
868	def_bool ARCH_SPARSEMEM_ENABLE
869
870config ARCH_SELECT_MEMORY_MODEL
871	def_bool ARCH_SPARSEMEM_ENABLE
872
873config ARCH_FLATMEM_ENABLE
874	def_bool !NUMA
875
876config HAVE_ARCH_PFN_VALID
877	def_bool y
878
879config HW_PERF_EVENTS
880	def_bool y
881	depends on ARM_PMU
882
883config SYS_SUPPORTS_HUGETLBFS
884	def_bool y
885
886config ARCH_WANT_HUGE_PMD_SHARE
887	def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
888
889config ARCH_HAS_CACHE_LINE_SIZE
890	def_bool y
891
892config ARCH_ENABLE_SPLIT_PMD_PTLOCK
893	def_bool y if PGTABLE_LEVELS > 2
894
895config SECCOMP
896	bool "Enable seccomp to safely compute untrusted bytecode"
897	---help---
898	  This kernel feature is useful for number crunching applications
899	  that may need to compute untrusted bytecode during their
900	  execution. By using pipes or other transports made available to
901	  the process as file descriptors supporting the read/write
902	  syscalls, it's possible to isolate those applications in
903	  their own address space using seccomp. Once seccomp is
904	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
905	  and the task is only allowed to execute a few safe syscalls
906	  defined by each seccomp mode.
907
908config PARAVIRT
909	bool "Enable paravirtualization code"
910	help
911	  This changes the kernel so it can modify itself when it is run
912	  under a hypervisor, potentially improving performance significantly
913	  over full virtualization.
914
915config PARAVIRT_TIME_ACCOUNTING
916	bool "Paravirtual steal time accounting"
917	select PARAVIRT
918	default n
919	help
920	  Select this option to enable fine granularity task steal time
921	  accounting. Time spent executing other tasks in parallel with
922	  the current vCPU is discounted from the vCPU power. To account for
923	  that, there can be a small performance impact.
924
925	  If in doubt, say N here.
926
927config KEXEC
928	depends on PM_SLEEP_SMP
929	select KEXEC_CORE
930	bool "kexec system call"
931	---help---
932	  kexec is a system call that implements the ability to shutdown your
933	  current kernel, and to start another kernel.  It is like a reboot
934	  but it is independent of the system firmware.   And like a reboot
935	  you can start any kernel with it, not just Linux.
936
937config KEXEC_FILE
938	bool "kexec file based system call"
939	select KEXEC_CORE
940	help
941	  This is new version of kexec system call. This system call is
942	  file based and takes file descriptors as system call argument
943	  for kernel and initramfs as opposed to list of segments as
944	  accepted by previous system call.
945
946config KEXEC_VERIFY_SIG
947	bool "Verify kernel signature during kexec_file_load() syscall"
948	depends on KEXEC_FILE
949	help
950	  Select this option to verify a signature with loaded kernel
951	  image. If configured, any attempt of loading a image without
952	  valid signature will fail.
953
954	  In addition to that option, you need to enable signature
955	  verification for the corresponding kernel image type being
956	  loaded in order for this to work.
957
958config KEXEC_IMAGE_VERIFY_SIG
959	bool "Enable Image signature verification support"
960	default y
961	depends on KEXEC_VERIFY_SIG
962	depends on EFI && SIGNED_PE_FILE_VERIFICATION
963	help
964	  Enable Image signature verification support.
965
966comment "Support for PE file signature verification disabled"
967	depends on KEXEC_VERIFY_SIG
968	depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
969
970config CRASH_DUMP
971	bool "Build kdump crash kernel"
972	help
973	  Generate crash dump after being started by kexec. This should
974	  be normally only set in special crash dump kernels which are
975	  loaded in the main kernel with kexec-tools into a specially
976	  reserved region and then later executed after a crash by
977	  kdump/kexec.
978
979	  For more details see Documentation/kdump/kdump.txt
980
981config XEN_DOM0
982	def_bool y
983	depends on XEN
984
985config XEN
986	bool "Xen guest support on ARM64"
987	depends on ARM64 && OF
988	select SWIOTLB_XEN
989	select PARAVIRT
990	help
991	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
992
993config FORCE_MAX_ZONEORDER
994	int
995	default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
996	default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
997	default "11"
998	help
999	  The kernel memory allocator divides physically contiguous memory
1000	  blocks into "zones", where each zone is a power of two number of
1001	  pages.  This option selects the largest power of two that the kernel
1002	  keeps in the memory allocator.  If you need to allocate very large
1003	  blocks of physically contiguous memory, then you may need to
1004	  increase this value.
1005
1006	  This config option is actually maximum order plus one. For example,
1007	  a value of 11 means that the largest free memory block is 2^10 pages.
1008
1009	  We make sure that we can allocate upto a HugePage size for each configuration.
1010	  Hence we have :
1011		MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1012
1013	  However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1014	  4M allocations matching the default size used by generic code.
1015
1016config UNMAP_KERNEL_AT_EL0
1017	bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
1018	default y
1019	help
1020	  Speculation attacks against some high-performance processors can
1021	  be used to bypass MMU permission checks and leak kernel data to
1022	  userspace. This can be defended against by unmapping the kernel
1023	  when running in userspace, mapping it back in on exception entry
1024	  via a trampoline page in the vector table.
1025
1026	  If unsure, say Y.
1027
1028config HARDEN_BRANCH_PREDICTOR
1029	bool "Harden the branch predictor against aliasing attacks" if EXPERT
1030	default y
1031	help
1032	  Speculation attacks against some high-performance processors rely on
1033	  being able to manipulate the branch predictor for a victim context by
1034	  executing aliasing branches in the attacker context.  Such attacks
1035	  can be partially mitigated against by clearing internal branch
1036	  predictor state and limiting the prediction logic in some situations.
1037
1038	  This config option will take CPU-specific actions to harden the
1039	  branch predictor against aliasing attacks and may rely on specific
1040	  instruction sequences or control bits being set by the system
1041	  firmware.
1042
1043	  If unsure, say Y.
1044
1045config HARDEN_EL2_VECTORS
1046	bool "Harden EL2 vector mapping against system register leak" if EXPERT
1047	default y
1048	help
1049	  Speculation attacks against some high-performance processors can
1050	  be used to leak privileged information such as the vector base
1051	  register, resulting in a potential defeat of the EL2 layout
1052	  randomization.
1053
1054	  This config option will map the vectors to a fixed location,
1055	  independent of the EL2 code mapping, so that revealing VBAR_EL2
1056	  to an attacker does not give away any extra information. This
1057	  only gets enabled on affected CPUs.
1058
1059	  If unsure, say Y.
1060
1061config ARM64_SSBD
1062	bool "Speculative Store Bypass Disable" if EXPERT
1063	default y
1064	help
1065	  This enables mitigation of the bypassing of previous stores
1066	  by speculative loads.
1067
1068	  If unsure, say Y.
1069
1070config RODATA_FULL_DEFAULT_ENABLED
1071	bool "Apply r/o permissions of VM areas also to their linear aliases"
1072	default y
1073	help
1074	  Apply read-only attributes of VM areas to the linear alias of
1075	  the backing pages as well. This prevents code or read-only data
1076	  from being modified (inadvertently or intentionally) via another
1077	  mapping of the same memory page. This additional enhancement can
1078	  be turned off at runtime by passing rodata=[off|on] (and turned on
1079	  with rodata=full if this option is set to 'n')
1080
1081	  This requires the linear region to be mapped down to pages,
1082	  which may adversely affect performance in some cases.
1083
1084config ARM64_SW_TTBR0_PAN
1085	bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1086	help
1087	  Enabling this option prevents the kernel from accessing
1088	  user-space memory directly by pointing TTBR0_EL1 to a reserved
1089	  zeroed area and reserved ASID. The user access routines
1090	  restore the valid TTBR0_EL1 temporarily.
1091
1092menuconfig COMPAT
1093	bool "Kernel support for 32-bit EL0"
1094	depends on ARM64_4K_PAGES || EXPERT
1095	select COMPAT_BINFMT_ELF if BINFMT_ELF
1096	select HAVE_UID16
1097	select OLD_SIGSUSPEND3
1098	select COMPAT_OLD_SIGACTION
1099	help
1100	  This option enables support for a 32-bit EL0 running under a 64-bit
1101	  kernel at EL1. AArch32-specific components such as system calls,
1102	  the user helper functions, VFP support and the ptrace interface are
1103	  handled appropriately by the kernel.
1104
1105	  If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1106	  that you will only be able to execute AArch32 binaries that were compiled
1107	  with page size aligned segments.
1108
1109	  If you want to execute 32-bit userspace applications, say Y.
1110
1111if COMPAT
1112
1113config KUSER_HELPERS
1114	bool "Enable kuser helpers page for 32 bit applications"
1115	default y
1116	help
1117	  Warning: disabling this option may break 32-bit user programs.
1118
1119	  Provide kuser helpers to compat tasks. The kernel provides
1120	  helper code to userspace in read only form at a fixed location
1121	  to allow userspace to be independent of the CPU type fitted to
1122	  the system. This permits binaries to be run on ARMv4 through
1123	  to ARMv8 without modification.
1124
1125	  See Documentation/arm/kernel_user_helpers.txt for details.
1126
1127	  However, the fixed address nature of these helpers can be used
1128	  by ROP (return orientated programming) authors when creating
1129	  exploits.
1130
1131	  If all of the binaries and libraries which run on your platform
1132	  are built specifically for your platform, and make no use of
1133	  these helpers, then you can turn this option off to hinder
1134	  such exploits. However, in that case, if a binary or library
1135	  relying on those helpers is run, it will not function correctly.
1136
1137	  Say N here only if you are absolutely certain that you do not
1138	  need these helpers; otherwise, the safe option is to say Y.
1139
1140
1141menuconfig ARMV8_DEPRECATED
1142	bool "Emulate deprecated/obsolete ARMv8 instructions"
1143	depends on SYSCTL
1144	help
1145	  Legacy software support may require certain instructions
1146	  that have been deprecated or obsoleted in the architecture.
1147
1148	  Enable this config to enable selective emulation of these
1149	  features.
1150
1151	  If unsure, say Y
1152
1153if ARMV8_DEPRECATED
1154
1155config SWP_EMULATION
1156	bool "Emulate SWP/SWPB instructions"
1157	help
1158	  ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1159	  they are always undefined. Say Y here to enable software
1160	  emulation of these instructions for userspace using LDXR/STXR.
1161
1162	  In some older versions of glibc [<=2.8] SWP is used during futex
1163	  trylock() operations with the assumption that the code will not
1164	  be preempted. This invalid assumption may be more likely to fail
1165	  with SWP emulation enabled, leading to deadlock of the user
1166	  application.
1167
1168	  NOTE: when accessing uncached shared regions, LDXR/STXR rely
1169	  on an external transaction monitoring block called a global
1170	  monitor to maintain update atomicity. If your system does not
1171	  implement a global monitor, this option can cause programs that
1172	  perform SWP operations to uncached memory to deadlock.
1173
1174	  If unsure, say Y
1175
1176config CP15_BARRIER_EMULATION
1177	bool "Emulate CP15 Barrier instructions"
1178	help
1179	  The CP15 barrier instructions - CP15ISB, CP15DSB, and
1180	  CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1181	  strongly recommended to use the ISB, DSB, and DMB
1182	  instructions instead.
1183
1184	  Say Y here to enable software emulation of these
1185	  instructions for AArch32 userspace code. When this option is
1186	  enabled, CP15 barrier usage is traced which can help
1187	  identify software that needs updating.
1188
1189	  If unsure, say Y
1190
1191config SETEND_EMULATION
1192	bool "Emulate SETEND instruction"
1193	help
1194	  The SETEND instruction alters the data-endianness of the
1195	  AArch32 EL0, and is deprecated in ARMv8.
1196
1197	  Say Y here to enable software emulation of the instruction
1198	  for AArch32 userspace code.
1199
1200	  Note: All the cpus on the system must have mixed endian support at EL0
1201	  for this feature to be enabled. If a new CPU - which doesn't support mixed
1202	  endian - is hotplugged in after this feature has been enabled, there could
1203	  be unexpected results in the applications.
1204
1205	  If unsure, say Y
1206endif
1207
1208endif
1209
1210menu "ARMv8.1 architectural features"
1211
1212config ARM64_HW_AFDBM
1213	bool "Support for hardware updates of the Access and Dirty page flags"
1214	default y
1215	help
1216	  The ARMv8.1 architecture extensions introduce support for
1217	  hardware updates of the access and dirty information in page
1218	  table entries. When enabled in TCR_EL1 (HA and HD bits) on
1219	  capable processors, accesses to pages with PTE_AF cleared will
1220	  set this bit instead of raising an access flag fault.
1221	  Similarly, writes to read-only pages with the DBM bit set will
1222	  clear the read-only bit (AP[2]) instead of raising a
1223	  permission fault.
1224
1225	  Kernels built with this configuration option enabled continue
1226	  to work on pre-ARMv8.1 hardware and the performance impact is
1227	  minimal. If unsure, say Y.
1228
1229config ARM64_PAN
1230	bool "Enable support for Privileged Access Never (PAN)"
1231	default y
1232	help
1233	 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1234	 prevents the kernel or hypervisor from accessing user-space (EL0)
1235	 memory directly.
1236
1237	 Choosing this option will cause any unprotected (not using
1238	 copy_to_user et al) memory access to fail with a permission fault.
1239
1240	 The feature is detected at runtime, and will remain as a 'nop'
1241	 instruction if the cpu does not implement the feature.
1242
1243config ARM64_LSE_ATOMICS
1244	bool "Atomic instructions"
1245	default y
1246	help
1247	  As part of the Large System Extensions, ARMv8.1 introduces new
1248	  atomic instructions that are designed specifically to scale in
1249	  very large systems.
1250
1251	  Say Y here to make use of these instructions for the in-kernel
1252	  atomic routines. This incurs a small overhead on CPUs that do
1253	  not support these instructions and requires the kernel to be
1254	  built with binutils >= 2.25 in order for the new instructions
1255	  to be used.
1256
1257config ARM64_VHE
1258	bool "Enable support for Virtualization Host Extensions (VHE)"
1259	default y
1260	help
1261	  Virtualization Host Extensions (VHE) allow the kernel to run
1262	  directly at EL2 (instead of EL1) on processors that support
1263	  it. This leads to better performance for KVM, as they reduce
1264	  the cost of the world switch.
1265
1266	  Selecting this option allows the VHE feature to be detected
1267	  at runtime, and does not affect processors that do not
1268	  implement this feature.
1269
1270endmenu
1271
1272menu "ARMv8.2 architectural features"
1273
1274config ARM64_UAO
1275	bool "Enable support for User Access Override (UAO)"
1276	default y
1277	help
1278	  User Access Override (UAO; part of the ARMv8.2 Extensions)
1279	  causes the 'unprivileged' variant of the load/store instructions to
1280	  be overridden to be privileged.
1281
1282	  This option changes get_user() and friends to use the 'unprivileged'
1283	  variant of the load/store instructions. This ensures that user-space
1284	  really did have access to the supplied memory. When addr_limit is
1285	  set to kernel memory the UAO bit will be set, allowing privileged
1286	  access to kernel memory.
1287
1288	  Choosing this option will cause copy_to_user() et al to use user-space
1289	  memory permissions.
1290
1291	  The feature is detected at runtime, the kernel will use the
1292	  regular load/store instructions if the cpu does not implement the
1293	  feature.
1294
1295config ARM64_PMEM
1296	bool "Enable support for persistent memory"
1297	select ARCH_HAS_PMEM_API
1298	select ARCH_HAS_UACCESS_FLUSHCACHE
1299	help
1300	  Say Y to enable support for the persistent memory API based on the
1301	  ARMv8.2 DCPoP feature.
1302
1303	  The feature is detected at runtime, and the kernel will use DC CVAC
1304	  operations if DC CVAP is not supported (following the behaviour of
1305	  DC CVAP itself if the system does not define a point of persistence).
1306
1307config ARM64_RAS_EXTN
1308	bool "Enable support for RAS CPU Extensions"
1309	default y
1310	help
1311	  CPUs that support the Reliability, Availability and Serviceability
1312	  (RAS) Extensions, part of ARMv8.2 are able to track faults and
1313	  errors, classify them and report them to software.
1314
1315	  On CPUs with these extensions system software can use additional
1316	  barriers to determine if faults are pending and read the
1317	  classification from a new set of registers.
1318
1319	  Selecting this feature will allow the kernel to use these barriers
1320	  and access the new registers if the system supports the extension.
1321	  Platform RAS features may additionally depend on firmware support.
1322
1323config ARM64_CNP
1324	bool "Enable support for Common Not Private (CNP) translations"
1325	default y
1326	depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1327	help
1328	  Common Not Private (CNP) allows translation table entries to
1329	  be shared between different PEs in the same inner shareable
1330	  domain, so the hardware can use this fact to optimise the
1331	  caching of such entries in the TLB.
1332
1333	  Selecting this option allows the CNP feature to be detected
1334	  at runtime, and does not affect PEs that do not implement
1335	  this feature.
1336
1337endmenu
1338
1339menu "ARMv8.3 architectural features"
1340
1341config ARM64_PTR_AUTH
1342	bool "Enable support for pointer authentication"
1343	default y
1344	depends on !KVM || ARM64_VHE
1345	help
1346	  Pointer authentication (part of the ARMv8.3 Extensions) provides
1347	  instructions for signing and authenticating pointers against secret
1348	  keys, which can be used to mitigate Return Oriented Programming (ROP)
1349	  and other attacks.
1350
1351	  This option enables these instructions at EL0 (i.e. for userspace).
1352
1353	  Choosing this option will cause the kernel to initialise secret keys
1354	  for each process at exec() time, with these keys being
1355	  context-switched along with the process.
1356
1357	  The feature is detected at runtime. If the feature is not present in
1358	  hardware it will not be advertised to userspace/KVM guest nor will it
1359	  be enabled. However, KVM guest also require VHE mode and hence
1360	  CONFIG_ARM64_VHE=y option to use this feature.
1361
1362endmenu
1363
1364config ARM64_SVE
1365	bool "ARM Scalable Vector Extension support"
1366	default y
1367	depends on !KVM || ARM64_VHE
1368	help
1369	  The Scalable Vector Extension (SVE) is an extension to the AArch64
1370	  execution state which complements and extends the SIMD functionality
1371	  of the base architecture to support much larger vectors and to enable
1372	  additional vectorisation opportunities.
1373
1374	  To enable use of this extension on CPUs that implement it, say Y.
1375
1376	  On CPUs that support the SVE2 extensions, this option will enable
1377	  those too.
1378
1379	  Note that for architectural reasons, firmware _must_ implement SVE
1380	  support when running on SVE capable hardware.  The required support
1381	  is present in:
1382
1383	    * version 1.5 and later of the ARM Trusted Firmware
1384	    * the AArch64 boot wrapper since commit 5e1261e08abf
1385	      ("bootwrapper: SVE: Enable SVE for EL2 and below").
1386
1387	  For other firmware implementations, consult the firmware documentation
1388	  or vendor.
1389
1390	  If you need the kernel to boot on SVE-capable hardware with broken
1391	  firmware, you may need to say N here until you get your firmware
1392	  fixed.  Otherwise, you may experience firmware panics or lockups when
1393	  booting the kernel.  If unsure and you are not observing these
1394	  symptoms, you should assume that it is safe to say Y.
1395
1396	  CPUs that support SVE are architecturally required to support the
1397	  Virtualization Host Extensions (VHE), so the kernel makes no
1398	  provision for supporting SVE alongside KVM without VHE enabled.
1399	  Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1400	  KVM in the same kernel image.
1401
1402config ARM64_MODULE_PLTS
1403	bool
1404	select HAVE_MOD_ARCH_SPECIFIC
1405
1406config ARM64_PSEUDO_NMI
1407	bool "Support for NMI-like interrupts"
1408	select CONFIG_ARM_GIC_V3
1409	help
1410	  Adds support for mimicking Non-Maskable Interrupts through the use of
1411	  GIC interrupt priority. This support requires version 3 or later of
1412	  ARM GIC.
1413
1414	  This high priority configuration for interrupts needs to be
1415	  explicitly enabled by setting the kernel parameter
1416	  "irqchip.gicv3_pseudo_nmi" to 1.
1417
1418	  If unsure, say N
1419
1420config RELOCATABLE
1421	bool
1422	help
1423	  This builds the kernel as a Position Independent Executable (PIE),
1424	  which retains all relocation metadata required to relocate the
1425	  kernel binary at runtime to a different virtual address than the
1426	  address it was linked at.
1427	  Since AArch64 uses the RELA relocation format, this requires a
1428	  relocation pass at runtime even if the kernel is loaded at the
1429	  same address it was linked at.
1430
1431config RANDOMIZE_BASE
1432	bool "Randomize the address of the kernel image"
1433	select ARM64_MODULE_PLTS if MODULES
1434	select RELOCATABLE
1435	help
1436	  Randomizes the virtual address at which the kernel image is
1437	  loaded, as a security feature that deters exploit attempts
1438	  relying on knowledge of the location of kernel internals.
1439
1440	  It is the bootloader's job to provide entropy, by passing a
1441	  random u64 value in /chosen/kaslr-seed at kernel entry.
1442
1443	  When booting via the UEFI stub, it will invoke the firmware's
1444	  EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1445	  to the kernel proper. In addition, it will randomise the physical
1446	  location of the kernel Image as well.
1447
1448	  If unsure, say N.
1449
1450config RANDOMIZE_MODULE_REGION_FULL
1451	bool "Randomize the module region over a 4 GB range"
1452	depends on RANDOMIZE_BASE
1453	default y
1454	help
1455	  Randomizes the location of the module region inside a 4 GB window
1456	  covering the core kernel. This way, it is less likely for modules
1457	  to leak information about the location of core kernel data structures
1458	  but it does imply that function calls between modules and the core
1459	  kernel will need to be resolved via veneers in the module PLT.
1460
1461	  When this option is not set, the module region will be randomized over
1462	  a limited range that contains the [_stext, _etext] interval of the
1463	  core kernel, so branch relocations are always in range.
1464
1465config CC_HAVE_STACKPROTECTOR_SYSREG
1466	def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1467
1468config STACKPROTECTOR_PER_TASK
1469	def_bool y
1470	depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1471
1472endmenu
1473
1474menu "Boot options"
1475
1476config ARM64_ACPI_PARKING_PROTOCOL
1477	bool "Enable support for the ARM64 ACPI parking protocol"
1478	depends on ACPI
1479	help
1480	  Enable support for the ARM64 ACPI parking protocol. If disabled
1481	  the kernel will not allow booting through the ARM64 ACPI parking
1482	  protocol even if the corresponding data is present in the ACPI
1483	  MADT table.
1484
1485config CMDLINE
1486	string "Default kernel command string"
1487	default ""
1488	help
1489	  Provide a set of default command-line options at build time by
1490	  entering them here. As a minimum, you should specify the the
1491	  root device (e.g. root=/dev/nfs).
1492
1493config CMDLINE_FORCE
1494	bool "Always use the default kernel command string"
1495	help
1496	  Always use the default kernel command string, even if the boot
1497	  loader passes other arguments to the kernel.
1498	  This is useful if you cannot or don't want to change the
1499	  command-line options your boot loader passes to the kernel.
1500
1501config EFI_STUB
1502	bool
1503
1504config EFI
1505	bool "UEFI runtime support"
1506	depends on OF && !CPU_BIG_ENDIAN
1507	depends on KERNEL_MODE_NEON
1508	select ARCH_SUPPORTS_ACPI
1509	select LIBFDT
1510	select UCS2_STRING
1511	select EFI_PARAMS_FROM_FDT
1512	select EFI_RUNTIME_WRAPPERS
1513	select EFI_STUB
1514	select EFI_ARMSTUB
1515	default y
1516	help
1517	  This option provides support for runtime services provided
1518	  by UEFI firmware (such as non-volatile variables, realtime
1519          clock, and platform reset). A UEFI stub is also provided to
1520	  allow the kernel to be booted as an EFI application. This
1521	  is only useful on systems that have UEFI firmware.
1522
1523config DMI
1524	bool "Enable support for SMBIOS (DMI) tables"
1525	depends on EFI
1526	default y
1527	help
1528	  This enables SMBIOS/DMI feature for systems.
1529
1530	  This option is only useful on systems that have UEFI firmware.
1531	  However, even with this option, the resultant kernel should
1532	  continue to boot on existing non-UEFI platforms.
1533
1534endmenu
1535
1536config SYSVIPC_COMPAT
1537	def_bool y
1538	depends on COMPAT && SYSVIPC
1539
1540config ARCH_ENABLE_HUGEPAGE_MIGRATION
1541	def_bool y
1542	depends on HUGETLB_PAGE && MIGRATION
1543
1544menu "Power management options"
1545
1546source "kernel/power/Kconfig"
1547
1548config ARCH_HIBERNATION_POSSIBLE
1549	def_bool y
1550	depends on CPU_PM
1551
1552config ARCH_HIBERNATION_HEADER
1553	def_bool y
1554	depends on HIBERNATION
1555
1556config ARCH_SUSPEND_POSSIBLE
1557	def_bool y
1558
1559endmenu
1560
1561menu "CPU Power Management"
1562
1563source "drivers/cpuidle/Kconfig"
1564
1565source "drivers/cpufreq/Kconfig"
1566
1567endmenu
1568
1569source "drivers/firmware/Kconfig"
1570
1571source "drivers/acpi/Kconfig"
1572
1573source "arch/arm64/kvm/Kconfig"
1574
1575if CRYPTO
1576source "arch/arm64/crypto/Kconfig"
1577endif
1578