1# SPDX-License-Identifier: GPL-2.0-only 2config ARM64 3 def_bool y 4 select ACPI_CCA_REQUIRED if ACPI 5 select ACPI_GENERIC_GSI if ACPI 6 select ACPI_GTDT if ACPI 7 select ACPI_IORT if ACPI 8 select ACPI_REDUCED_HARDWARE_ONLY if ACPI 9 select ACPI_MCFG if (ACPI && PCI) 10 select ACPI_SPCR_TABLE if ACPI 11 select ACPI_PPTT if ACPI 12 select ARCH_HAS_DEBUG_WX 13 select ARCH_BINFMT_ELF_STATE 14 select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE 15 select ARCH_ENABLE_HUGEPAGE_MIGRATION if HUGETLB_PAGE && MIGRATION 16 select ARCH_ENABLE_MEMORY_HOTPLUG 17 select ARCH_ENABLE_MEMORY_HOTREMOVE 18 select ARCH_ENABLE_SPLIT_PMD_PTLOCK if PGTABLE_LEVELS > 2 19 select ARCH_ENABLE_THP_MIGRATION if TRANSPARENT_HUGEPAGE 20 select ARCH_HAS_CACHE_LINE_SIZE 21 select ARCH_HAS_DEBUG_VIRTUAL 22 select ARCH_HAS_DEBUG_VM_PGTABLE 23 select ARCH_HAS_DMA_PREP_COHERENT 24 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI 25 select ARCH_HAS_FAST_MULTIPLIER 26 select ARCH_HAS_FORTIFY_SOURCE 27 select ARCH_HAS_GCOV_PROFILE_ALL 28 select ARCH_HAS_GIGANTIC_PAGE 29 select ARCH_HAS_KCOV 30 select ARCH_HAS_KEEPINITRD 31 select ARCH_HAS_MEMBARRIER_SYNC_CORE 32 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE 33 select ARCH_HAS_PTE_DEVMAP 34 select ARCH_HAS_PTE_SPECIAL 35 select ARCH_HAS_SETUP_DMA_OPS 36 select ARCH_HAS_SET_DIRECT_MAP 37 select ARCH_HAS_SET_MEMORY 38 select ARCH_STACKWALK 39 select ARCH_HAS_STRICT_KERNEL_RWX 40 select ARCH_HAS_STRICT_MODULE_RWX 41 select ARCH_HAS_SYNC_DMA_FOR_DEVICE 42 select ARCH_HAS_SYNC_DMA_FOR_CPU 43 select ARCH_HAS_SYSCALL_WRAPPER 44 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT 45 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 46 select ARCH_HAS_ZONE_DMA_SET if EXPERT 47 select ARCH_HAVE_ELF_PROT 48 select ARCH_HAVE_NMI_SAFE_CMPXCHG 49 select ARCH_INLINE_READ_LOCK if !PREEMPTION 50 select ARCH_INLINE_READ_LOCK_BH if !PREEMPTION 51 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPTION 52 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPTION 53 select ARCH_INLINE_READ_UNLOCK if !PREEMPTION 54 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPTION 55 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPTION 56 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPTION 57 select ARCH_INLINE_WRITE_LOCK if !PREEMPTION 58 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPTION 59 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPTION 60 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPTION 61 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPTION 62 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPTION 63 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPTION 64 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPTION 65 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPTION 66 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPTION 67 select ARCH_INLINE_SPIN_LOCK if !PREEMPTION 68 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPTION 69 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPTION 70 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPTION 71 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPTION 72 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPTION 73 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPTION 74 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPTION 75 select ARCH_KEEP_MEMBLOCK 76 select ARCH_USE_CMPXCHG_LOCKREF 77 select ARCH_USE_GNU_PROPERTY 78 select ARCH_USE_MEMTEST 79 select ARCH_USE_QUEUED_RWLOCKS 80 select ARCH_USE_QUEUED_SPINLOCKS 81 select ARCH_USE_SYM_ANNOTATIONS 82 select ARCH_SUPPORTS_DEBUG_PAGEALLOC 83 select ARCH_SUPPORTS_HUGETLBFS 84 select ARCH_SUPPORTS_MEMORY_FAILURE 85 select ARCH_SUPPORTS_SHADOW_CALL_STACK if CC_HAVE_SHADOW_CALL_STACK 86 select ARCH_SUPPORTS_LTO_CLANG if CPU_LITTLE_ENDIAN 87 select ARCH_SUPPORTS_LTO_CLANG_THIN 88 select ARCH_SUPPORTS_CFI_CLANG 89 select ARCH_SUPPORTS_ATOMIC_RMW 90 select ARCH_SUPPORTS_INT128 if CC_HAS_INT128 91 select ARCH_SUPPORTS_NUMA_BALANCING 92 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT 93 select ARCH_WANT_DEFAULT_BPF_JIT 94 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT 95 select ARCH_WANT_FRAME_POINTERS 96 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36) 97 select ARCH_WANT_LD_ORPHAN_WARN 98 select ARCH_WANTS_NO_INSTR 99 select ARCH_HAS_UBSAN_SANITIZE_ALL 100 select ARM_AMBA 101 select ARM_ARCH_TIMER 102 select ARM_GIC 103 select AUDIT_ARCH_COMPAT_GENERIC 104 select ARM_GIC_V2M if PCI 105 select ARM_GIC_V3 106 select ARM_GIC_V3_ITS if PCI 107 select ARM_PSCI_FW 108 select BUILDTIME_TABLE_SORT 109 select CLONE_BACKWARDS 110 select COMMON_CLK 111 select CPU_PM if (SUSPEND || CPU_IDLE) 112 select CRC32 113 select DCACHE_WORD_ACCESS 114 select DMA_DIRECT_REMAP 115 select EDAC_SUPPORT 116 select FRAME_POINTER 117 select GENERIC_ALLOCATOR 118 select GENERIC_ARCH_TOPOLOGY 119 select GENERIC_CLOCKEVENTS_BROADCAST 120 select GENERIC_CPU_AUTOPROBE 121 select GENERIC_CPU_VULNERABILITIES 122 select GENERIC_EARLY_IOREMAP 123 select GENERIC_IDLE_POLL_SETUP 124 select GENERIC_IRQ_IPI 125 select GENERIC_IRQ_PROBE 126 select GENERIC_IRQ_SHOW 127 select GENERIC_IRQ_SHOW_LEVEL 128 select GENERIC_LIB_DEVMEM_IS_ALLOWED 129 select GENERIC_PCI_IOMAP 130 select GENERIC_PTDUMP 131 select GENERIC_SCHED_CLOCK 132 select GENERIC_SMP_IDLE_THREAD 133 select GENERIC_TIME_VSYSCALL 134 select GENERIC_GETTIMEOFDAY 135 select GENERIC_VDSO_TIME_NS 136 select HARDIRQS_SW_RESEND 137 select HAVE_MOVE_PMD 138 select HAVE_MOVE_PUD 139 select HAVE_PCI 140 select HAVE_ACPI_APEI if (ACPI && EFI) 141 select HAVE_ALIGNED_STRUCT_PAGE if SLUB 142 select HAVE_ARCH_AUDITSYSCALL 143 select HAVE_ARCH_BITREVERSE 144 select HAVE_ARCH_COMPILER_H 145 select HAVE_ARCH_HUGE_VMAP 146 select HAVE_ARCH_JUMP_LABEL 147 select HAVE_ARCH_JUMP_LABEL_RELATIVE 148 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48) 149 select HAVE_ARCH_KASAN_VMALLOC if HAVE_ARCH_KASAN 150 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN 151 select HAVE_ARCH_KASAN_HW_TAGS if (HAVE_ARCH_KASAN && ARM64_MTE) 152 # Some instrumentation may be unsound, hence EXPERT 153 select HAVE_ARCH_KCSAN if EXPERT 154 select HAVE_ARCH_KFENCE 155 select HAVE_ARCH_KGDB 156 select HAVE_ARCH_MMAP_RND_BITS 157 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT 158 select HAVE_ARCH_PREL32_RELOCATIONS 159 select HAVE_ARCH_RANDOMIZE_KSTACK_OFFSET 160 select HAVE_ARCH_SECCOMP_FILTER 161 select HAVE_ARCH_STACKLEAK 162 select HAVE_ARCH_THREAD_STRUCT_WHITELIST 163 select HAVE_ARCH_TRACEHOOK 164 select HAVE_ARCH_TRANSPARENT_HUGEPAGE 165 select HAVE_ARCH_VMAP_STACK 166 select HAVE_ARM_SMCCC 167 select HAVE_ASM_MODVERSIONS 168 select HAVE_EBPF_JIT 169 select HAVE_C_RECORDMCOUNT 170 select HAVE_CMPXCHG_DOUBLE 171 select HAVE_CMPXCHG_LOCAL 172 select HAVE_CONTEXT_TRACKING 173 select HAVE_DEBUG_KMEMLEAK 174 select HAVE_DMA_CONTIGUOUS 175 select HAVE_DYNAMIC_FTRACE 176 select HAVE_DYNAMIC_FTRACE_WITH_REGS \ 177 if $(cc-option,-fpatchable-function-entry=2) 178 select FTRACE_MCOUNT_USE_PATCHABLE_FUNCTION_ENTRY \ 179 if DYNAMIC_FTRACE_WITH_REGS 180 select HAVE_EFFICIENT_UNALIGNED_ACCESS 181 select HAVE_FAST_GUP 182 select HAVE_FTRACE_MCOUNT_RECORD 183 select HAVE_FUNCTION_TRACER 184 select HAVE_FUNCTION_ERROR_INJECTION 185 select HAVE_FUNCTION_GRAPH_TRACER 186 select HAVE_GCC_PLUGINS 187 select HAVE_HW_BREAKPOINT if PERF_EVENTS 188 select HAVE_IRQ_TIME_ACCOUNTING 189 select HAVE_KVM 190 select HAVE_NMI 191 select HAVE_PATA_PLATFORM 192 select HAVE_PERF_EVENTS 193 select HAVE_PERF_REGS 194 select HAVE_PERF_USER_STACK_DUMP 195 select HAVE_REGS_AND_STACK_ACCESS_API 196 select HAVE_POSIX_CPU_TIMERS_TASK_WORK 197 select HAVE_FUNCTION_ARG_ACCESS_API 198 select MMU_GATHER_RCU_TABLE_FREE 199 select HAVE_RSEQ 200 select HAVE_STACKPROTECTOR 201 select HAVE_SYSCALL_TRACEPOINTS 202 select HAVE_KPROBES 203 select HAVE_KRETPROBES 204 select HAVE_GENERIC_VDSO 205 select IOMMU_DMA if IOMMU_SUPPORT 206 select IRQ_DOMAIN 207 select IRQ_FORCED_THREADING 208 select KASAN_VMALLOC if KASAN_GENERIC 209 select MODULES_USE_ELF_RELA 210 select NEED_DMA_MAP_STATE 211 select NEED_SG_DMA_LENGTH 212 select OF 213 select OF_EARLY_FLATTREE 214 select PCI_DOMAINS_GENERIC if PCI 215 select PCI_ECAM if (ACPI && PCI) 216 select PCI_SYSCALL if PCI 217 select POWER_RESET 218 select POWER_SUPPLY 219 select SPARSE_IRQ 220 select SWIOTLB 221 select SYSCTL_EXCEPTION_TRACE 222 select THREAD_INFO_IN_TASK 223 select HAVE_ARCH_USERFAULTFD_MINOR if USERFAULTFD 224 select TRACE_IRQFLAGS_SUPPORT 225 help 226 ARM 64-bit (AArch64) Linux support. 227 228config 64BIT 229 def_bool y 230 231config MMU 232 def_bool y 233 234config ARM64_PAGE_SHIFT 235 int 236 default 16 if ARM64_64K_PAGES 237 default 14 if ARM64_16K_PAGES 238 default 12 239 240config ARM64_CONT_PTE_SHIFT 241 int 242 default 5 if ARM64_64K_PAGES 243 default 7 if ARM64_16K_PAGES 244 default 4 245 246config ARM64_CONT_PMD_SHIFT 247 int 248 default 5 if ARM64_64K_PAGES 249 default 5 if ARM64_16K_PAGES 250 default 4 251 252config ARCH_MMAP_RND_BITS_MIN 253 default 14 if ARM64_64K_PAGES 254 default 16 if ARM64_16K_PAGES 255 default 18 256 257# max bits determined by the following formula: 258# VA_BITS - PAGE_SHIFT - 3 259config ARCH_MMAP_RND_BITS_MAX 260 default 19 if ARM64_VA_BITS=36 261 default 24 if ARM64_VA_BITS=39 262 default 27 if ARM64_VA_BITS=42 263 default 30 if ARM64_VA_BITS=47 264 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES 265 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES 266 default 33 if ARM64_VA_BITS=48 267 default 14 if ARM64_64K_PAGES 268 default 16 if ARM64_16K_PAGES 269 default 18 270 271config ARCH_MMAP_RND_COMPAT_BITS_MIN 272 default 7 if ARM64_64K_PAGES 273 default 9 if ARM64_16K_PAGES 274 default 11 275 276config ARCH_MMAP_RND_COMPAT_BITS_MAX 277 default 16 278 279config NO_IOPORT_MAP 280 def_bool y if !PCI 281 282config STACKTRACE_SUPPORT 283 def_bool y 284 285config ILLEGAL_POINTER_VALUE 286 hex 287 default 0xdead000000000000 288 289config LOCKDEP_SUPPORT 290 def_bool y 291 292config GENERIC_BUG 293 def_bool y 294 depends on BUG 295 296config GENERIC_BUG_RELATIVE_POINTERS 297 def_bool y 298 depends on GENERIC_BUG 299 300config GENERIC_HWEIGHT 301 def_bool y 302 303config GENERIC_CSUM 304 def_bool y 305 306config GENERIC_CALIBRATE_DELAY 307 def_bool y 308 309config ARCH_MHP_MEMMAP_ON_MEMORY_ENABLE 310 def_bool y 311 312config SMP 313 def_bool y 314 315config KERNEL_MODE_NEON 316 def_bool y 317 318config FIX_EARLYCON_MEM 319 def_bool y 320 321config PGTABLE_LEVELS 322 int 323 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36 324 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42 325 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) 326 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39 327 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47 328 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48 329 330config ARCH_SUPPORTS_UPROBES 331 def_bool y 332 333config ARCH_PROC_KCORE_TEXT 334 def_bool y 335 336config BROKEN_GAS_INST 337 def_bool !$(as-instr,1:\n.inst 0\n.rept . - 1b\n\nnop\n.endr\n) 338 339config KASAN_SHADOW_OFFSET 340 hex 341 depends on KASAN_GENERIC || KASAN_SW_TAGS 342 default 0xdfff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && !KASAN_SW_TAGS 343 default 0xdfffc00000000000 if ARM64_VA_BITS_47 && !KASAN_SW_TAGS 344 default 0xdffffe0000000000 if ARM64_VA_BITS_42 && !KASAN_SW_TAGS 345 default 0xdfffffc000000000 if ARM64_VA_BITS_39 && !KASAN_SW_TAGS 346 default 0xdffffff800000000 if ARM64_VA_BITS_36 && !KASAN_SW_TAGS 347 default 0xefff800000000000 if (ARM64_VA_BITS_48 || ARM64_VA_BITS_52) && KASAN_SW_TAGS 348 default 0xefffc00000000000 if ARM64_VA_BITS_47 && KASAN_SW_TAGS 349 default 0xeffffe0000000000 if ARM64_VA_BITS_42 && KASAN_SW_TAGS 350 default 0xefffffc000000000 if ARM64_VA_BITS_39 && KASAN_SW_TAGS 351 default 0xeffffff800000000 if ARM64_VA_BITS_36 && KASAN_SW_TAGS 352 default 0xffffffffffffffff 353 354source "arch/arm64/Kconfig.platforms" 355 356menu "Kernel Features" 357 358menu "ARM errata workarounds via the alternatives framework" 359 360config ARM64_WORKAROUND_CLEAN_CACHE 361 bool 362 363config ARM64_ERRATUM_826319 364 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted" 365 default y 366 select ARM64_WORKAROUND_CLEAN_CACHE 367 help 368 This option adds an alternative code sequence to work around ARM 369 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or 370 AXI master interface and an L2 cache. 371 372 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors 373 and is unable to accept a certain write via this interface, it will 374 not progress on read data presented on the read data channel and the 375 system can deadlock. 376 377 The workaround promotes data cache clean instructions to 378 data cache clean-and-invalidate. 379 Please note that this does not necessarily enable the workaround, 380 as it depends on the alternative framework, which will only patch 381 the kernel if an affected CPU is detected. 382 383 If unsure, say Y. 384 385config ARM64_ERRATUM_827319 386 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect" 387 default y 388 select ARM64_WORKAROUND_CLEAN_CACHE 389 help 390 This option adds an alternative code sequence to work around ARM 391 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI 392 master interface and an L2 cache. 393 394 Under certain conditions this erratum can cause a clean line eviction 395 to occur at the same time as another transaction to the same address 396 on the AMBA 5 CHI interface, which can cause data corruption if the 397 interconnect reorders the two transactions. 398 399 The workaround promotes data cache clean instructions to 400 data cache clean-and-invalidate. 401 Please note that this does not necessarily enable the workaround, 402 as it depends on the alternative framework, which will only patch 403 the kernel if an affected CPU is detected. 404 405 If unsure, say Y. 406 407config ARM64_ERRATUM_824069 408 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop" 409 default y 410 select ARM64_WORKAROUND_CLEAN_CACHE 411 help 412 This option adds an alternative code sequence to work around ARM 413 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected 414 to a coherent interconnect. 415 416 If a Cortex-A53 processor is executing a store or prefetch for 417 write instruction at the same time as a processor in another 418 cluster is executing a cache maintenance operation to the same 419 address, then this erratum might cause a clean cache line to be 420 incorrectly marked as dirty. 421 422 The workaround promotes data cache clean instructions to 423 data cache clean-and-invalidate. 424 Please note that this option does not necessarily enable the 425 workaround, as it depends on the alternative framework, which will 426 only patch the kernel if an affected CPU is detected. 427 428 If unsure, say Y. 429 430config ARM64_ERRATUM_819472 431 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption" 432 default y 433 select ARM64_WORKAROUND_CLEAN_CACHE 434 help 435 This option adds an alternative code sequence to work around ARM 436 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache 437 present when it is connected to a coherent interconnect. 438 439 If the processor is executing a load and store exclusive sequence at 440 the same time as a processor in another cluster is executing a cache 441 maintenance operation to the same address, then this erratum might 442 cause data corruption. 443 444 The workaround promotes data cache clean instructions to 445 data cache clean-and-invalidate. 446 Please note that this does not necessarily enable the workaround, 447 as it depends on the alternative framework, which will only patch 448 the kernel if an affected CPU is detected. 449 450 If unsure, say Y. 451 452config ARM64_ERRATUM_832075 453 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads" 454 default y 455 help 456 This option adds an alternative code sequence to work around ARM 457 erratum 832075 on Cortex-A57 parts up to r1p2. 458 459 Affected Cortex-A57 parts might deadlock when exclusive load/store 460 instructions to Write-Back memory are mixed with Device loads. 461 462 The workaround is to promote device loads to use Load-Acquire 463 semantics. 464 Please note that this does not necessarily enable the workaround, 465 as it depends on the alternative framework, which will only patch 466 the kernel if an affected CPU is detected. 467 468 If unsure, say Y. 469 470config ARM64_ERRATUM_834220 471 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault" 472 depends on KVM 473 default y 474 help 475 This option adds an alternative code sequence to work around ARM 476 erratum 834220 on Cortex-A57 parts up to r1p2. 477 478 Affected Cortex-A57 parts might report a Stage 2 translation 479 fault as the result of a Stage 1 fault for load crossing a 480 page boundary when there is a permission or device memory 481 alignment fault at Stage 1 and a translation fault at Stage 2. 482 483 The workaround is to verify that the Stage 1 translation 484 doesn't generate a fault before handling the Stage 2 fault. 485 Please note that this does not necessarily enable the workaround, 486 as it depends on the alternative framework, which will only patch 487 the kernel if an affected CPU is detected. 488 489 If unsure, say Y. 490 491config ARM64_ERRATUM_845719 492 bool "Cortex-A53: 845719: a load might read incorrect data" 493 depends on COMPAT 494 default y 495 help 496 This option adds an alternative code sequence to work around ARM 497 erratum 845719 on Cortex-A53 parts up to r0p4. 498 499 When running a compat (AArch32) userspace on an affected Cortex-A53 500 part, a load at EL0 from a virtual address that matches the bottom 32 501 bits of the virtual address used by a recent load at (AArch64) EL1 502 might return incorrect data. 503 504 The workaround is to write the contextidr_el1 register on exception 505 return to a 32-bit task. 506 Please note that this does not necessarily enable the workaround, 507 as it depends on the alternative framework, which will only patch 508 the kernel if an affected CPU is detected. 509 510 If unsure, say Y. 511 512config ARM64_ERRATUM_843419 513 bool "Cortex-A53: 843419: A load or store might access an incorrect address" 514 default y 515 select ARM64_MODULE_PLTS if MODULES 516 help 517 This option links the kernel with '--fix-cortex-a53-843419' and 518 enables PLT support to replace certain ADRP instructions, which can 519 cause subsequent memory accesses to use an incorrect address on 520 Cortex-A53 parts up to r0p4. 521 522 If unsure, say Y. 523 524config ARM64_LD_HAS_FIX_ERRATUM_843419 525 def_bool $(ld-option,--fix-cortex-a53-843419) 526 527config ARM64_ERRATUM_1024718 528 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update" 529 default y 530 help 531 This option adds a workaround for ARM Cortex-A55 Erratum 1024718. 532 533 Affected Cortex-A55 cores (all revisions) could cause incorrect 534 update of the hardware dirty bit when the DBM/AP bits are updated 535 without a break-before-make. The workaround is to disable the usage 536 of hardware DBM locally on the affected cores. CPUs not affected by 537 this erratum will continue to use the feature. 538 539 If unsure, say Y. 540 541config ARM64_ERRATUM_1418040 542 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result" 543 default y 544 depends on COMPAT 545 help 546 This option adds a workaround for ARM Cortex-A76/Neoverse-N1 547 errata 1188873 and 1418040. 548 549 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could 550 cause register corruption when accessing the timer registers 551 from AArch32 userspace. 552 553 If unsure, say Y. 554 555config ARM64_WORKAROUND_SPECULATIVE_AT 556 bool 557 558config ARM64_ERRATUM_1165522 559 bool "Cortex-A76: 1165522: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation" 560 default y 561 select ARM64_WORKAROUND_SPECULATIVE_AT 562 help 563 This option adds a workaround for ARM Cortex-A76 erratum 1165522. 564 565 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with 566 corrupted TLBs by speculating an AT instruction during a guest 567 context switch. 568 569 If unsure, say Y. 570 571config ARM64_ERRATUM_1319367 572 bool "Cortex-A57/A72: 1319537: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation" 573 default y 574 select ARM64_WORKAROUND_SPECULATIVE_AT 575 help 576 This option adds work arounds for ARM Cortex-A57 erratum 1319537 577 and A72 erratum 1319367 578 579 Cortex-A57 and A72 cores could end-up with corrupted TLBs by 580 speculating an AT instruction during a guest context switch. 581 582 If unsure, say Y. 583 584config ARM64_ERRATUM_1530923 585 bool "Cortex-A55: 1530923: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation" 586 default y 587 select ARM64_WORKAROUND_SPECULATIVE_AT 588 help 589 This option adds a workaround for ARM Cortex-A55 erratum 1530923. 590 591 Affected Cortex-A55 cores (r0p0, r0p1, r1p0, r2p0) could end-up with 592 corrupted TLBs by speculating an AT instruction during a guest 593 context switch. 594 595 If unsure, say Y. 596 597config ARM64_WORKAROUND_REPEAT_TLBI 598 bool 599 600config ARM64_ERRATUM_1286807 601 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation" 602 default y 603 select ARM64_WORKAROUND_REPEAT_TLBI 604 help 605 This option adds a workaround for ARM Cortex-A76 erratum 1286807. 606 607 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual 608 address for a cacheable mapping of a location is being 609 accessed by a core while another core is remapping the virtual 610 address to a new physical page using the recommended 611 break-before-make sequence, then under very rare circumstances 612 TLBI+DSB completes before a read using the translation being 613 invalidated has been observed by other observers. The 614 workaround repeats the TLBI+DSB operation. 615 616config ARM64_ERRATUM_1463225 617 bool "Cortex-A76: Software Step might prevent interrupt recognition" 618 default y 619 help 620 This option adds a workaround for Arm Cortex-A76 erratum 1463225. 621 622 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping 623 of a system call instruction (SVC) can prevent recognition of 624 subsequent interrupts when software stepping is disabled in the 625 exception handler of the system call and either kernel debugging 626 is enabled or VHE is in use. 627 628 Work around the erratum by triggering a dummy step exception 629 when handling a system call from a task that is being stepped 630 in a VHE configuration of the kernel. 631 632 If unsure, say Y. 633 634config ARM64_ERRATUM_1542419 635 bool "Neoverse-N1: workaround mis-ordering of instruction fetches" 636 default y 637 help 638 This option adds a workaround for ARM Neoverse-N1 erratum 639 1542419. 640 641 Affected Neoverse-N1 cores could execute a stale instruction when 642 modified by another CPU. The workaround depends on a firmware 643 counterpart. 644 645 Workaround the issue by hiding the DIC feature from EL0. This 646 forces user-space to perform cache maintenance. 647 648 If unsure, say Y. 649 650config ARM64_ERRATUM_1508412 651 bool "Cortex-A77: 1508412: workaround deadlock on sequence of NC/Device load and store exclusive or PAR read" 652 default y 653 help 654 This option adds a workaround for Arm Cortex-A77 erratum 1508412. 655 656 Affected Cortex-A77 cores (r0p0, r1p0) could deadlock on a sequence 657 of a store-exclusive or read of PAR_EL1 and a load with device or 658 non-cacheable memory attributes. The workaround depends on a firmware 659 counterpart. 660 661 KVM guests must also have the workaround implemented or they can 662 deadlock the system. 663 664 Work around the issue by inserting DMB SY barriers around PAR_EL1 665 register reads and warning KVM users. The DMB barrier is sufficient 666 to prevent a speculative PAR_EL1 read. 667 668 If unsure, say Y. 669 670config ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE 671 bool 672 673config ARM64_ERRATUM_2119858 674 bool "Cortex-A710: 2119858: workaround TRBE overwriting trace data in FILL mode" 675 default y 676 depends on CORESIGHT_TRBE 677 select ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE 678 help 679 This option adds the workaround for ARM Cortex-A710 erratum 2119858. 680 681 Affected Cortex-A710 cores could overwrite up to 3 cache lines of trace 682 data at the base of the buffer (pointed to by TRBASER_EL1) in FILL mode in 683 the event of a WRAP event. 684 685 Work around the issue by always making sure we move the TRBPTR_EL1 by 686 256 bytes before enabling the buffer and filling the first 256 bytes of 687 the buffer with ETM ignore packets upon disabling. 688 689 If unsure, say Y. 690 691config ARM64_ERRATUM_2139208 692 bool "Neoverse-N2: 2139208: workaround TRBE overwriting trace data in FILL mode" 693 default y 694 depends on CORESIGHT_TRBE 695 select ARM64_WORKAROUND_TRBE_OVERWRITE_FILL_MODE 696 help 697 This option adds the workaround for ARM Neoverse-N2 erratum 2139208. 698 699 Affected Neoverse-N2 cores could overwrite up to 3 cache lines of trace 700 data at the base of the buffer (pointed to by TRBASER_EL1) in FILL mode in 701 the event of a WRAP event. 702 703 Work around the issue by always making sure we move the TRBPTR_EL1 by 704 256 bytes before enabling the buffer and filling the first 256 bytes of 705 the buffer with ETM ignore packets upon disabling. 706 707 If unsure, say Y. 708 709config ARM64_WORKAROUND_TSB_FLUSH_FAILURE 710 bool 711 712config ARM64_ERRATUM_2054223 713 bool "Cortex-A710: 2054223: workaround TSB instruction failing to flush trace" 714 default y 715 select ARM64_WORKAROUND_TSB_FLUSH_FAILURE 716 help 717 Enable workaround for ARM Cortex-A710 erratum 2054223 718 719 Affected cores may fail to flush the trace data on a TSB instruction, when 720 the PE is in trace prohibited state. This will cause losing a few bytes 721 of the trace cached. 722 723 Workaround is to issue two TSB consecutively on affected cores. 724 725 If unsure, say Y. 726 727config ARM64_ERRATUM_2067961 728 bool "Neoverse-N2: 2067961: workaround TSB instruction failing to flush trace" 729 default y 730 select ARM64_WORKAROUND_TSB_FLUSH_FAILURE 731 help 732 Enable workaround for ARM Neoverse-N2 erratum 2067961 733 734 Affected cores may fail to flush the trace data on a TSB instruction, when 735 the PE is in trace prohibited state. This will cause losing a few bytes 736 of the trace cached. 737 738 Workaround is to issue two TSB consecutively on affected cores. 739 740 If unsure, say Y. 741 742config ARM64_WORKAROUND_TRBE_WRITE_OUT_OF_RANGE 743 bool 744 745config ARM64_ERRATUM_2253138 746 bool "Neoverse-N2: 2253138: workaround TRBE writing to address out-of-range" 747 depends on CORESIGHT_TRBE 748 default y 749 select ARM64_WORKAROUND_TRBE_WRITE_OUT_OF_RANGE 750 help 751 This option adds the workaround for ARM Neoverse-N2 erratum 2253138. 752 753 Affected Neoverse-N2 cores might write to an out-of-range address, not reserved 754 for TRBE. Under some conditions, the TRBE might generate a write to the next 755 virtually addressed page following the last page of the TRBE address space 756 (i.e., the TRBLIMITR_EL1.LIMIT), instead of wrapping around to the base. 757 758 Work around this in the driver by always making sure that there is a 759 page beyond the TRBLIMITR_EL1.LIMIT, within the space allowed for the TRBE. 760 761 If unsure, say Y. 762 763config ARM64_ERRATUM_2224489 764 bool "Cortex-A710: 2224489: workaround TRBE writing to address out-of-range" 765 depends on CORESIGHT_TRBE 766 default y 767 select ARM64_WORKAROUND_TRBE_WRITE_OUT_OF_RANGE 768 help 769 This option adds the workaround for ARM Cortex-A710 erratum 2224489. 770 771 Affected Cortex-A710 cores might write to an out-of-range address, not reserved 772 for TRBE. Under some conditions, the TRBE might generate a write to the next 773 virtually addressed page following the last page of the TRBE address space 774 (i.e., the TRBLIMITR_EL1.LIMIT), instead of wrapping around to the base. 775 776 Work around this in the driver by always making sure that there is a 777 page beyond the TRBLIMITR_EL1.LIMIT, within the space allowed for the TRBE. 778 779 If unsure, say Y. 780 781config CAVIUM_ERRATUM_22375 782 bool "Cavium erratum 22375, 24313" 783 default y 784 help 785 Enable workaround for errata 22375 and 24313. 786 787 This implements two gicv3-its errata workarounds for ThunderX. Both 788 with a small impact affecting only ITS table allocation. 789 790 erratum 22375: only alloc 8MB table size 791 erratum 24313: ignore memory access type 792 793 The fixes are in ITS initialization and basically ignore memory access 794 type and table size provided by the TYPER and BASER registers. 795 796 If unsure, say Y. 797 798config CAVIUM_ERRATUM_23144 799 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system" 800 depends on NUMA 801 default y 802 help 803 ITS SYNC command hang for cross node io and collections/cpu mapping. 804 805 If unsure, say Y. 806 807config CAVIUM_ERRATUM_23154 808 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed" 809 default y 810 help 811 The gicv3 of ThunderX requires a modified version for 812 reading the IAR status to ensure data synchronization 813 (access to icc_iar1_el1 is not sync'ed before and after). 814 815 If unsure, say Y. 816 817config CAVIUM_ERRATUM_27456 818 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption" 819 default y 820 help 821 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI 822 instructions may cause the icache to become corrupted if it 823 contains data for a non-current ASID. The fix is to 824 invalidate the icache when changing the mm context. 825 826 If unsure, say Y. 827 828config CAVIUM_ERRATUM_30115 829 bool "Cavium erratum 30115: Guest may disable interrupts in host" 830 default y 831 help 832 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through 833 1.2, and T83 Pass 1.0, KVM guest execution may disable 834 interrupts in host. Trapping both GICv3 group-0 and group-1 835 accesses sidesteps the issue. 836 837 If unsure, say Y. 838 839config CAVIUM_TX2_ERRATUM_219 840 bool "Cavium ThunderX2 erratum 219: PRFM between TTBR change and ISB fails" 841 default y 842 help 843 On Cavium ThunderX2, a load, store or prefetch instruction between a 844 TTBR update and the corresponding context synchronizing operation can 845 cause a spurious Data Abort to be delivered to any hardware thread in 846 the CPU core. 847 848 Work around the issue by avoiding the problematic code sequence and 849 trapping KVM guest TTBRx_EL1 writes to EL2 when SMT is enabled. The 850 trap handler performs the corresponding register access, skips the 851 instruction and ensures context synchronization by virtue of the 852 exception return. 853 854 If unsure, say Y. 855 856config FUJITSU_ERRATUM_010001 857 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly" 858 default y 859 help 860 This option adds a workaround for Fujitsu-A64FX erratum E#010001. 861 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory 862 accesses may cause undefined fault (Data abort, DFSC=0b111111). 863 This fault occurs under a specific hardware condition when a 864 load/store instruction performs an address translation using: 865 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1. 866 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1. 867 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1. 868 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1. 869 870 The workaround is to ensure these bits are clear in TCR_ELx. 871 The workaround only affects the Fujitsu-A64FX. 872 873 If unsure, say Y. 874 875config HISILICON_ERRATUM_161600802 876 bool "Hip07 161600802: Erroneous redistributor VLPI base" 877 default y 878 help 879 The HiSilicon Hip07 SoC uses the wrong redistributor base 880 when issued ITS commands such as VMOVP and VMAPP, and requires 881 a 128kB offset to be applied to the target address in this commands. 882 883 If unsure, say Y. 884 885config QCOM_FALKOR_ERRATUM_1003 886 bool "Falkor E1003: Incorrect translation due to ASID change" 887 default y 888 help 889 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID 890 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID 891 in TTBR1_EL1, this situation only occurs in the entry trampoline and 892 then only for entries in the walk cache, since the leaf translation 893 is unchanged. Work around the erratum by invalidating the walk cache 894 entries for the trampoline before entering the kernel proper. 895 896config QCOM_FALKOR_ERRATUM_1009 897 bool "Falkor E1009: Prematurely complete a DSB after a TLBI" 898 default y 899 select ARM64_WORKAROUND_REPEAT_TLBI 900 help 901 On Falkor v1, the CPU may prematurely complete a DSB following a 902 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation 903 one more time to fix the issue. 904 905 If unsure, say Y. 906 907config QCOM_QDF2400_ERRATUM_0065 908 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size" 909 default y 910 help 911 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports 912 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have 913 been indicated as 16Bytes (0xf), not 8Bytes (0x7). 914 915 If unsure, say Y. 916 917config QCOM_FALKOR_ERRATUM_E1041 918 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access" 919 default y 920 help 921 Falkor CPU may speculatively fetch instructions from an improper 922 memory location when MMU translation is changed from SCTLR_ELn[M]=1 923 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem. 924 925 If unsure, say Y. 926 927config NVIDIA_CARMEL_CNP_ERRATUM 928 bool "NVIDIA Carmel CNP: CNP on Carmel semantically different than ARM cores" 929 default y 930 help 931 If CNP is enabled on Carmel cores, non-sharable TLBIs on a core will not 932 invalidate shared TLB entries installed by a different core, as it would 933 on standard ARM cores. 934 935 If unsure, say Y. 936 937config SOCIONEXT_SYNQUACER_PREITS 938 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS" 939 default y 940 help 941 Socionext Synquacer SoCs implement a separate h/w block to generate 942 MSI doorbell writes with non-zero values for the device ID. 943 944 If unsure, say Y. 945 946endmenu 947 948 949choice 950 prompt "Page size" 951 default ARM64_4K_PAGES 952 help 953 Page size (translation granule) configuration. 954 955config ARM64_4K_PAGES 956 bool "4KB" 957 help 958 This feature enables 4KB pages support. 959 960config ARM64_16K_PAGES 961 bool "16KB" 962 help 963 The system will use 16KB pages support. AArch32 emulation 964 requires applications compiled with 16K (or a multiple of 16K) 965 aligned segments. 966 967config ARM64_64K_PAGES 968 bool "64KB" 969 help 970 This feature enables 64KB pages support (4KB by default) 971 allowing only two levels of page tables and faster TLB 972 look-up. AArch32 emulation requires applications compiled 973 with 64K aligned segments. 974 975endchoice 976 977choice 978 prompt "Virtual address space size" 979 default ARM64_VA_BITS_39 if ARM64_4K_PAGES 980 default ARM64_VA_BITS_47 if ARM64_16K_PAGES 981 default ARM64_VA_BITS_42 if ARM64_64K_PAGES 982 help 983 Allows choosing one of multiple possible virtual address 984 space sizes. The level of translation table is determined by 985 a combination of page size and virtual address space size. 986 987config ARM64_VA_BITS_36 988 bool "36-bit" if EXPERT 989 depends on ARM64_16K_PAGES 990 991config ARM64_VA_BITS_39 992 bool "39-bit" 993 depends on ARM64_4K_PAGES 994 995config ARM64_VA_BITS_42 996 bool "42-bit" 997 depends on ARM64_64K_PAGES 998 999config ARM64_VA_BITS_47 1000 bool "47-bit" 1001 depends on ARM64_16K_PAGES 1002 1003config ARM64_VA_BITS_48 1004 bool "48-bit" 1005 1006config ARM64_VA_BITS_52 1007 bool "52-bit" 1008 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN) 1009 help 1010 Enable 52-bit virtual addressing for userspace when explicitly 1011 requested via a hint to mmap(). The kernel will also use 52-bit 1012 virtual addresses for its own mappings (provided HW support for 1013 this feature is available, otherwise it reverts to 48-bit). 1014 1015 NOTE: Enabling 52-bit virtual addressing in conjunction with 1016 ARMv8.3 Pointer Authentication will result in the PAC being 1017 reduced from 7 bits to 3 bits, which may have a significant 1018 impact on its susceptibility to brute-force attacks. 1019 1020 If unsure, select 48-bit virtual addressing instead. 1021 1022endchoice 1023 1024config ARM64_FORCE_52BIT 1025 bool "Force 52-bit virtual addresses for userspace" 1026 depends on ARM64_VA_BITS_52 && EXPERT 1027 help 1028 For systems with 52-bit userspace VAs enabled, the kernel will attempt 1029 to maintain compatibility with older software by providing 48-bit VAs 1030 unless a hint is supplied to mmap. 1031 1032 This configuration option disables the 48-bit compatibility logic, and 1033 forces all userspace addresses to be 52-bit on HW that supports it. One 1034 should only enable this configuration option for stress testing userspace 1035 memory management code. If unsure say N here. 1036 1037config ARM64_VA_BITS 1038 int 1039 default 36 if ARM64_VA_BITS_36 1040 default 39 if ARM64_VA_BITS_39 1041 default 42 if ARM64_VA_BITS_42 1042 default 47 if ARM64_VA_BITS_47 1043 default 48 if ARM64_VA_BITS_48 1044 default 52 if ARM64_VA_BITS_52 1045 1046choice 1047 prompt "Physical address space size" 1048 default ARM64_PA_BITS_48 1049 help 1050 Choose the maximum physical address range that the kernel will 1051 support. 1052 1053config ARM64_PA_BITS_48 1054 bool "48-bit" 1055 1056config ARM64_PA_BITS_52 1057 bool "52-bit (ARMv8.2)" 1058 depends on ARM64_64K_PAGES 1059 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN 1060 help 1061 Enable support for a 52-bit physical address space, introduced as 1062 part of the ARMv8.2-LPA extension. 1063 1064 With this enabled, the kernel will also continue to work on CPUs that 1065 do not support ARMv8.2-LPA, but with some added memory overhead (and 1066 minor performance overhead). 1067 1068endchoice 1069 1070config ARM64_PA_BITS 1071 int 1072 default 48 if ARM64_PA_BITS_48 1073 default 52 if ARM64_PA_BITS_52 1074 1075choice 1076 prompt "Endianness" 1077 default CPU_LITTLE_ENDIAN 1078 help 1079 Select the endianness of data accesses performed by the CPU. Userspace 1080 applications will need to be compiled and linked for the endianness 1081 that is selected here. 1082 1083config CPU_BIG_ENDIAN 1084 bool "Build big-endian kernel" 1085 depends on !LD_IS_LLD || LLD_VERSION >= 130000 1086 help 1087 Say Y if you plan on running a kernel with a big-endian userspace. 1088 1089config CPU_LITTLE_ENDIAN 1090 bool "Build little-endian kernel" 1091 help 1092 Say Y if you plan on running a kernel with a little-endian userspace. 1093 This is usually the case for distributions targeting arm64. 1094 1095endchoice 1096 1097config SCHED_MC 1098 bool "Multi-core scheduler support" 1099 help 1100 Multi-core scheduler support improves the CPU scheduler's decision 1101 making when dealing with multi-core CPU chips at a cost of slightly 1102 increased overhead in some places. If unsure say N here. 1103 1104config SCHED_CLUSTER 1105 bool "Cluster scheduler support" 1106 help 1107 Cluster scheduler support improves the CPU scheduler's decision 1108 making when dealing with machines that have clusters of CPUs. 1109 Cluster usually means a couple of CPUs which are placed closely 1110 by sharing mid-level caches, last-level cache tags or internal 1111 busses. 1112 1113config SCHED_SMT 1114 bool "SMT scheduler support" 1115 help 1116 Improves the CPU scheduler's decision making when dealing with 1117 MultiThreading at a cost of slightly increased overhead in some 1118 places. If unsure say N here. 1119 1120config NR_CPUS 1121 int "Maximum number of CPUs (2-4096)" 1122 range 2 4096 1123 default "256" 1124 1125config HOTPLUG_CPU 1126 bool "Support for hot-pluggable CPUs" 1127 select GENERIC_IRQ_MIGRATION 1128 help 1129 Say Y here to experiment with turning CPUs off and on. CPUs 1130 can be controlled through /sys/devices/system/cpu. 1131 1132# Common NUMA Features 1133config NUMA 1134 bool "NUMA Memory Allocation and Scheduler Support" 1135 select GENERIC_ARCH_NUMA 1136 select ACPI_NUMA if ACPI 1137 select OF_NUMA 1138 select HAVE_SETUP_PER_CPU_AREA 1139 select NEED_PER_CPU_EMBED_FIRST_CHUNK 1140 select NEED_PER_CPU_PAGE_FIRST_CHUNK 1141 select USE_PERCPU_NUMA_NODE_ID 1142 help 1143 Enable NUMA (Non-Uniform Memory Access) support. 1144 1145 The kernel will try to allocate memory used by a CPU on the 1146 local memory of the CPU and add some more 1147 NUMA awareness to the kernel. 1148 1149config NODES_SHIFT 1150 int "Maximum NUMA Nodes (as a power of 2)" 1151 range 1 10 1152 default "4" 1153 depends on NUMA 1154 help 1155 Specify the maximum number of NUMA Nodes available on the target 1156 system. Increases memory reserved to accommodate various tables. 1157 1158source "kernel/Kconfig.hz" 1159 1160config ARCH_SPARSEMEM_ENABLE 1161 def_bool y 1162 select SPARSEMEM_VMEMMAP_ENABLE 1163 select SPARSEMEM_VMEMMAP 1164 1165config HW_PERF_EVENTS 1166 def_bool y 1167 depends on ARM_PMU 1168 1169config ARCH_HAS_FILTER_PGPROT 1170 def_bool y 1171 1172# Supported by clang >= 7.0 1173config CC_HAVE_SHADOW_CALL_STACK 1174 def_bool $(cc-option, -fsanitize=shadow-call-stack -ffixed-x18) 1175 1176config PARAVIRT 1177 bool "Enable paravirtualization code" 1178 help 1179 This changes the kernel so it can modify itself when it is run 1180 under a hypervisor, potentially improving performance significantly 1181 over full virtualization. 1182 1183config PARAVIRT_TIME_ACCOUNTING 1184 bool "Paravirtual steal time accounting" 1185 select PARAVIRT 1186 help 1187 Select this option to enable fine granularity task steal time 1188 accounting. Time spent executing other tasks in parallel with 1189 the current vCPU is discounted from the vCPU power. To account for 1190 that, there can be a small performance impact. 1191 1192 If in doubt, say N here. 1193 1194config KEXEC 1195 depends on PM_SLEEP_SMP 1196 select KEXEC_CORE 1197 bool "kexec system call" 1198 help 1199 kexec is a system call that implements the ability to shutdown your 1200 current kernel, and to start another kernel. It is like a reboot 1201 but it is independent of the system firmware. And like a reboot 1202 you can start any kernel with it, not just Linux. 1203 1204config KEXEC_FILE 1205 bool "kexec file based system call" 1206 select KEXEC_CORE 1207 select HAVE_IMA_KEXEC if IMA 1208 help 1209 This is new version of kexec system call. This system call is 1210 file based and takes file descriptors as system call argument 1211 for kernel and initramfs as opposed to list of segments as 1212 accepted by previous system call. 1213 1214config KEXEC_SIG 1215 bool "Verify kernel signature during kexec_file_load() syscall" 1216 depends on KEXEC_FILE 1217 help 1218 Select this option to verify a signature with loaded kernel 1219 image. If configured, any attempt of loading a image without 1220 valid signature will fail. 1221 1222 In addition to that option, you need to enable signature 1223 verification for the corresponding kernel image type being 1224 loaded in order for this to work. 1225 1226config KEXEC_IMAGE_VERIFY_SIG 1227 bool "Enable Image signature verification support" 1228 default y 1229 depends on KEXEC_SIG 1230 depends on EFI && SIGNED_PE_FILE_VERIFICATION 1231 help 1232 Enable Image signature verification support. 1233 1234comment "Support for PE file signature verification disabled" 1235 depends on KEXEC_SIG 1236 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION 1237 1238config CRASH_DUMP 1239 bool "Build kdump crash kernel" 1240 help 1241 Generate crash dump after being started by kexec. This should 1242 be normally only set in special crash dump kernels which are 1243 loaded in the main kernel with kexec-tools into a specially 1244 reserved region and then later executed after a crash by 1245 kdump/kexec. 1246 1247 For more details see Documentation/admin-guide/kdump/kdump.rst 1248 1249config TRANS_TABLE 1250 def_bool y 1251 depends on HIBERNATION || KEXEC_CORE 1252 1253config XEN_DOM0 1254 def_bool y 1255 depends on XEN 1256 1257config XEN 1258 bool "Xen guest support on ARM64" 1259 depends on ARM64 && OF 1260 select SWIOTLB_XEN 1261 select PARAVIRT 1262 help 1263 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64. 1264 1265config FORCE_MAX_ZONEORDER 1266 int 1267 default "14" if ARM64_64K_PAGES 1268 default "12" if ARM64_16K_PAGES 1269 default "11" 1270 help 1271 The kernel memory allocator divides physically contiguous memory 1272 blocks into "zones", where each zone is a power of two number of 1273 pages. This option selects the largest power of two that the kernel 1274 keeps in the memory allocator. If you need to allocate very large 1275 blocks of physically contiguous memory, then you may need to 1276 increase this value. 1277 1278 This config option is actually maximum order plus one. For example, 1279 a value of 11 means that the largest free memory block is 2^10 pages. 1280 1281 We make sure that we can allocate upto a HugePage size for each configuration. 1282 Hence we have : 1283 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2 1284 1285 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us 1286 4M allocations matching the default size used by generic code. 1287 1288config UNMAP_KERNEL_AT_EL0 1289 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT 1290 default y 1291 help 1292 Speculation attacks against some high-performance processors can 1293 be used to bypass MMU permission checks and leak kernel data to 1294 userspace. This can be defended against by unmapping the kernel 1295 when running in userspace, mapping it back in on exception entry 1296 via a trampoline page in the vector table. 1297 1298 If unsure, say Y. 1299 1300config RODATA_FULL_DEFAULT_ENABLED 1301 bool "Apply r/o permissions of VM areas also to their linear aliases" 1302 default y 1303 help 1304 Apply read-only attributes of VM areas to the linear alias of 1305 the backing pages as well. This prevents code or read-only data 1306 from being modified (inadvertently or intentionally) via another 1307 mapping of the same memory page. This additional enhancement can 1308 be turned off at runtime by passing rodata=[off|on] (and turned on 1309 with rodata=full if this option is set to 'n') 1310 1311 This requires the linear region to be mapped down to pages, 1312 which may adversely affect performance in some cases. 1313 1314config ARM64_SW_TTBR0_PAN 1315 bool "Emulate Privileged Access Never using TTBR0_EL1 switching" 1316 help 1317 Enabling this option prevents the kernel from accessing 1318 user-space memory directly by pointing TTBR0_EL1 to a reserved 1319 zeroed area and reserved ASID. The user access routines 1320 restore the valid TTBR0_EL1 temporarily. 1321 1322config ARM64_TAGGED_ADDR_ABI 1323 bool "Enable the tagged user addresses syscall ABI" 1324 default y 1325 help 1326 When this option is enabled, user applications can opt in to a 1327 relaxed ABI via prctl() allowing tagged addresses to be passed 1328 to system calls as pointer arguments. For details, see 1329 Documentation/arm64/tagged-address-abi.rst. 1330 1331menuconfig COMPAT 1332 bool "Kernel support for 32-bit EL0" 1333 depends on ARM64_4K_PAGES || EXPERT 1334 select HAVE_UID16 1335 select OLD_SIGSUSPEND3 1336 select COMPAT_OLD_SIGACTION 1337 help 1338 This option enables support for a 32-bit EL0 running under a 64-bit 1339 kernel at EL1. AArch32-specific components such as system calls, 1340 the user helper functions, VFP support and the ptrace interface are 1341 handled appropriately by the kernel. 1342 1343 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware 1344 that you will only be able to execute AArch32 binaries that were compiled 1345 with page size aligned segments. 1346 1347 If you want to execute 32-bit userspace applications, say Y. 1348 1349if COMPAT 1350 1351config KUSER_HELPERS 1352 bool "Enable kuser helpers page for 32-bit applications" 1353 default y 1354 help 1355 Warning: disabling this option may break 32-bit user programs. 1356 1357 Provide kuser helpers to compat tasks. The kernel provides 1358 helper code to userspace in read only form at a fixed location 1359 to allow userspace to be independent of the CPU type fitted to 1360 the system. This permits binaries to be run on ARMv4 through 1361 to ARMv8 without modification. 1362 1363 See Documentation/arm/kernel_user_helpers.rst for details. 1364 1365 However, the fixed address nature of these helpers can be used 1366 by ROP (return orientated programming) authors when creating 1367 exploits. 1368 1369 If all of the binaries and libraries which run on your platform 1370 are built specifically for your platform, and make no use of 1371 these helpers, then you can turn this option off to hinder 1372 such exploits. However, in that case, if a binary or library 1373 relying on those helpers is run, it will not function correctly. 1374 1375 Say N here only if you are absolutely certain that you do not 1376 need these helpers; otherwise, the safe option is to say Y. 1377 1378config COMPAT_VDSO 1379 bool "Enable vDSO for 32-bit applications" 1380 depends on !CPU_BIG_ENDIAN 1381 depends on (CC_IS_CLANG && LD_IS_LLD) || "$(CROSS_COMPILE_COMPAT)" != "" 1382 select GENERIC_COMPAT_VDSO 1383 default y 1384 help 1385 Place in the process address space of 32-bit applications an 1386 ELF shared object providing fast implementations of gettimeofday 1387 and clock_gettime. 1388 1389 You must have a 32-bit build of glibc 2.22 or later for programs 1390 to seamlessly take advantage of this. 1391 1392config THUMB2_COMPAT_VDSO 1393 bool "Compile the 32-bit vDSO for Thumb-2 mode" if EXPERT 1394 depends on COMPAT_VDSO 1395 default y 1396 help 1397 Compile the compat vDSO with '-mthumb -fomit-frame-pointer' if y, 1398 otherwise with '-marm'. 1399 1400menuconfig ARMV8_DEPRECATED 1401 bool "Emulate deprecated/obsolete ARMv8 instructions" 1402 depends on SYSCTL 1403 help 1404 Legacy software support may require certain instructions 1405 that have been deprecated or obsoleted in the architecture. 1406 1407 Enable this config to enable selective emulation of these 1408 features. 1409 1410 If unsure, say Y 1411 1412if ARMV8_DEPRECATED 1413 1414config SWP_EMULATION 1415 bool "Emulate SWP/SWPB instructions" 1416 help 1417 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that 1418 they are always undefined. Say Y here to enable software 1419 emulation of these instructions for userspace using LDXR/STXR. 1420 This feature can be controlled at runtime with the abi.swp 1421 sysctl which is disabled by default. 1422 1423 In some older versions of glibc [<=2.8] SWP is used during futex 1424 trylock() operations with the assumption that the code will not 1425 be preempted. This invalid assumption may be more likely to fail 1426 with SWP emulation enabled, leading to deadlock of the user 1427 application. 1428 1429 NOTE: when accessing uncached shared regions, LDXR/STXR rely 1430 on an external transaction monitoring block called a global 1431 monitor to maintain update atomicity. If your system does not 1432 implement a global monitor, this option can cause programs that 1433 perform SWP operations to uncached memory to deadlock. 1434 1435 If unsure, say Y 1436 1437config CP15_BARRIER_EMULATION 1438 bool "Emulate CP15 Barrier instructions" 1439 help 1440 The CP15 barrier instructions - CP15ISB, CP15DSB, and 1441 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is 1442 strongly recommended to use the ISB, DSB, and DMB 1443 instructions instead. 1444 1445 Say Y here to enable software emulation of these 1446 instructions for AArch32 userspace code. When this option is 1447 enabled, CP15 barrier usage is traced which can help 1448 identify software that needs updating. This feature can be 1449 controlled at runtime with the abi.cp15_barrier sysctl. 1450 1451 If unsure, say Y 1452 1453config SETEND_EMULATION 1454 bool "Emulate SETEND instruction" 1455 help 1456 The SETEND instruction alters the data-endianness of the 1457 AArch32 EL0, and is deprecated in ARMv8. 1458 1459 Say Y here to enable software emulation of the instruction 1460 for AArch32 userspace code. This feature can be controlled 1461 at runtime with the abi.setend sysctl. 1462 1463 Note: All the cpus on the system must have mixed endian support at EL0 1464 for this feature to be enabled. If a new CPU - which doesn't support mixed 1465 endian - is hotplugged in after this feature has been enabled, there could 1466 be unexpected results in the applications. 1467 1468 If unsure, say Y 1469endif 1470 1471endif 1472 1473menu "ARMv8.1 architectural features" 1474 1475config ARM64_HW_AFDBM 1476 bool "Support for hardware updates of the Access and Dirty page flags" 1477 default y 1478 help 1479 The ARMv8.1 architecture extensions introduce support for 1480 hardware updates of the access and dirty information in page 1481 table entries. When enabled in TCR_EL1 (HA and HD bits) on 1482 capable processors, accesses to pages with PTE_AF cleared will 1483 set this bit instead of raising an access flag fault. 1484 Similarly, writes to read-only pages with the DBM bit set will 1485 clear the read-only bit (AP[2]) instead of raising a 1486 permission fault. 1487 1488 Kernels built with this configuration option enabled continue 1489 to work on pre-ARMv8.1 hardware and the performance impact is 1490 minimal. If unsure, say Y. 1491 1492config ARM64_PAN 1493 bool "Enable support for Privileged Access Never (PAN)" 1494 default y 1495 help 1496 Privileged Access Never (PAN; part of the ARMv8.1 Extensions) 1497 prevents the kernel or hypervisor from accessing user-space (EL0) 1498 memory directly. 1499 1500 Choosing this option will cause any unprotected (not using 1501 copy_to_user et al) memory access to fail with a permission fault. 1502 1503 The feature is detected at runtime, and will remain as a 'nop' 1504 instruction if the cpu does not implement the feature. 1505 1506config AS_HAS_LDAPR 1507 def_bool $(as-instr,.arch_extension rcpc) 1508 1509config AS_HAS_LSE_ATOMICS 1510 def_bool $(as-instr,.arch_extension lse) 1511 1512config ARM64_LSE_ATOMICS 1513 bool 1514 default ARM64_USE_LSE_ATOMICS 1515 depends on AS_HAS_LSE_ATOMICS 1516 1517config ARM64_USE_LSE_ATOMICS 1518 bool "Atomic instructions" 1519 depends on JUMP_LABEL 1520 default y 1521 help 1522 As part of the Large System Extensions, ARMv8.1 introduces new 1523 atomic instructions that are designed specifically to scale in 1524 very large systems. 1525 1526 Say Y here to make use of these instructions for the in-kernel 1527 atomic routines. This incurs a small overhead on CPUs that do 1528 not support these instructions and requires the kernel to be 1529 built with binutils >= 2.25 in order for the new instructions 1530 to be used. 1531 1532endmenu 1533 1534menu "ARMv8.2 architectural features" 1535 1536config AS_HAS_ARMV8_2 1537 def_bool $(cc-option,-Wa$(comma)-march=armv8.2-a) 1538 1539config AS_HAS_SHA3 1540 def_bool $(as-instr,.arch armv8.2-a+sha3) 1541 1542config ARM64_PMEM 1543 bool "Enable support for persistent memory" 1544 select ARCH_HAS_PMEM_API 1545 select ARCH_HAS_UACCESS_FLUSHCACHE 1546 help 1547 Say Y to enable support for the persistent memory API based on the 1548 ARMv8.2 DCPoP feature. 1549 1550 The feature is detected at runtime, and the kernel will use DC CVAC 1551 operations if DC CVAP is not supported (following the behaviour of 1552 DC CVAP itself if the system does not define a point of persistence). 1553 1554config ARM64_RAS_EXTN 1555 bool "Enable support for RAS CPU Extensions" 1556 default y 1557 help 1558 CPUs that support the Reliability, Availability and Serviceability 1559 (RAS) Extensions, part of ARMv8.2 are able to track faults and 1560 errors, classify them and report them to software. 1561 1562 On CPUs with these extensions system software can use additional 1563 barriers to determine if faults are pending and read the 1564 classification from a new set of registers. 1565 1566 Selecting this feature will allow the kernel to use these barriers 1567 and access the new registers if the system supports the extension. 1568 Platform RAS features may additionally depend on firmware support. 1569 1570config ARM64_CNP 1571 bool "Enable support for Common Not Private (CNP) translations" 1572 default y 1573 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN 1574 help 1575 Common Not Private (CNP) allows translation table entries to 1576 be shared between different PEs in the same inner shareable 1577 domain, so the hardware can use this fact to optimise the 1578 caching of such entries in the TLB. 1579 1580 Selecting this option allows the CNP feature to be detected 1581 at runtime, and does not affect PEs that do not implement 1582 this feature. 1583 1584endmenu 1585 1586menu "ARMv8.3 architectural features" 1587 1588config ARM64_PTR_AUTH 1589 bool "Enable support for pointer authentication" 1590 default y 1591 help 1592 Pointer authentication (part of the ARMv8.3 Extensions) provides 1593 instructions for signing and authenticating pointers against secret 1594 keys, which can be used to mitigate Return Oriented Programming (ROP) 1595 and other attacks. 1596 1597 This option enables these instructions at EL0 (i.e. for userspace). 1598 Choosing this option will cause the kernel to initialise secret keys 1599 for each process at exec() time, with these keys being 1600 context-switched along with the process. 1601 1602 The feature is detected at runtime. If the feature is not present in 1603 hardware it will not be advertised to userspace/KVM guest nor will it 1604 be enabled. 1605 1606 If the feature is present on the boot CPU but not on a late CPU, then 1607 the late CPU will be parked. Also, if the boot CPU does not have 1608 address auth and the late CPU has then the late CPU will still boot 1609 but with the feature disabled. On such a system, this option should 1610 not be selected. 1611 1612config ARM64_PTR_AUTH_KERNEL 1613 bool "Use pointer authentication for kernel" 1614 default y 1615 depends on ARM64_PTR_AUTH 1616 depends on (CC_HAS_SIGN_RETURN_ADDRESS || CC_HAS_BRANCH_PROT_PAC_RET) && AS_HAS_PAC 1617 # Modern compilers insert a .note.gnu.property section note for PAC 1618 # which is only understood by binutils starting with version 2.33.1. 1619 depends on LD_IS_LLD || LD_VERSION >= 23301 || (CC_IS_GCC && GCC_VERSION < 90100) 1620 depends on !CC_IS_CLANG || AS_HAS_CFI_NEGATE_RA_STATE 1621 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS) 1622 help 1623 If the compiler supports the -mbranch-protection or 1624 -msign-return-address flag (e.g. GCC 7 or later), then this option 1625 will cause the kernel itself to be compiled with return address 1626 protection. In this case, and if the target hardware is known to 1627 support pointer authentication, then CONFIG_STACKPROTECTOR can be 1628 disabled with minimal loss of protection. 1629 1630 This feature works with FUNCTION_GRAPH_TRACER option only if 1631 DYNAMIC_FTRACE_WITH_REGS is enabled. 1632 1633config CC_HAS_BRANCH_PROT_PAC_RET 1634 # GCC 9 or later, clang 8 or later 1635 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf) 1636 1637config CC_HAS_SIGN_RETURN_ADDRESS 1638 # GCC 7, 8 1639 def_bool $(cc-option,-msign-return-address=all) 1640 1641config AS_HAS_PAC 1642 def_bool $(cc-option,-Wa$(comma)-march=armv8.3-a) 1643 1644config AS_HAS_CFI_NEGATE_RA_STATE 1645 def_bool $(as-instr,.cfi_startproc\n.cfi_negate_ra_state\n.cfi_endproc\n) 1646 1647endmenu 1648 1649menu "ARMv8.4 architectural features" 1650 1651config ARM64_AMU_EXTN 1652 bool "Enable support for the Activity Monitors Unit CPU extension" 1653 default y 1654 help 1655 The activity monitors extension is an optional extension introduced 1656 by the ARMv8.4 CPU architecture. This enables support for version 1 1657 of the activity monitors architecture, AMUv1. 1658 1659 To enable the use of this extension on CPUs that implement it, say Y. 1660 1661 Note that for architectural reasons, firmware _must_ implement AMU 1662 support when running on CPUs that present the activity monitors 1663 extension. The required support is present in: 1664 * Version 1.5 and later of the ARM Trusted Firmware 1665 1666 For kernels that have this configuration enabled but boot with broken 1667 firmware, you may need to say N here until the firmware is fixed. 1668 Otherwise you may experience firmware panics or lockups when 1669 accessing the counter registers. Even if you are not observing these 1670 symptoms, the values returned by the register reads might not 1671 correctly reflect reality. Most commonly, the value read will be 0, 1672 indicating that the counter is not enabled. 1673 1674config AS_HAS_ARMV8_4 1675 def_bool $(cc-option,-Wa$(comma)-march=armv8.4-a) 1676 1677config ARM64_TLB_RANGE 1678 bool "Enable support for tlbi range feature" 1679 default y 1680 depends on AS_HAS_ARMV8_4 1681 help 1682 ARMv8.4-TLBI provides TLBI invalidation instruction that apply to a 1683 range of input addresses. 1684 1685 The feature introduces new assembly instructions, and they were 1686 support when binutils >= 2.30. 1687 1688endmenu 1689 1690menu "ARMv8.5 architectural features" 1691 1692config AS_HAS_ARMV8_5 1693 def_bool $(cc-option,-Wa$(comma)-march=armv8.5-a) 1694 1695config ARM64_BTI 1696 bool "Branch Target Identification support" 1697 default y 1698 help 1699 Branch Target Identification (part of the ARMv8.5 Extensions) 1700 provides a mechanism to limit the set of locations to which computed 1701 branch instructions such as BR or BLR can jump. 1702 1703 To make use of BTI on CPUs that support it, say Y. 1704 1705 BTI is intended to provide complementary protection to other control 1706 flow integrity protection mechanisms, such as the Pointer 1707 authentication mechanism provided as part of the ARMv8.3 Extensions. 1708 For this reason, it does not make sense to enable this option without 1709 also enabling support for pointer authentication. Thus, when 1710 enabling this option you should also select ARM64_PTR_AUTH=y. 1711 1712 Userspace binaries must also be specifically compiled to make use of 1713 this mechanism. If you say N here or the hardware does not support 1714 BTI, such binaries can still run, but you get no additional 1715 enforcement of branch destinations. 1716 1717config ARM64_BTI_KERNEL 1718 bool "Use Branch Target Identification for kernel" 1719 default y 1720 depends on ARM64_BTI 1721 depends on ARM64_PTR_AUTH_KERNEL 1722 depends on CC_HAS_BRANCH_PROT_PAC_RET_BTI 1723 # https://gcc.gnu.org/bugzilla/show_bug.cgi?id=94697 1724 depends on !CC_IS_GCC || GCC_VERSION >= 100100 1725 # https://github.com/llvm/llvm-project/commit/a88c722e687e6780dcd6a58718350dc76fcc4cc9 1726 depends on !CC_IS_CLANG || CLANG_VERSION >= 120000 1727 depends on (!FUNCTION_GRAPH_TRACER || DYNAMIC_FTRACE_WITH_REGS) 1728 help 1729 Build the kernel with Branch Target Identification annotations 1730 and enable enforcement of this for kernel code. When this option 1731 is enabled and the system supports BTI all kernel code including 1732 modular code must have BTI enabled. 1733 1734config CC_HAS_BRANCH_PROT_PAC_RET_BTI 1735 # GCC 9 or later, clang 8 or later 1736 def_bool $(cc-option,-mbranch-protection=pac-ret+leaf+bti) 1737 1738config ARM64_E0PD 1739 bool "Enable support for E0PD" 1740 default y 1741 help 1742 E0PD (part of the ARMv8.5 extensions) allows us to ensure 1743 that EL0 accesses made via TTBR1 always fault in constant time, 1744 providing similar benefits to KASLR as those provided by KPTI, but 1745 with lower overhead and without disrupting legitimate access to 1746 kernel memory such as SPE. 1747 1748 This option enables E0PD for TTBR1 where available. 1749 1750config ARCH_RANDOM 1751 bool "Enable support for random number generation" 1752 default y 1753 help 1754 Random number generation (part of the ARMv8.5 Extensions) 1755 provides a high bandwidth, cryptographically secure 1756 hardware random number generator. 1757 1758config ARM64_AS_HAS_MTE 1759 # Initial support for MTE went in binutils 2.32.0, checked with 1760 # ".arch armv8.5-a+memtag" below. However, this was incomplete 1761 # as a late addition to the final architecture spec (LDGM/STGM) 1762 # is only supported in the newer 2.32.x and 2.33 binutils 1763 # versions, hence the extra "stgm" instruction check below. 1764 def_bool $(as-instr,.arch armv8.5-a+memtag\nstgm xzr$(comma)[x0]) 1765 1766config ARM64_MTE 1767 bool "Memory Tagging Extension support" 1768 default y 1769 depends on ARM64_AS_HAS_MTE && ARM64_TAGGED_ADDR_ABI 1770 depends on AS_HAS_ARMV8_5 1771 depends on AS_HAS_LSE_ATOMICS 1772 # Required for tag checking in the uaccess routines 1773 depends on ARM64_PAN 1774 select ARCH_USES_HIGH_VMA_FLAGS 1775 help 1776 Memory Tagging (part of the ARMv8.5 Extensions) provides 1777 architectural support for run-time, always-on detection of 1778 various classes of memory error to aid with software debugging 1779 to eliminate vulnerabilities arising from memory-unsafe 1780 languages. 1781 1782 This option enables the support for the Memory Tagging 1783 Extension at EL0 (i.e. for userspace). 1784 1785 Selecting this option allows the feature to be detected at 1786 runtime. Any secondary CPU not implementing this feature will 1787 not be allowed a late bring-up. 1788 1789 Userspace binaries that want to use this feature must 1790 explicitly opt in. The mechanism for the userspace is 1791 described in: 1792 1793 Documentation/arm64/memory-tagging-extension.rst. 1794 1795endmenu 1796 1797menu "ARMv8.7 architectural features" 1798 1799config ARM64_EPAN 1800 bool "Enable support for Enhanced Privileged Access Never (EPAN)" 1801 default y 1802 depends on ARM64_PAN 1803 help 1804 Enhanced Privileged Access Never (EPAN) allows Privileged 1805 Access Never to be used with Execute-only mappings. 1806 1807 The feature is detected at runtime, and will remain disabled 1808 if the cpu does not implement the feature. 1809endmenu 1810 1811config ARM64_SVE 1812 bool "ARM Scalable Vector Extension support" 1813 default y 1814 help 1815 The Scalable Vector Extension (SVE) is an extension to the AArch64 1816 execution state which complements and extends the SIMD functionality 1817 of the base architecture to support much larger vectors and to enable 1818 additional vectorisation opportunities. 1819 1820 To enable use of this extension on CPUs that implement it, say Y. 1821 1822 On CPUs that support the SVE2 extensions, this option will enable 1823 those too. 1824 1825 Note that for architectural reasons, firmware _must_ implement SVE 1826 support when running on SVE capable hardware. The required support 1827 is present in: 1828 1829 * version 1.5 and later of the ARM Trusted Firmware 1830 * the AArch64 boot wrapper since commit 5e1261e08abf 1831 ("bootwrapper: SVE: Enable SVE for EL2 and below"). 1832 1833 For other firmware implementations, consult the firmware documentation 1834 or vendor. 1835 1836 If you need the kernel to boot on SVE-capable hardware with broken 1837 firmware, you may need to say N here until you get your firmware 1838 fixed. Otherwise, you may experience firmware panics or lockups when 1839 booting the kernel. If unsure and you are not observing these 1840 symptoms, you should assume that it is safe to say Y. 1841 1842config ARM64_MODULE_PLTS 1843 bool "Use PLTs to allow module memory to spill over into vmalloc area" 1844 depends on MODULES 1845 select HAVE_MOD_ARCH_SPECIFIC 1846 help 1847 Allocate PLTs when loading modules so that jumps and calls whose 1848 targets are too far away for their relative offsets to be encoded 1849 in the instructions themselves can be bounced via veneers in the 1850 module's PLT. This allows modules to be allocated in the generic 1851 vmalloc area after the dedicated module memory area has been 1852 exhausted. 1853 1854 When running with address space randomization (KASLR), the module 1855 region itself may be too far away for ordinary relative jumps and 1856 calls, and so in that case, module PLTs are required and cannot be 1857 disabled. 1858 1859 Specific errata workaround(s) might also force module PLTs to be 1860 enabled (ARM64_ERRATUM_843419). 1861 1862config ARM64_PSEUDO_NMI 1863 bool "Support for NMI-like interrupts" 1864 select ARM_GIC_V3 1865 help 1866 Adds support for mimicking Non-Maskable Interrupts through the use of 1867 GIC interrupt priority. This support requires version 3 or later of 1868 ARM GIC. 1869 1870 This high priority configuration for interrupts needs to be 1871 explicitly enabled by setting the kernel parameter 1872 "irqchip.gicv3_pseudo_nmi" to 1. 1873 1874 If unsure, say N 1875 1876if ARM64_PSEUDO_NMI 1877config ARM64_DEBUG_PRIORITY_MASKING 1878 bool "Debug interrupt priority masking" 1879 help 1880 This adds runtime checks to functions enabling/disabling 1881 interrupts when using priority masking. The additional checks verify 1882 the validity of ICC_PMR_EL1 when calling concerned functions. 1883 1884 If unsure, say N 1885endif 1886 1887config RELOCATABLE 1888 bool "Build a relocatable kernel image" if EXPERT 1889 select ARCH_HAS_RELR 1890 default y 1891 help 1892 This builds the kernel as a Position Independent Executable (PIE), 1893 which retains all relocation metadata required to relocate the 1894 kernel binary at runtime to a different virtual address than the 1895 address it was linked at. 1896 Since AArch64 uses the RELA relocation format, this requires a 1897 relocation pass at runtime even if the kernel is loaded at the 1898 same address it was linked at. 1899 1900config RANDOMIZE_BASE 1901 bool "Randomize the address of the kernel image" 1902 select ARM64_MODULE_PLTS if MODULES 1903 select RELOCATABLE 1904 help 1905 Randomizes the virtual address at which the kernel image is 1906 loaded, as a security feature that deters exploit attempts 1907 relying on knowledge of the location of kernel internals. 1908 1909 It is the bootloader's job to provide entropy, by passing a 1910 random u64 value in /chosen/kaslr-seed at kernel entry. 1911 1912 When booting via the UEFI stub, it will invoke the firmware's 1913 EFI_RNG_PROTOCOL implementation (if available) to supply entropy 1914 to the kernel proper. In addition, it will randomise the physical 1915 location of the kernel Image as well. 1916 1917 If unsure, say N. 1918 1919config RANDOMIZE_MODULE_REGION_FULL 1920 bool "Randomize the module region over a 2 GB range" 1921 depends on RANDOMIZE_BASE 1922 default y 1923 help 1924 Randomizes the location of the module region inside a 2 GB window 1925 covering the core kernel. This way, it is less likely for modules 1926 to leak information about the location of core kernel data structures 1927 but it does imply that function calls between modules and the core 1928 kernel will need to be resolved via veneers in the module PLT. 1929 1930 When this option is not set, the module region will be randomized over 1931 a limited range that contains the [_stext, _etext] interval of the 1932 core kernel, so branch relocations are almost always in range unless 1933 ARM64_MODULE_PLTS is enabled and the region is exhausted. In this 1934 particular case of region exhaustion, modules might be able to fall 1935 back to a larger 2GB area. 1936 1937config CC_HAVE_STACKPROTECTOR_SYSREG 1938 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0) 1939 1940config STACKPROTECTOR_PER_TASK 1941 def_bool y 1942 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG 1943 1944endmenu 1945 1946menu "Boot options" 1947 1948config ARM64_ACPI_PARKING_PROTOCOL 1949 bool "Enable support for the ARM64 ACPI parking protocol" 1950 depends on ACPI 1951 help 1952 Enable support for the ARM64 ACPI parking protocol. If disabled 1953 the kernel will not allow booting through the ARM64 ACPI parking 1954 protocol even if the corresponding data is present in the ACPI 1955 MADT table. 1956 1957config CMDLINE 1958 string "Default kernel command string" 1959 default "" 1960 help 1961 Provide a set of default command-line options at build time by 1962 entering them here. As a minimum, you should specify the the 1963 root device (e.g. root=/dev/nfs). 1964 1965choice 1966 prompt "Kernel command line type" if CMDLINE != "" 1967 default CMDLINE_FROM_BOOTLOADER 1968 help 1969 Choose how the kernel will handle the provided default kernel 1970 command line string. 1971 1972config CMDLINE_FROM_BOOTLOADER 1973 bool "Use bootloader kernel arguments if available" 1974 help 1975 Uses the command-line options passed by the boot loader. If 1976 the boot loader doesn't provide any, the default kernel command 1977 string provided in CMDLINE will be used. 1978 1979config CMDLINE_FORCE 1980 bool "Always use the default kernel command string" 1981 help 1982 Always use the default kernel command string, even if the boot 1983 loader passes other arguments to the kernel. 1984 This is useful if you cannot or don't want to change the 1985 command-line options your boot loader passes to the kernel. 1986 1987endchoice 1988 1989config EFI_STUB 1990 bool 1991 1992config EFI 1993 bool "UEFI runtime support" 1994 depends on OF && !CPU_BIG_ENDIAN 1995 depends on KERNEL_MODE_NEON 1996 select ARCH_SUPPORTS_ACPI 1997 select LIBFDT 1998 select UCS2_STRING 1999 select EFI_PARAMS_FROM_FDT 2000 select EFI_RUNTIME_WRAPPERS 2001 select EFI_STUB 2002 select EFI_GENERIC_STUB 2003 imply IMA_SECURE_AND_OR_TRUSTED_BOOT 2004 default y 2005 help 2006 This option provides support for runtime services provided 2007 by UEFI firmware (such as non-volatile variables, realtime 2008 clock, and platform reset). A UEFI stub is also provided to 2009 allow the kernel to be booted as an EFI application. This 2010 is only useful on systems that have UEFI firmware. 2011 2012config DMI 2013 bool "Enable support for SMBIOS (DMI) tables" 2014 depends on EFI 2015 default y 2016 help 2017 This enables SMBIOS/DMI feature for systems. 2018 2019 This option is only useful on systems that have UEFI firmware. 2020 However, even with this option, the resultant kernel should 2021 continue to boot on existing non-UEFI platforms. 2022 2023endmenu 2024 2025config SYSVIPC_COMPAT 2026 def_bool y 2027 depends on COMPAT && SYSVIPC 2028 2029menu "Power management options" 2030 2031source "kernel/power/Kconfig" 2032 2033config ARCH_HIBERNATION_POSSIBLE 2034 def_bool y 2035 depends on CPU_PM 2036 2037config ARCH_HIBERNATION_HEADER 2038 def_bool y 2039 depends on HIBERNATION 2040 2041config ARCH_SUSPEND_POSSIBLE 2042 def_bool y 2043 2044endmenu 2045 2046menu "CPU Power Management" 2047 2048source "drivers/cpuidle/Kconfig" 2049 2050source "drivers/cpufreq/Kconfig" 2051 2052endmenu 2053 2054source "drivers/acpi/Kconfig" 2055 2056source "arch/arm64/kvm/Kconfig" 2057 2058if CRYPTO 2059source "arch/arm64/crypto/Kconfig" 2060endif 2061