xref: /openbmc/linux/arch/arm/mm/proc-v7-3level.S (revision 45051539)
145051539SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-only */
21b6ba46bSCatalin Marinas/*
31b6ba46bSCatalin Marinas * arch/arm/mm/proc-v7-3level.S
41b6ba46bSCatalin Marinas *
51b6ba46bSCatalin Marinas * Copyright (C) 2001 Deep Blue Solutions Ltd.
61b6ba46bSCatalin Marinas * Copyright (C) 2011 ARM Ltd.
71b6ba46bSCatalin Marinas * Author: Catalin Marinas <catalin.marinas@arm.com>
81b6ba46bSCatalin Marinas *   based on arch/arm/mm/proc-v7-2level.S
91b6ba46bSCatalin Marinas */
106ebbf2ceSRussell King#include <asm/assembler.h>
111b6ba46bSCatalin Marinas
121b6ba46bSCatalin Marinas#define TTB_IRGN_NC	(0 << 8)
131b6ba46bSCatalin Marinas#define TTB_IRGN_WBWA	(1 << 8)
141b6ba46bSCatalin Marinas#define TTB_IRGN_WT	(2 << 8)
151b6ba46bSCatalin Marinas#define TTB_IRGN_WB	(3 << 8)
161b6ba46bSCatalin Marinas#define TTB_RGN_NC	(0 << 10)
171b6ba46bSCatalin Marinas#define TTB_RGN_OC_WBWA	(1 << 10)
181b6ba46bSCatalin Marinas#define TTB_RGN_OC_WT	(2 << 10)
191b6ba46bSCatalin Marinas#define TTB_RGN_OC_WB	(3 << 10)
201b6ba46bSCatalin Marinas#define TTB_S		(3 << 12)
211b6ba46bSCatalin Marinas#define TTB_EAE		(1 << 31)
221b6ba46bSCatalin Marinas
231b6ba46bSCatalin Marinas/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
241b6ba46bSCatalin Marinas#define TTB_FLAGS_UP	(TTB_IRGN_WB|TTB_RGN_OC_WB)
251b6ba46bSCatalin Marinas#define PMD_FLAGS_UP	(PMD_SECT_WB)
261b6ba46bSCatalin Marinas
271b6ba46bSCatalin Marinas/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
281b6ba46bSCatalin Marinas#define TTB_FLAGS_SMP	(TTB_IRGN_WBWA|TTB_S|TTB_RGN_OC_WBWA)
291b6ba46bSCatalin Marinas#define PMD_FLAGS_SMP	(PMD_SECT_WBWA|PMD_SECT_S)
301b6ba46bSCatalin Marinas
3113f659b0SCyril Chemparathy#ifndef __ARMEB__
3213f659b0SCyril Chemparathy#  define rpgdl	r0
3313f659b0SCyril Chemparathy#  define rpgdh	r1
3413f659b0SCyril Chemparathy#else
3513f659b0SCyril Chemparathy#  define rpgdl	r1
3613f659b0SCyril Chemparathy#  define rpgdh	r0
3713f659b0SCyril Chemparathy#endif
3813f659b0SCyril Chemparathy
391b6ba46bSCatalin Marinas/*
401b6ba46bSCatalin Marinas * cpu_v7_switch_mm(pgd_phys, tsk)
411b6ba46bSCatalin Marinas *
421b6ba46bSCatalin Marinas * Set the translation table base pointer to be pgd_phys (physical address of
431b6ba46bSCatalin Marinas * the new TTB).
441b6ba46bSCatalin Marinas */
451b6ba46bSCatalin MarinasENTRY(cpu_v7_switch_mm)
461b6ba46bSCatalin Marinas#ifdef CONFIG_MMU
4713f659b0SCyril Chemparathy	mmid	r2, r2
4813f659b0SCyril Chemparathy	asid	r2, r2
4913f659b0SCyril Chemparathy	orr	rpgdh, rpgdh, r2, lsl #(48 - 32)	@ upper 32-bits of pgd
5013f659b0SCyril Chemparathy	mcrr	p15, 0, rpgdl, rpgdh, c2		@ set TTB 0
511b6ba46bSCatalin Marinas	isb
521b6ba46bSCatalin Marinas#endif
536ebbf2ceSRussell King	ret	lr
541b6ba46bSCatalin MarinasENDPROC(cpu_v7_switch_mm)
551b6ba46bSCatalin Marinas
5686f40622SJianguo Wu#ifdef __ARMEB__
5786f40622SJianguo Wu#define rl r3
5886f40622SJianguo Wu#define rh r2
5986f40622SJianguo Wu#else
6086f40622SJianguo Wu#define rl r2
6186f40622SJianguo Wu#define rh r3
6286f40622SJianguo Wu#endif
6386f40622SJianguo Wu
641b6ba46bSCatalin Marinas/*
651b6ba46bSCatalin Marinas * cpu_v7_set_pte_ext(ptep, pte)
661b6ba46bSCatalin Marinas *
671b6ba46bSCatalin Marinas * Set a level 2 translation table entry.
681b6ba46bSCatalin Marinas * - ptep - pointer to level 3 translation table entry
691b6ba46bSCatalin Marinas * - pte - PTE value to store (64-bit in r2 and r3)
701b6ba46bSCatalin Marinas */
711b6ba46bSCatalin MarinasENTRY(cpu_v7_set_pte_ext)
721b6ba46bSCatalin Marinas#ifdef CONFIG_MMU
7386f40622SJianguo Wu	tst	rl, #L_PTE_VALID
741b6ba46bSCatalin Marinas	beq	1f
7586f40622SJianguo Wu	tst	rh, #1 << (57 - 32)		@ L_PTE_NONE
7686f40622SJianguo Wu	bicne	rl, #L_PTE_VALID
7726ffd0d4SWill Deacon	bne	1f
78ded94779SSteven Capper
79ded94779SSteven Capper	eor	ip, rh, #1 << (55 - 32)	@ toggle L_PTE_DIRTY in temp reg to
80ded94779SSteven Capper					@ test for !L_PTE_DIRTY || L_PTE_RDONLY
81ded94779SSteven Capper	tst	ip, #1 << (55 - 32) | 1 << (58 - 32)
82ded94779SSteven Capper	orrne	rl, #PTE_AP2
83ded94779SSteven Capper	biceq	rl, #PTE_AP2
84ded94779SSteven Capper
851b6ba46bSCatalin Marinas1:	strd	r2, r3, [r0]
86bf3f0f33SWill Deacon	ALT_SMP(W(nop))
87ae8a8b95SWill Deacon	ALT_UP (mcr	p15, 0, r0, c7, c10, 1)		@ flush_pte
881b6ba46bSCatalin Marinas#endif
896ebbf2ceSRussell King	ret	lr
901b6ba46bSCatalin MarinasENDPROC(cpu_v7_set_pte_ext)
911b6ba46bSCatalin Marinas
921b6ba46bSCatalin Marinas	/*
931b6ba46bSCatalin Marinas	 * Memory region attributes for LPAE (defined in pgtable-3level.h):
941b6ba46bSCatalin Marinas	 *
951b6ba46bSCatalin Marinas	 *   n = AttrIndx[2:0]
961b6ba46bSCatalin Marinas	 *
971b6ba46bSCatalin Marinas	 *			n	MAIR
981b6ba46bSCatalin Marinas	 *   UNCACHED		000	00000000
991b6ba46bSCatalin Marinas	 *   BUFFERABLE		001	01000100
1001b6ba46bSCatalin Marinas	 *   DEV_WC		001	01000100
1011b6ba46bSCatalin Marinas	 *   WRITETHROUGH	010	10101010
1021b6ba46bSCatalin Marinas	 *   WRITEBACK		011	11101110
1031b6ba46bSCatalin Marinas	 *   DEV_CACHED		011	11101110
1041b6ba46bSCatalin Marinas	 *   DEV_SHARED		100	00000100
1051b6ba46bSCatalin Marinas	 *   DEV_NONSHARED	100	00000100
1061b6ba46bSCatalin Marinas	 *   unused		101
1071b6ba46bSCatalin Marinas	 *   unused		110
1081b6ba46bSCatalin Marinas	 *   WRITEALLOC		111	11111111
1091b6ba46bSCatalin Marinas	 */
1101b6ba46bSCatalin Marinas.equ	PRRR,	0xeeaa4400			@ MAIR0
1111b6ba46bSCatalin Marinas.equ	NMRR,	0xff000004			@ MAIR1
1121b6ba46bSCatalin Marinas
1131b6ba46bSCatalin Marinas	/*
1141b6ba46bSCatalin Marinas	 * Macro for setting up the TTBRx and TTBCR registers.
1151b6ba46bSCatalin Marinas	 * - \ttbr1 updated.
1161b6ba46bSCatalin Marinas	 */
117b2c3e38aSRussell King	.macro	v7_ttb_setup, zero, ttbr0l, ttbr0h, ttbr1, tmp
1181b6ba46bSCatalin Marinas	ldr	\tmp, =swapper_pg_dir		@ swapper_pg_dir virtual address
119b2c3e38aSRussell King	cmp	\ttbr1, \tmp, lsr #12		@ PHYS_OFFSET > PAGE_OFFSET?
120f26fee5fSHoeun Ryu	mov	\tmp, #TTB_EAE			@ for TTB control egister
1211b6ba46bSCatalin Marinas	ALT_SMP(orr	\tmp, \tmp, #TTB_FLAGS_SMP)
1221b6ba46bSCatalin Marinas	ALT_UP(orr	\tmp, \tmp, #TTB_FLAGS_UP)
1231b6ba46bSCatalin Marinas	ALT_SMP(orr	\tmp, \tmp, #TTB_FLAGS_SMP << 16)
1241b6ba46bSCatalin Marinas	ALT_UP(orr	\tmp, \tmp, #TTB_FLAGS_UP << 16)
1251b6ba46bSCatalin Marinas	/*
126a7fbc0d6SCyril Chemparathy	 * Only use split TTBRs if PHYS_OFFSET <= PAGE_OFFSET (cmp above),
127a7fbc0d6SCyril Chemparathy	 * otherwise booting secondary CPUs would end up using TTBR1 for the
128a7fbc0d6SCyril Chemparathy	 * identity mapping set up in TTBR0.
1291b6ba46bSCatalin Marinas	 */
130a7fbc0d6SCyril Chemparathy	orrls	\tmp, \tmp, #TTBR1_SIZE				@ TTBCR.T1SZ
131a7fbc0d6SCyril Chemparathy	mcr	p15, 0, \tmp, c2, c0, 2				@ TTBCR
132b2c3e38aSRussell King	mov	\tmp, \ttbr1, lsr #20
133b2c3e38aSRussell King	mov	\ttbr1, \ttbr1, lsl #12
134a7fbc0d6SCyril Chemparathy	addls	\ttbr1, \ttbr1, #TTBR1_OFFSET
1357fb00c2fSKonstantin Khlebnikov	mcrr	p15, 1, \ttbr1, \tmp, c2			@ load TTBR1
1361b6ba46bSCatalin Marinas	.endm
1371b6ba46bSCatalin Marinas
1381b6ba46bSCatalin Marinas	/*
1391b6ba46bSCatalin Marinas	 *   AT
1401b6ba46bSCatalin Marinas	 *  TFR   EV X F   IHD LR    S
1411b6ba46bSCatalin Marinas	 * .EEE ..EE PUI. .TAT 4RVI ZWRS BLDP WCAM
1421b6ba46bSCatalin Marinas	 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
1432c553ac1SWill Deacon	 *   11    0 110    0  0011 1100 .111 1101 < we want
1441b6ba46bSCatalin Marinas	 */
1451b6ba46bSCatalin Marinas	.align	2
1461b6ba46bSCatalin Marinas	.type	v7_crval, #object
1471b6ba46bSCatalin Marinasv7_crval:
1482c553ac1SWill Deacon	crval	clear=0x0122c302, mmuset=0x30c03c7d, ucset=0x00c01c7c
149