1/* 2 * linux/arch/arm/mm/proc-arm1022.S: MMU functions for ARM1022E 3 * 4 * Copyright (C) 2000 ARM Limited 5 * Copyright (C) 2000 Deep Blue Solutions Ltd. 6 * hacked for non-paged-MM by Hyok S. Choi, 2003. 7 * 8 * This program is free software; you can redistribute it and/or modify 9 * it under the terms of the GNU General Public License as published by 10 * the Free Software Foundation; either version 2 of the License, or 11 * (at your option) any later version. 12 * 13 * 14 * These are the low level assembler for performing cache and TLB 15 * functions on the ARM1022E. 16 */ 17#include <linux/linkage.h> 18#include <linux/init.h> 19#include <asm/assembler.h> 20#include <asm/asm-offsets.h> 21#include <asm/elf.h> 22#include <asm/pgtable-hwdef.h> 23#include <asm/pgtable.h> 24#include <asm/ptrace.h> 25 26#include "proc-macros.S" 27 28/* 29 * This is the maximum size of an area which will be invalidated 30 * using the single invalidate entry instructions. Anything larger 31 * than this, and we go for the whole cache. 32 * 33 * This value should be chosen such that we choose the cheapest 34 * alternative. 35 */ 36#define MAX_AREA_SIZE 32768 37 38/* 39 * The size of one data cache line. 40 */ 41#define CACHE_DLINESIZE 32 42 43/* 44 * The number of data cache segments. 45 */ 46#define CACHE_DSEGMENTS 16 47 48/* 49 * The number of lines in a cache segment. 50 */ 51#define CACHE_DENTRIES 64 52 53/* 54 * This is the size at which it becomes more efficient to 55 * clean the whole cache, rather than using the individual 56 * cache line maintainence instructions. 57 */ 58#define CACHE_DLIMIT 32768 59 60 .text 61/* 62 * cpu_arm1022_proc_init() 63 */ 64ENTRY(cpu_arm1022_proc_init) 65 mov pc, lr 66 67/* 68 * cpu_arm1022_proc_fin() 69 */ 70ENTRY(cpu_arm1022_proc_fin) 71 stmfd sp!, {lr} 72 mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE 73 msr cpsr_c, ip 74 bl arm1022_flush_kern_cache_all 75 mrc p15, 0, r0, c1, c0, 0 @ ctrl register 76 bic r0, r0, #0x1000 @ ...i............ 77 bic r0, r0, #0x000e @ ............wca. 78 mcr p15, 0, r0, c1, c0, 0 @ disable caches 79 ldmfd sp!, {pc} 80 81/* 82 * cpu_arm1022_reset(loc) 83 * 84 * Perform a soft reset of the system. Put the CPU into the 85 * same state as it would be if it had been reset, and branch 86 * to what would be the reset vector. 87 * 88 * loc: location to jump to for soft reset 89 */ 90 .align 5 91ENTRY(cpu_arm1022_reset) 92 mov ip, #0 93 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches 94 mcr p15, 0, ip, c7, c10, 4 @ drain WB 95#ifdef CONFIG_MMU 96 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 97#endif 98 mrc p15, 0, ip, c1, c0, 0 @ ctrl register 99 bic ip, ip, #0x000f @ ............wcam 100 bic ip, ip, #0x1100 @ ...i...s........ 101 mcr p15, 0, ip, c1, c0, 0 @ ctrl register 102 mov pc, r0 103 104/* 105 * cpu_arm1022_do_idle() 106 */ 107 .align 5 108ENTRY(cpu_arm1022_do_idle) 109 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 110 mov pc, lr 111 112/* ================================= CACHE ================================ */ 113 114 .align 5 115/* 116 * flush_user_cache_all() 117 * 118 * Invalidate all cache entries in a particular address 119 * space. 120 */ 121ENTRY(arm1022_flush_user_cache_all) 122 /* FALLTHROUGH */ 123/* 124 * flush_kern_cache_all() 125 * 126 * Clean and invalidate the entire cache. 127 */ 128ENTRY(arm1022_flush_kern_cache_all) 129 mov r2, #VM_EXEC 130 mov ip, #0 131__flush_whole_cache: 132#ifndef CONFIG_CPU_DCACHE_DISABLE 133 mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments 1341: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries 1352: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index 136 subs r3, r3, #1 << 26 137 bcs 2b @ entries 63 to 0 138 subs r1, r1, #1 << 5 139 bcs 1b @ segments 15 to 0 140#endif 141 tst r2, #VM_EXEC 142#ifndef CONFIG_CPU_ICACHE_DISABLE 143 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 144#endif 145 mcrne p15, 0, ip, c7, c10, 4 @ drain WB 146 mov pc, lr 147 148/* 149 * flush_user_cache_range(start, end, flags) 150 * 151 * Invalidate a range of cache entries in the specified 152 * address space. 153 * 154 * - start - start address (inclusive) 155 * - end - end address (exclusive) 156 * - flags - vm_flags for this space 157 */ 158ENTRY(arm1022_flush_user_cache_range) 159 mov ip, #0 160 sub r3, r1, r0 @ calculate total size 161 cmp r3, #CACHE_DLIMIT 162 bhs __flush_whole_cache 163 164#ifndef CONFIG_CPU_DCACHE_DISABLE 1651: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 166 add r0, r0, #CACHE_DLINESIZE 167 cmp r0, r1 168 blo 1b 169#endif 170 tst r2, #VM_EXEC 171#ifndef CONFIG_CPU_ICACHE_DISABLE 172 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 173#endif 174 mcrne p15, 0, ip, c7, c10, 4 @ drain WB 175 mov pc, lr 176 177/* 178 * coherent_kern_range(start, end) 179 * 180 * Ensure coherency between the Icache and the Dcache in the 181 * region described by start. If you have non-snooping 182 * Harvard caches, you need to implement this function. 183 * 184 * - start - virtual start address 185 * - end - virtual end address 186 */ 187ENTRY(arm1022_coherent_kern_range) 188 /* FALLTHROUGH */ 189 190/* 191 * coherent_user_range(start, end) 192 * 193 * Ensure coherency between the Icache and the Dcache in the 194 * region described by start. If you have non-snooping 195 * Harvard caches, you need to implement this function. 196 * 197 * - start - virtual start address 198 * - end - virtual end address 199 */ 200ENTRY(arm1022_coherent_user_range) 201 mov ip, #0 202 bic r0, r0, #CACHE_DLINESIZE - 1 2031: 204#ifndef CONFIG_CPU_DCACHE_DISABLE 205 mcr p15, 0, r0, c7, c10, 1 @ clean D entry 206#endif 207#ifndef CONFIG_CPU_ICACHE_DISABLE 208 mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry 209#endif 210 add r0, r0, #CACHE_DLINESIZE 211 cmp r0, r1 212 blo 1b 213 mcr p15, 0, ip, c7, c10, 4 @ drain WB 214 mov pc, lr 215 216/* 217 * flush_kern_dcache_page(void *page) 218 * 219 * Ensure no D cache aliasing occurs, either with itself or 220 * the I cache 221 * 222 * - page - page aligned address 223 */ 224ENTRY(arm1022_flush_kern_dcache_page) 225 mov ip, #0 226#ifndef CONFIG_CPU_DCACHE_DISABLE 227 add r1, r0, #PAGE_SZ 2281: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 229 add r0, r0, #CACHE_DLINESIZE 230 cmp r0, r1 231 blo 1b 232#endif 233 mcr p15, 0, ip, c7, c10, 4 @ drain WB 234 mov pc, lr 235 236/* 237 * dma_inv_range(start, end) 238 * 239 * Invalidate (discard) the specified virtual address range. 240 * May not write back any entries. If 'start' or 'end' 241 * are not cache line aligned, those lines must be written 242 * back. 243 * 244 * - start - virtual start address 245 * - end - virtual end address 246 * 247 * (same as v4wb) 248 */ 249ENTRY(arm1022_dma_inv_range) 250 mov ip, #0 251#ifndef CONFIG_CPU_DCACHE_DISABLE 252 tst r0, #CACHE_DLINESIZE - 1 253 bic r0, r0, #CACHE_DLINESIZE - 1 254 mcrne p15, 0, r0, c7, c10, 1 @ clean D entry 255 tst r1, #CACHE_DLINESIZE - 1 256 mcrne p15, 0, r1, c7, c10, 1 @ clean D entry 2571: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 258 add r0, r0, #CACHE_DLINESIZE 259 cmp r0, r1 260 blo 1b 261#endif 262 mcr p15, 0, ip, c7, c10, 4 @ drain WB 263 mov pc, lr 264 265/* 266 * dma_clean_range(start, end) 267 * 268 * Clean the specified virtual address range. 269 * 270 * - start - virtual start address 271 * - end - virtual end address 272 * 273 * (same as v4wb) 274 */ 275ENTRY(arm1022_dma_clean_range) 276 mov ip, #0 277#ifndef CONFIG_CPU_DCACHE_DISABLE 278 bic r0, r0, #CACHE_DLINESIZE - 1 2791: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 280 add r0, r0, #CACHE_DLINESIZE 281 cmp r0, r1 282 blo 1b 283#endif 284 mcr p15, 0, ip, c7, c10, 4 @ drain WB 285 mov pc, lr 286 287/* 288 * dma_flush_range(start, end) 289 * 290 * Clean and invalidate the specified virtual address range. 291 * 292 * - start - virtual start address 293 * - end - virtual end address 294 */ 295ENTRY(arm1022_dma_flush_range) 296 mov ip, #0 297#ifndef CONFIG_CPU_DCACHE_DISABLE 298 bic r0, r0, #CACHE_DLINESIZE - 1 2991: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 300 add r0, r0, #CACHE_DLINESIZE 301 cmp r0, r1 302 blo 1b 303#endif 304 mcr p15, 0, ip, c7, c10, 4 @ drain WB 305 mov pc, lr 306 307ENTRY(arm1022_cache_fns) 308 .long arm1022_flush_kern_cache_all 309 .long arm1022_flush_user_cache_all 310 .long arm1022_flush_user_cache_range 311 .long arm1022_coherent_kern_range 312 .long arm1022_coherent_user_range 313 .long arm1022_flush_kern_dcache_page 314 .long arm1022_dma_inv_range 315 .long arm1022_dma_clean_range 316 .long arm1022_dma_flush_range 317 318 .align 5 319ENTRY(cpu_arm1022_dcache_clean_area) 320#ifndef CONFIG_CPU_DCACHE_DISABLE 321 mov ip, #0 3221: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 323 add r0, r0, #CACHE_DLINESIZE 324 subs r1, r1, #CACHE_DLINESIZE 325 bhi 1b 326#endif 327 mov pc, lr 328 329/* =============================== PageTable ============================== */ 330 331/* 332 * cpu_arm1022_switch_mm(pgd) 333 * 334 * Set the translation base pointer to be as described by pgd. 335 * 336 * pgd: new page tables 337 */ 338 .align 5 339ENTRY(cpu_arm1022_switch_mm) 340#ifdef CONFIG_MMU 341#ifndef CONFIG_CPU_DCACHE_DISABLE 342 mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments 3431: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries 3442: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index 345 subs r3, r3, #1 << 26 346 bcs 2b @ entries 63 to 0 347 subs r1, r1, #1 << 5 348 bcs 1b @ segments 15 to 0 349#endif 350 mov r1, #0 351#ifndef CONFIG_CPU_ICACHE_DISABLE 352 mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache 353#endif 354 mcr p15, 0, r1, c7, c10, 4 @ drain WB 355 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer 356 mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs 357#endif 358 mov pc, lr 359 360/* 361 * cpu_arm1022_set_pte_ext(ptep, pte, ext) 362 * 363 * Set a PTE and flush it out 364 */ 365 .align 5 366ENTRY(cpu_arm1022_set_pte_ext) 367#ifdef CONFIG_MMU 368 str r1, [r0], #-2048 @ linux version 369 370 eor r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY 371 372 bic r2, r1, #PTE_SMALL_AP_MASK 373 bic r2, r2, #PTE_TYPE_MASK 374 orr r2, r2, #PTE_TYPE_SMALL 375 376 tst r1, #L_PTE_USER @ User? 377 orrne r2, r2, #PTE_SMALL_AP_URO_SRW 378 379 tst r1, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty? 380 orreq r2, r2, #PTE_SMALL_AP_UNO_SRW 381 382 tst r1, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young? 383 movne r2, #0 384 385#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH 386 eor r3, r1, #0x0a @ C & small page? 387 tst r3, #0x0b 388 biceq r2, r2, #4 389#endif 390 str r2, [r0] @ hardware version 391 mov r0, r0 392#ifndef CONFIG_CPU_DCACHE_DISABLE 393 mcr p15, 0, r0, c7, c10, 1 @ clean D entry 394#endif 395#endif /* CONFIG_MMU */ 396 mov pc, lr 397 398 __INIT 399 400 .type __arm1022_setup, #function 401__arm1022_setup: 402 mov r0, #0 403 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4 404 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4 405#ifdef CONFIG_MMU 406 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4 407#endif 408 adr r5, arm1022_crval 409 ldmia r5, {r5, r6} 410 mrc p15, 0, r0, c1, c0 @ get control register v4 411 bic r0, r0, r5 412 orr r0, r0, r6 413#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN 414 orr r0, r0, #0x4000 @ .R.............. 415#endif 416 mov pc, lr 417 .size __arm1022_setup, . - __arm1022_setup 418 419 /* 420 * R 421 * .RVI ZFRS BLDP WCAM 422 * .011 1001 ..11 0101 423 * 424 */ 425 .type arm1022_crval, #object 426arm1022_crval: 427 crval clear=0x00007f3f, mmuset=0x00003935, ucset=0x00001930 428 429 __INITDATA 430 431/* 432 * Purpose : Function pointers used to access above functions - all calls 433 * come through these 434 */ 435 .type arm1022_processor_functions, #object 436arm1022_processor_functions: 437 .word v4t_early_abort 438 .word pabort_noifar 439 .word cpu_arm1022_proc_init 440 .word cpu_arm1022_proc_fin 441 .word cpu_arm1022_reset 442 .word cpu_arm1022_do_idle 443 .word cpu_arm1022_dcache_clean_area 444 .word cpu_arm1022_switch_mm 445 .word cpu_arm1022_set_pte_ext 446 .size arm1022_processor_functions, . - arm1022_processor_functions 447 448 .section ".rodata" 449 450 .type cpu_arch_name, #object 451cpu_arch_name: 452 .asciz "armv5te" 453 .size cpu_arch_name, . - cpu_arch_name 454 455 .type cpu_elf_name, #object 456cpu_elf_name: 457 .asciz "v5" 458 .size cpu_elf_name, . - cpu_elf_name 459 460 .type cpu_arm1022_name, #object 461cpu_arm1022_name: 462 .asciz "ARM1022" 463 .size cpu_arm1022_name, . - cpu_arm1022_name 464 465 .align 466 467 .section ".proc.info.init", #alloc, #execinstr 468 469 .type __arm1022_proc_info,#object 470__arm1022_proc_info: 471 .long 0x4105a220 @ ARM 1022E (v5TE) 472 .long 0xff0ffff0 473 .long PMD_TYPE_SECT | \ 474 PMD_BIT4 | \ 475 PMD_SECT_AP_WRITE | \ 476 PMD_SECT_AP_READ 477 .long PMD_TYPE_SECT | \ 478 PMD_BIT4 | \ 479 PMD_SECT_AP_WRITE | \ 480 PMD_SECT_AP_READ 481 b __arm1022_setup 482 .long cpu_arch_name 483 .long cpu_elf_name 484 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_EDSP 485 .long cpu_arm1022_name 486 .long arm1022_processor_functions 487 .long v4wbi_tlb_fns 488 .long v4wb_user_fns 489 .long arm1022_cache_fns 490 .size __arm1022_proc_info, . - __arm1022_proc_info 491