xref: /openbmc/linux/arch/arm/mach-ux500/pm.c (revision cd931dcf)
11e22a8c6SLinus Walleij /*
21e22a8c6SLinus Walleij  * Copyright (C) ST-Ericsson SA 2010-2013
31e22a8c6SLinus Walleij  * Author: Rickard Andersson <rickard.andersson@stericsson.com> for
41e22a8c6SLinus Walleij  *         ST-Ericsson.
51e22a8c6SLinus Walleij  * Author: Daniel Lezcano <daniel.lezcano@linaro.org> for Linaro.
6ead9e293SUlf Hansson  * Author: Ulf Hansson <ulf.hansson@linaro.org> for Linaro.
7ead9e293SUlf Hansson  *
81e22a8c6SLinus Walleij  * License terms: GNU General Public License (GPL) version 2
91e22a8c6SLinus Walleij  *
101e22a8c6SLinus Walleij  */
111e22a8c6SLinus Walleij 
121e22a8c6SLinus Walleij #include <linux/kernel.h>
131e22a8c6SLinus Walleij #include <linux/irqchip/arm-gic.h>
141e22a8c6SLinus Walleij #include <linux/delay.h>
151e22a8c6SLinus Walleij #include <linux/io.h>
16ead9e293SUlf Hansson #include <linux/suspend.h>
171e22a8c6SLinus Walleij #include <linux/platform_data/arm-ux500-pm.h>
181e22a8c6SLinus Walleij 
19174e7796SLinus Walleij #include "db8500-regs.h"
20cd931dcfSUlf Hansson #include "pm_domains.h"
211e22a8c6SLinus Walleij 
221e22a8c6SLinus Walleij /* ARM WFI Standby signal register */
231e22a8c6SLinus Walleij #define PRCM_ARM_WFI_STANDBY    (prcmu_base + 0x130)
241e22a8c6SLinus Walleij #define PRCM_ARM_WFI_STANDBY_WFI0		0x08
251e22a8c6SLinus Walleij #define PRCM_ARM_WFI_STANDBY_WFI1		0x10
261e22a8c6SLinus Walleij #define PRCM_IOCR		(prcmu_base + 0x310)
271e22a8c6SLinus Walleij #define PRCM_IOCR_IOFORCE			0x1
281e22a8c6SLinus Walleij 
291e22a8c6SLinus Walleij /* Dual A9 core interrupt management unit registers */
301e22a8c6SLinus Walleij #define PRCM_A9_MASK_REQ	(prcmu_base + 0x328)
311e22a8c6SLinus Walleij #define PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ	0x1
321e22a8c6SLinus Walleij 
331e22a8c6SLinus Walleij #define PRCM_A9_MASK_ACK	(prcmu_base + 0x32c)
341e22a8c6SLinus Walleij #define PRCM_ARMITMSK31TO0	(prcmu_base + 0x11c)
351e22a8c6SLinus Walleij #define PRCM_ARMITMSK63TO32	(prcmu_base + 0x120)
361e22a8c6SLinus Walleij #define PRCM_ARMITMSK95TO64	(prcmu_base + 0x124)
371e22a8c6SLinus Walleij #define PRCM_ARMITMSK127TO96	(prcmu_base + 0x128)
381e22a8c6SLinus Walleij #define PRCM_POWER_STATE_VAL	(prcmu_base + 0x25C)
391e22a8c6SLinus Walleij #define PRCM_ARMITVAL31TO0	(prcmu_base + 0x260)
401e22a8c6SLinus Walleij #define PRCM_ARMITVAL63TO32	(prcmu_base + 0x264)
411e22a8c6SLinus Walleij #define PRCM_ARMITVAL95TO64	(prcmu_base + 0x268)
421e22a8c6SLinus Walleij #define PRCM_ARMITVAL127TO96	(prcmu_base + 0x26C)
431e22a8c6SLinus Walleij 
441e22a8c6SLinus Walleij static void __iomem *prcmu_base;
451e22a8c6SLinus Walleij 
461e22a8c6SLinus Walleij /* This function decouple the gic from the prcmu */
471e22a8c6SLinus Walleij int prcmu_gic_decouple(void)
481e22a8c6SLinus Walleij {
491e22a8c6SLinus Walleij 	u32 val = readl(PRCM_A9_MASK_REQ);
501e22a8c6SLinus Walleij 
511e22a8c6SLinus Walleij 	/* Set bit 0 register value to 1 */
521e22a8c6SLinus Walleij 	writel(val | PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ,
531e22a8c6SLinus Walleij 	       PRCM_A9_MASK_REQ);
541e22a8c6SLinus Walleij 
551e22a8c6SLinus Walleij 	/* Make sure the register is updated */
561e22a8c6SLinus Walleij 	readl(PRCM_A9_MASK_REQ);
571e22a8c6SLinus Walleij 
581e22a8c6SLinus Walleij 	/* Wait a few cycles for the gic mask completion */
591e22a8c6SLinus Walleij 	udelay(1);
601e22a8c6SLinus Walleij 
611e22a8c6SLinus Walleij 	return 0;
621e22a8c6SLinus Walleij }
631e22a8c6SLinus Walleij 
641e22a8c6SLinus Walleij /* This function recouple the gic with the prcmu */
651e22a8c6SLinus Walleij int prcmu_gic_recouple(void)
661e22a8c6SLinus Walleij {
671e22a8c6SLinus Walleij 	u32 val = readl(PRCM_A9_MASK_REQ);
681e22a8c6SLinus Walleij 
691e22a8c6SLinus Walleij 	/* Set bit 0 register value to 0 */
701e22a8c6SLinus Walleij 	writel(val & ~PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ, PRCM_A9_MASK_REQ);
711e22a8c6SLinus Walleij 
721e22a8c6SLinus Walleij 	return 0;
731e22a8c6SLinus Walleij }
741e22a8c6SLinus Walleij 
751e22a8c6SLinus Walleij #define PRCMU_GIC_NUMBER_REGS 5
761e22a8c6SLinus Walleij 
771e22a8c6SLinus Walleij /*
781e22a8c6SLinus Walleij  * This function checks if there are pending irq on the gic. It only
791e22a8c6SLinus Walleij  * makes sense if the gic has been decoupled before with the
801e22a8c6SLinus Walleij  * db8500_prcmu_gic_decouple function. Disabling an interrupt only
811e22a8c6SLinus Walleij  * disables the forwarding of the interrupt to any CPU interface. It
821e22a8c6SLinus Walleij  * does not prevent the interrupt from changing state, for example
831e22a8c6SLinus Walleij  * becoming pending, or active and pending if it is already
841e22a8c6SLinus Walleij  * active. Hence, we have to check the interrupt is pending *and* is
851e22a8c6SLinus Walleij  * active.
861e22a8c6SLinus Walleij  */
871e22a8c6SLinus Walleij bool prcmu_gic_pending_irq(void)
881e22a8c6SLinus Walleij {
891e22a8c6SLinus Walleij 	u32 pr; /* Pending register */
901e22a8c6SLinus Walleij 	u32 er; /* Enable register */
911e22a8c6SLinus Walleij 	void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE);
921e22a8c6SLinus Walleij 	int i;
931e22a8c6SLinus Walleij 
941e22a8c6SLinus Walleij 	/* 5 registers. STI & PPI not skipped */
951e22a8c6SLinus Walleij 	for (i = 0; i < PRCMU_GIC_NUMBER_REGS; i++) {
961e22a8c6SLinus Walleij 
971e22a8c6SLinus Walleij 		pr = readl_relaxed(dist_base + GIC_DIST_PENDING_SET + i * 4);
981e22a8c6SLinus Walleij 		er = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
991e22a8c6SLinus Walleij 
1001e22a8c6SLinus Walleij 		if (pr & er)
1011e22a8c6SLinus Walleij 			return true; /* There is a pending interrupt */
1021e22a8c6SLinus Walleij 	}
1031e22a8c6SLinus Walleij 
1041e22a8c6SLinus Walleij 	return false;
1051e22a8c6SLinus Walleij }
1061e22a8c6SLinus Walleij 
1071e22a8c6SLinus Walleij /*
1081e22a8c6SLinus Walleij  * This function checks if there are pending interrupt on the
1091e22a8c6SLinus Walleij  * prcmu which has been delegated to monitor the irqs with the
1101e22a8c6SLinus Walleij  * db8500_prcmu_copy_gic_settings function.
1111e22a8c6SLinus Walleij  */
1121e22a8c6SLinus Walleij bool prcmu_pending_irq(void)
1131e22a8c6SLinus Walleij {
1141e22a8c6SLinus Walleij 	u32 it, im;
1151e22a8c6SLinus Walleij 	int i;
1161e22a8c6SLinus Walleij 
1171e22a8c6SLinus Walleij 	for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) {
1181e22a8c6SLinus Walleij 		it = readl(PRCM_ARMITVAL31TO0 + i * 4);
1191e22a8c6SLinus Walleij 		im = readl(PRCM_ARMITMSK31TO0 + i * 4);
1201e22a8c6SLinus Walleij 		if (it & im)
1211e22a8c6SLinus Walleij 			return true; /* There is a pending interrupt */
1221e22a8c6SLinus Walleij 	}
1231e22a8c6SLinus Walleij 
1241e22a8c6SLinus Walleij 	return false;
1251e22a8c6SLinus Walleij }
1261e22a8c6SLinus Walleij 
1271e22a8c6SLinus Walleij /*
1281e22a8c6SLinus Walleij  * This function checks if the specified cpu is in in WFI. It's usage
1291e22a8c6SLinus Walleij  * makes sense only if the gic is decoupled with the db8500_prcmu_gic_decouple
1301e22a8c6SLinus Walleij  * function. Of course passing smp_processor_id() to this function will
1311e22a8c6SLinus Walleij  * always return false...
1321e22a8c6SLinus Walleij  */
1331e22a8c6SLinus Walleij bool prcmu_is_cpu_in_wfi(int cpu)
1341e22a8c6SLinus Walleij {
1351e22a8c6SLinus Walleij 	return readl(PRCM_ARM_WFI_STANDBY) & cpu ? PRCM_ARM_WFI_STANDBY_WFI1 :
1361e22a8c6SLinus Walleij 		     PRCM_ARM_WFI_STANDBY_WFI0;
1371e22a8c6SLinus Walleij }
1381e22a8c6SLinus Walleij 
1391e22a8c6SLinus Walleij /*
1401e22a8c6SLinus Walleij  * This function copies the gic SPI settings to the prcmu in order to
1411e22a8c6SLinus Walleij  * monitor them and abort/finish the retention/off sequence or state.
1421e22a8c6SLinus Walleij  */
1431e22a8c6SLinus Walleij int prcmu_copy_gic_settings(void)
1441e22a8c6SLinus Walleij {
1451e22a8c6SLinus Walleij 	u32 er; /* Enable register */
1461e22a8c6SLinus Walleij 	void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE);
1471e22a8c6SLinus Walleij 	int i;
1481e22a8c6SLinus Walleij 
1491e22a8c6SLinus Walleij 	/* We skip the STI and PPI */
1501e22a8c6SLinus Walleij 	for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) {
1511e22a8c6SLinus Walleij 		er = readl_relaxed(dist_base +
1521e22a8c6SLinus Walleij 				   GIC_DIST_ENABLE_SET + (i + 1) * 4);
1531e22a8c6SLinus Walleij 		writel(er, PRCM_ARMITMSK31TO0 + i * 4);
1541e22a8c6SLinus Walleij 	}
1551e22a8c6SLinus Walleij 
1561e22a8c6SLinus Walleij 	return 0;
1571e22a8c6SLinus Walleij }
1581e22a8c6SLinus Walleij 
159ead9e293SUlf Hansson #ifdef CONFIG_SUSPEND
160ead9e293SUlf Hansson static int ux500_suspend_enter(suspend_state_t state)
161ead9e293SUlf Hansson {
162ead9e293SUlf Hansson 	cpu_do_idle();
163ead9e293SUlf Hansson 	return 0;
164ead9e293SUlf Hansson }
165ead9e293SUlf Hansson 
166ead9e293SUlf Hansson static int ux500_suspend_valid(suspend_state_t state)
167ead9e293SUlf Hansson {
168ead9e293SUlf Hansson 	return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
169ead9e293SUlf Hansson }
170ead9e293SUlf Hansson 
171ead9e293SUlf Hansson static const struct platform_suspend_ops ux500_suspend_ops = {
172ead9e293SUlf Hansson 	.enter	      = ux500_suspend_enter,
173ead9e293SUlf Hansson 	.valid	      = ux500_suspend_valid,
174ead9e293SUlf Hansson };
175ead9e293SUlf Hansson #define UX500_SUSPEND_OPS	(&ux500_suspend_ops)
176ead9e293SUlf Hansson #else
177ead9e293SUlf Hansson #define UX500_SUSPEND_OPS	NULL
178ead9e293SUlf Hansson #endif
179ead9e293SUlf Hansson 
1801e22a8c6SLinus Walleij void __init ux500_pm_init(u32 phy_base, u32 size)
1811e22a8c6SLinus Walleij {
1821e22a8c6SLinus Walleij 	prcmu_base = ioremap(phy_base, size);
1831e22a8c6SLinus Walleij 	if (!prcmu_base) {
1841e22a8c6SLinus Walleij 		pr_err("could not remap PRCMU for PM functions\n");
1851e22a8c6SLinus Walleij 		return;
1861e22a8c6SLinus Walleij 	}
1871e22a8c6SLinus Walleij 	/*
1881e22a8c6SLinus Walleij 	 * On watchdog reboot the GIC is in some cases decoupled.
1891e22a8c6SLinus Walleij 	 * This will make sure that the GIC is correctly configured.
1901e22a8c6SLinus Walleij 	 */
1911e22a8c6SLinus Walleij 	prcmu_gic_recouple();
192ead9e293SUlf Hansson 
193ead9e293SUlf Hansson 	/* Set up ux500 suspend callbacks. */
194ead9e293SUlf Hansson 	suspend_set_ops(UX500_SUSPEND_OPS);
195cd931dcfSUlf Hansson 
196cd931dcfSUlf Hansson 	/* Initialize ux500 power domains */
197cd931dcfSUlf Hansson 	ux500_pm_domains_init();
1981e22a8c6SLinus Walleij }
199