16d9598e2SMagnus Damm /*
26d9598e2SMagnus Damm  * sh73a0 processor support
36d9598e2SMagnus Damm  *
46d9598e2SMagnus Damm  * Copyright (C) 2010  Takashi Yoshii
56d9598e2SMagnus Damm  * Copyright (C) 2010  Magnus Damm
66d9598e2SMagnus Damm  * Copyright (C) 2008  Yoshihiro Shimoda
76d9598e2SMagnus Damm  *
86d9598e2SMagnus Damm  * This program is free software; you can redistribute it and/or modify
96d9598e2SMagnus Damm  * it under the terms of the GNU General Public License as published by
106d9598e2SMagnus Damm  * the Free Software Foundation; version 2 of the License.
116d9598e2SMagnus Damm  *
126d9598e2SMagnus Damm  * This program is distributed in the hope that it will be useful,
136d9598e2SMagnus Damm  * but WITHOUT ANY WARRANTY; without even the implied warranty of
146d9598e2SMagnus Damm  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
156d9598e2SMagnus Damm  * GNU General Public License for more details.
166d9598e2SMagnus Damm  *
176d9598e2SMagnus Damm  * You should have received a copy of the GNU General Public License
186d9598e2SMagnus Damm  * along with this program; if not, write to the Free Software
196d9598e2SMagnus Damm  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
206d9598e2SMagnus Damm  */
216d9598e2SMagnus Damm #include <linux/kernel.h>
226d9598e2SMagnus Damm #include <linux/init.h>
236d9598e2SMagnus Damm #include <linux/interrupt.h>
246d9598e2SMagnus Damm #include <linux/irq.h>
256d9598e2SMagnus Damm #include <linux/platform_device.h>
266d9598e2SMagnus Damm #include <linux/delay.h>
276d9598e2SMagnus Damm #include <linux/input.h>
286d9598e2SMagnus Damm #include <linux/io.h>
296d9598e2SMagnus Damm #include <linux/serial_sci.h>
30681e1b3eSMagnus Damm #include <linux/sh_dma.h>
316d9598e2SMagnus Damm #include <linux/sh_intc.h>
326d9598e2SMagnus Damm #include <linux/sh_timer.h>
336088b422SKuninori Morimoto #include <mach/dma-register.h>
346d9598e2SMagnus Damm #include <mach/hardware.h>
35250a2723SRob Herring #include <mach/irqs.h>
36681e1b3eSMagnus Damm #include <mach/sh73a0.h>
3750e15c34SMagnus Damm #include <mach/common.h>
386d9598e2SMagnus Damm #include <asm/mach-types.h>
3950e15c34SMagnus Damm #include <asm/mach/map.h>
406d9598e2SMagnus Damm #include <asm/mach/arch.h>
413be26fdbSMagnus Damm #include <asm/mach/time.h>
426d9598e2SMagnus Damm 
4350e15c34SMagnus Damm static struct map_desc sh73a0_io_desc[] __initdata = {
4450e15c34SMagnus Damm 	/* create a 1:1 entity map for 0xe6xxxxxx
4550e15c34SMagnus Damm 	 * used by CPGA, INTC and PFC.
4650e15c34SMagnus Damm 	 */
4750e15c34SMagnus Damm 	{
4850e15c34SMagnus Damm 		.virtual	= 0xe6000000,
4950e15c34SMagnus Damm 		.pfn		= __phys_to_pfn(0xe6000000),
5050e15c34SMagnus Damm 		.length		= 256 << 20,
5150e15c34SMagnus Damm 		.type		= MT_DEVICE_NONSHARED
5250e15c34SMagnus Damm 	},
5350e15c34SMagnus Damm };
5450e15c34SMagnus Damm 
5550e15c34SMagnus Damm void __init sh73a0_map_io(void)
5650e15c34SMagnus Damm {
5750e15c34SMagnus Damm 	iotable_init(sh73a0_io_desc, ARRAY_SIZE(sh73a0_io_desc));
5850e15c34SMagnus Damm }
5950e15c34SMagnus Damm 
60994d66a4SLaurent Pinchart static struct resource sh73a0_pfc_resources[] = {
61994d66a4SLaurent Pinchart 	[0] = {
62994d66a4SLaurent Pinchart 		.start	= 0xe6050000,
63994d66a4SLaurent Pinchart 		.end	= 0xe6057fff,
64994d66a4SLaurent Pinchart 		.flags	= IORESOURCE_MEM,
65994d66a4SLaurent Pinchart 	},
66994d66a4SLaurent Pinchart 	[1] = {
67994d66a4SLaurent Pinchart 		.start	= 0xe605801c,
68994d66a4SLaurent Pinchart 		.end	= 0xe6058027,
69994d66a4SLaurent Pinchart 		.flags	= IORESOURCE_MEM,
70994d66a4SLaurent Pinchart 	}
71994d66a4SLaurent Pinchart };
72994d66a4SLaurent Pinchart 
73994d66a4SLaurent Pinchart static struct platform_device sh73a0_pfc_device = {
74994d66a4SLaurent Pinchart 	.name		= "pfc-sh73a0",
75994d66a4SLaurent Pinchart 	.id		= -1,
76994d66a4SLaurent Pinchart 	.resource	= sh73a0_pfc_resources,
77994d66a4SLaurent Pinchart 	.num_resources	= ARRAY_SIZE(sh73a0_pfc_resources),
78994d66a4SLaurent Pinchart };
79994d66a4SLaurent Pinchart 
80994d66a4SLaurent Pinchart void __init sh73a0_pinmux_init(void)
81994d66a4SLaurent Pinchart {
82994d66a4SLaurent Pinchart 	platform_device_register(&sh73a0_pfc_device);
83994d66a4SLaurent Pinchart }
84994d66a4SLaurent Pinchart 
856d9598e2SMagnus Damm static struct plat_sci_port scif0_platform_data = {
866d9598e2SMagnus Damm 	.mapbase	= 0xe6c40000,
876d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
88f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
89f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
906d9598e2SMagnus Damm 	.type		= PORT_SCIFA,
916d9598e2SMagnus Damm 	.irqs		= { gic_spi(72), gic_spi(72),
926d9598e2SMagnus Damm 			    gic_spi(72), gic_spi(72) },
936d9598e2SMagnus Damm };
946d9598e2SMagnus Damm 
956d9598e2SMagnus Damm static struct platform_device scif0_device = {
966d9598e2SMagnus Damm 	.name		= "sh-sci",
976d9598e2SMagnus Damm 	.id		= 0,
986d9598e2SMagnus Damm 	.dev		= {
996d9598e2SMagnus Damm 		.platform_data	= &scif0_platform_data,
1006d9598e2SMagnus Damm 	},
1016d9598e2SMagnus Damm };
1026d9598e2SMagnus Damm 
1036d9598e2SMagnus Damm static struct plat_sci_port scif1_platform_data = {
1046d9598e2SMagnus Damm 	.mapbase	= 0xe6c50000,
1056d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
106f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
107f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
1086d9598e2SMagnus Damm 	.type		= PORT_SCIFA,
1096d9598e2SMagnus Damm 	.irqs		= { gic_spi(73), gic_spi(73),
1106d9598e2SMagnus Damm 			    gic_spi(73), gic_spi(73) },
1116d9598e2SMagnus Damm };
1126d9598e2SMagnus Damm 
1136d9598e2SMagnus Damm static struct platform_device scif1_device = {
1146d9598e2SMagnus Damm 	.name		= "sh-sci",
1156d9598e2SMagnus Damm 	.id		= 1,
1166d9598e2SMagnus Damm 	.dev		= {
1176d9598e2SMagnus Damm 		.platform_data	= &scif1_platform_data,
1186d9598e2SMagnus Damm 	},
1196d9598e2SMagnus Damm };
1206d9598e2SMagnus Damm 
1216d9598e2SMagnus Damm static struct plat_sci_port scif2_platform_data = {
1226d9598e2SMagnus Damm 	.mapbase	= 0xe6c60000,
1236d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
124f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
125f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
1266d9598e2SMagnus Damm 	.type		= PORT_SCIFA,
1276d9598e2SMagnus Damm 	.irqs		= { gic_spi(74), gic_spi(74),
1286d9598e2SMagnus Damm 			    gic_spi(74), gic_spi(74) },
1296d9598e2SMagnus Damm };
1306d9598e2SMagnus Damm 
1316d9598e2SMagnus Damm static struct platform_device scif2_device = {
1326d9598e2SMagnus Damm 	.name		= "sh-sci",
1336d9598e2SMagnus Damm 	.id		= 2,
1346d9598e2SMagnus Damm 	.dev		= {
1356d9598e2SMagnus Damm 		.platform_data	= &scif2_platform_data,
1366d9598e2SMagnus Damm 	},
1376d9598e2SMagnus Damm };
1386d9598e2SMagnus Damm 
1396d9598e2SMagnus Damm static struct plat_sci_port scif3_platform_data = {
1406d9598e2SMagnus Damm 	.mapbase	= 0xe6c70000,
1416d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
142f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
143f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
1446d9598e2SMagnus Damm 	.type		= PORT_SCIFA,
1456d9598e2SMagnus Damm 	.irqs		= { gic_spi(75), gic_spi(75),
1466d9598e2SMagnus Damm 			    gic_spi(75), gic_spi(75) },
1476d9598e2SMagnus Damm };
1486d9598e2SMagnus Damm 
1496d9598e2SMagnus Damm static struct platform_device scif3_device = {
1506d9598e2SMagnus Damm 	.name		= "sh-sci",
1516d9598e2SMagnus Damm 	.id		= 3,
1526d9598e2SMagnus Damm 	.dev		= {
1536d9598e2SMagnus Damm 		.platform_data	= &scif3_platform_data,
1546d9598e2SMagnus Damm 	},
1556d9598e2SMagnus Damm };
1566d9598e2SMagnus Damm 
1576d9598e2SMagnus Damm static struct plat_sci_port scif4_platform_data = {
1586d9598e2SMagnus Damm 	.mapbase	= 0xe6c80000,
1596d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
160f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
161f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
1626d9598e2SMagnus Damm 	.type		= PORT_SCIFA,
1636d9598e2SMagnus Damm 	.irqs		= { gic_spi(78), gic_spi(78),
1646d9598e2SMagnus Damm 			    gic_spi(78), gic_spi(78) },
1656d9598e2SMagnus Damm };
1666d9598e2SMagnus Damm 
1676d9598e2SMagnus Damm static struct platform_device scif4_device = {
1686d9598e2SMagnus Damm 	.name		= "sh-sci",
1696d9598e2SMagnus Damm 	.id		= 4,
1706d9598e2SMagnus Damm 	.dev		= {
1716d9598e2SMagnus Damm 		.platform_data	= &scif4_platform_data,
1726d9598e2SMagnus Damm 	},
1736d9598e2SMagnus Damm };
1746d9598e2SMagnus Damm 
1756d9598e2SMagnus Damm static struct plat_sci_port scif5_platform_data = {
1766d9598e2SMagnus Damm 	.mapbase	= 0xe6cb0000,
1776d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
178f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
179f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
1806d9598e2SMagnus Damm 	.type		= PORT_SCIFA,
1816d9598e2SMagnus Damm 	.irqs		= { gic_spi(79), gic_spi(79),
1826d9598e2SMagnus Damm 			    gic_spi(79), gic_spi(79) },
1836d9598e2SMagnus Damm };
1846d9598e2SMagnus Damm 
1856d9598e2SMagnus Damm static struct platform_device scif5_device = {
1866d9598e2SMagnus Damm 	.name		= "sh-sci",
1876d9598e2SMagnus Damm 	.id		= 5,
1886d9598e2SMagnus Damm 	.dev		= {
1896d9598e2SMagnus Damm 		.platform_data	= &scif5_platform_data,
1906d9598e2SMagnus Damm 	},
1916d9598e2SMagnus Damm };
1926d9598e2SMagnus Damm 
1936d9598e2SMagnus Damm static struct plat_sci_port scif6_platform_data = {
1946d9598e2SMagnus Damm 	.mapbase	= 0xe6cc0000,
1956d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
196f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
197f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
1986d9598e2SMagnus Damm 	.type		= PORT_SCIFA,
1996d9598e2SMagnus Damm 	.irqs		= { gic_spi(156), gic_spi(156),
2006d9598e2SMagnus Damm 			    gic_spi(156), gic_spi(156) },
2016d9598e2SMagnus Damm };
2026d9598e2SMagnus Damm 
2036d9598e2SMagnus Damm static struct platform_device scif6_device = {
2046d9598e2SMagnus Damm 	.name		= "sh-sci",
2056d9598e2SMagnus Damm 	.id		= 6,
2066d9598e2SMagnus Damm 	.dev		= {
2076d9598e2SMagnus Damm 		.platform_data	= &scif6_platform_data,
2086d9598e2SMagnus Damm 	},
2096d9598e2SMagnus Damm };
2106d9598e2SMagnus Damm 
2116d9598e2SMagnus Damm static struct plat_sci_port scif7_platform_data = {
2126d9598e2SMagnus Damm 	.mapbase	= 0xe6cd0000,
2136d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
214f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
215f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
2166d9598e2SMagnus Damm 	.type		= PORT_SCIFA,
2176d9598e2SMagnus Damm 	.irqs		= { gic_spi(143), gic_spi(143),
2186d9598e2SMagnus Damm 			    gic_spi(143), gic_spi(143) },
2196d9598e2SMagnus Damm };
2206d9598e2SMagnus Damm 
2216d9598e2SMagnus Damm static struct platform_device scif7_device = {
2226d9598e2SMagnus Damm 	.name		= "sh-sci",
2236d9598e2SMagnus Damm 	.id		= 7,
2246d9598e2SMagnus Damm 	.dev		= {
2256d9598e2SMagnus Damm 		.platform_data	= &scif7_platform_data,
2266d9598e2SMagnus Damm 	},
2276d9598e2SMagnus Damm };
2286d9598e2SMagnus Damm 
2296d9598e2SMagnus Damm static struct plat_sci_port scif8_platform_data = {
2306d9598e2SMagnus Damm 	.mapbase	= 0xe6c30000,
2316d9598e2SMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF,
232f43dc23dSPaul Mundt 	.scscr		= SCSCR_RE | SCSCR_TE,
233f43dc23dSPaul Mundt 	.scbrr_algo_id	= SCBRR_ALGO_4,
2346d9598e2SMagnus Damm 	.type		= PORT_SCIFB,
2356d9598e2SMagnus Damm 	.irqs		= { gic_spi(80), gic_spi(80),
2366d9598e2SMagnus Damm 			    gic_spi(80), gic_spi(80) },
2376d9598e2SMagnus Damm };
2386d9598e2SMagnus Damm 
2396d9598e2SMagnus Damm static struct platform_device scif8_device = {
2406d9598e2SMagnus Damm 	.name		= "sh-sci",
2416d9598e2SMagnus Damm 	.id		= 8,
2426d9598e2SMagnus Damm 	.dev		= {
2436d9598e2SMagnus Damm 		.platform_data	= &scif8_platform_data,
2446d9598e2SMagnus Damm 	},
2456d9598e2SMagnus Damm };
2466d9598e2SMagnus Damm 
2476d9598e2SMagnus Damm static struct sh_timer_config cmt10_platform_data = {
2486d9598e2SMagnus Damm 	.name = "CMT10",
2496d9598e2SMagnus Damm 	.channel_offset = 0x10,
2506d9598e2SMagnus Damm 	.timer_bit = 0,
2516d9598e2SMagnus Damm 	.clockevent_rating = 125,
2526d9598e2SMagnus Damm 	.clocksource_rating = 125,
2536d9598e2SMagnus Damm };
2546d9598e2SMagnus Damm 
2556d9598e2SMagnus Damm static struct resource cmt10_resources[] = {
2566d9598e2SMagnus Damm 	[0] = {
2576d9598e2SMagnus Damm 		.name	= "CMT10",
2586d9598e2SMagnus Damm 		.start	= 0xe6138010,
2596d9598e2SMagnus Damm 		.end	= 0xe613801b,
2606d9598e2SMagnus Damm 		.flags	= IORESOURCE_MEM,
2616d9598e2SMagnus Damm 	},
2626d9598e2SMagnus Damm 	[1] = {
2636d9598e2SMagnus Damm 		.start	= gic_spi(65),
2646d9598e2SMagnus Damm 		.flags	= IORESOURCE_IRQ,
2656d9598e2SMagnus Damm 	},
2666d9598e2SMagnus Damm };
2676d9598e2SMagnus Damm 
2686d9598e2SMagnus Damm static struct platform_device cmt10_device = {
2696d9598e2SMagnus Damm 	.name		= "sh_cmt",
2706d9598e2SMagnus Damm 	.id		= 10,
2716d9598e2SMagnus Damm 	.dev = {
2726d9598e2SMagnus Damm 		.platform_data	= &cmt10_platform_data,
2736d9598e2SMagnus Damm 	},
2746d9598e2SMagnus Damm 	.resource	= cmt10_resources,
2756d9598e2SMagnus Damm 	.num_resources	= ARRAY_SIZE(cmt10_resources),
2766d9598e2SMagnus Damm };
2776d9598e2SMagnus Damm 
2785010f3dbSMagnus Damm /* TMU */
2795010f3dbSMagnus Damm static struct sh_timer_config tmu00_platform_data = {
2805010f3dbSMagnus Damm 	.name = "TMU00",
2815010f3dbSMagnus Damm 	.channel_offset = 0x4,
2825010f3dbSMagnus Damm 	.timer_bit = 0,
2835010f3dbSMagnus Damm 	.clockevent_rating = 200,
2845010f3dbSMagnus Damm };
2855010f3dbSMagnus Damm 
2865010f3dbSMagnus Damm static struct resource tmu00_resources[] = {
2875010f3dbSMagnus Damm 	[0] = {
2885010f3dbSMagnus Damm 		.name	= "TMU00",
2895010f3dbSMagnus Damm 		.start	= 0xfff60008,
2905010f3dbSMagnus Damm 		.end	= 0xfff60013,
2915010f3dbSMagnus Damm 		.flags	= IORESOURCE_MEM,
2925010f3dbSMagnus Damm 	},
2935010f3dbSMagnus Damm 	[1] = {
2945010f3dbSMagnus Damm 		.start	= intcs_evt2irq(0x0e80), /* TMU0_TUNI00 */
2955010f3dbSMagnus Damm 		.flags	= IORESOURCE_IRQ,
2965010f3dbSMagnus Damm 	},
2975010f3dbSMagnus Damm };
2985010f3dbSMagnus Damm 
2995010f3dbSMagnus Damm static struct platform_device tmu00_device = {
3005010f3dbSMagnus Damm 	.name		= "sh_tmu",
3015010f3dbSMagnus Damm 	.id		= 0,
3025010f3dbSMagnus Damm 	.dev = {
3035010f3dbSMagnus Damm 		.platform_data	= &tmu00_platform_data,
3045010f3dbSMagnus Damm 	},
3055010f3dbSMagnus Damm 	.resource	= tmu00_resources,
3065010f3dbSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu00_resources),
3075010f3dbSMagnus Damm };
3085010f3dbSMagnus Damm 
3095010f3dbSMagnus Damm static struct sh_timer_config tmu01_platform_data = {
3105010f3dbSMagnus Damm 	.name = "TMU01",
3115010f3dbSMagnus Damm 	.channel_offset = 0x10,
3125010f3dbSMagnus Damm 	.timer_bit = 1,
3135010f3dbSMagnus Damm 	.clocksource_rating = 200,
3145010f3dbSMagnus Damm };
3155010f3dbSMagnus Damm 
3165010f3dbSMagnus Damm static struct resource tmu01_resources[] = {
3175010f3dbSMagnus Damm 	[0] = {
3185010f3dbSMagnus Damm 		.name	= "TMU01",
3195010f3dbSMagnus Damm 		.start	= 0xfff60014,
3205010f3dbSMagnus Damm 		.end	= 0xfff6001f,
3215010f3dbSMagnus Damm 		.flags	= IORESOURCE_MEM,
3225010f3dbSMagnus Damm 	},
3235010f3dbSMagnus Damm 	[1] = {
3245010f3dbSMagnus Damm 		.start	= intcs_evt2irq(0x0ea0), /* TMU0_TUNI01 */
3255010f3dbSMagnus Damm 		.flags	= IORESOURCE_IRQ,
3265010f3dbSMagnus Damm 	},
3275010f3dbSMagnus Damm };
3285010f3dbSMagnus Damm 
3295010f3dbSMagnus Damm static struct platform_device tmu01_device = {
3305010f3dbSMagnus Damm 	.name		= "sh_tmu",
3315010f3dbSMagnus Damm 	.id		= 1,
3325010f3dbSMagnus Damm 	.dev = {
3335010f3dbSMagnus Damm 		.platform_data	= &tmu01_platform_data,
3345010f3dbSMagnus Damm 	},
3355010f3dbSMagnus Damm 	.resource	= tmu01_resources,
3365010f3dbSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu01_resources),
3375010f3dbSMagnus Damm };
3385010f3dbSMagnus Damm 
339b028f94bSYoshii Takashi static struct resource i2c0_resources[] = {
340b028f94bSYoshii Takashi 	[0] = {
341b028f94bSYoshii Takashi 		.name	= "IIC0",
342b028f94bSYoshii Takashi 		.start	= 0xe6820000,
343b028f94bSYoshii Takashi 		.end	= 0xe6820425 - 1,
344b028f94bSYoshii Takashi 		.flags	= IORESOURCE_MEM,
345b028f94bSYoshii Takashi 	},
346b028f94bSYoshii Takashi 	[1] = {
347b028f94bSYoshii Takashi 		.start	= gic_spi(167),
348b028f94bSYoshii Takashi 		.end	= gic_spi(170),
349b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
350b028f94bSYoshii Takashi 	},
351b028f94bSYoshii Takashi };
352b028f94bSYoshii Takashi 
353b028f94bSYoshii Takashi static struct resource i2c1_resources[] = {
354b028f94bSYoshii Takashi 	[0] = {
355b028f94bSYoshii Takashi 		.name	= "IIC1",
356b028f94bSYoshii Takashi 		.start	= 0xe6822000,
357b028f94bSYoshii Takashi 		.end	= 0xe6822425 - 1,
358b028f94bSYoshii Takashi 		.flags	= IORESOURCE_MEM,
359b028f94bSYoshii Takashi 	},
360b028f94bSYoshii Takashi 	[1] = {
361b028f94bSYoshii Takashi 		.start	= gic_spi(51),
362b028f94bSYoshii Takashi 		.end	= gic_spi(54),
363b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
364b028f94bSYoshii Takashi 	},
365b028f94bSYoshii Takashi };
366b028f94bSYoshii Takashi 
367b028f94bSYoshii Takashi static struct resource i2c2_resources[] = {
368b028f94bSYoshii Takashi 	[0] = {
369b028f94bSYoshii Takashi 		.name	= "IIC2",
370b028f94bSYoshii Takashi 		.start	= 0xe6824000,
371b028f94bSYoshii Takashi 		.end	= 0xe6824425 - 1,
372b028f94bSYoshii Takashi 		.flags	= IORESOURCE_MEM,
373b028f94bSYoshii Takashi 	},
374b028f94bSYoshii Takashi 	[1] = {
375b028f94bSYoshii Takashi 		.start	= gic_spi(171),
376b028f94bSYoshii Takashi 		.end	= gic_spi(174),
377b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
378b028f94bSYoshii Takashi 	},
379b028f94bSYoshii Takashi };
380b028f94bSYoshii Takashi 
381b028f94bSYoshii Takashi static struct resource i2c3_resources[] = {
382b028f94bSYoshii Takashi 	[0] = {
383b028f94bSYoshii Takashi 		.name	= "IIC3",
384b028f94bSYoshii Takashi 		.start	= 0xe6826000,
385b028f94bSYoshii Takashi 		.end	= 0xe6826425 - 1,
386b028f94bSYoshii Takashi 		.flags	= IORESOURCE_MEM,
387b028f94bSYoshii Takashi 	},
388b028f94bSYoshii Takashi 	[1] = {
389b028f94bSYoshii Takashi 		.start	= gic_spi(183),
390b028f94bSYoshii Takashi 		.end	= gic_spi(186),
391b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
392b028f94bSYoshii Takashi 	},
393b028f94bSYoshii Takashi };
394b028f94bSYoshii Takashi 
395b028f94bSYoshii Takashi static struct resource i2c4_resources[] = {
396b028f94bSYoshii Takashi 	[0] = {
397b028f94bSYoshii Takashi 		.name	= "IIC4",
398b028f94bSYoshii Takashi 		.start	= 0xe6828000,
399b028f94bSYoshii Takashi 		.end	= 0xe6828425 - 1,
400b028f94bSYoshii Takashi 		.flags	= IORESOURCE_MEM,
401b028f94bSYoshii Takashi 	},
402b028f94bSYoshii Takashi 	[1] = {
403b028f94bSYoshii Takashi 		.start	= gic_spi(187),
404b028f94bSYoshii Takashi 		.end	= gic_spi(190),
405b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
406b028f94bSYoshii Takashi 	},
407b028f94bSYoshii Takashi };
408b028f94bSYoshii Takashi 
409b028f94bSYoshii Takashi static struct platform_device i2c0_device = {
410b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
411b028f94bSYoshii Takashi 	.id		= 0,
412b028f94bSYoshii Takashi 	.resource	= i2c0_resources,
413b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c0_resources),
414b028f94bSYoshii Takashi };
415b028f94bSYoshii Takashi 
416b028f94bSYoshii Takashi static struct platform_device i2c1_device = {
417b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
418b028f94bSYoshii Takashi 	.id		= 1,
419b028f94bSYoshii Takashi 	.resource	= i2c1_resources,
420b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c1_resources),
421b028f94bSYoshii Takashi };
422b028f94bSYoshii Takashi 
423b028f94bSYoshii Takashi static struct platform_device i2c2_device = {
424b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
425b028f94bSYoshii Takashi 	.id		= 2,
426b028f94bSYoshii Takashi 	.resource	= i2c2_resources,
427b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c2_resources),
428b028f94bSYoshii Takashi };
429b028f94bSYoshii Takashi 
430b028f94bSYoshii Takashi static struct platform_device i2c3_device = {
431b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
432b028f94bSYoshii Takashi 	.id		= 3,
433b028f94bSYoshii Takashi 	.resource	= i2c3_resources,
434b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c3_resources),
435b028f94bSYoshii Takashi };
436b028f94bSYoshii Takashi 
437b028f94bSYoshii Takashi static struct platform_device i2c4_device = {
438b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
439b028f94bSYoshii Takashi 	.id		= 4,
440b028f94bSYoshii Takashi 	.resource	= i2c4_resources,
441b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c4_resources),
442b028f94bSYoshii Takashi };
443b028f94bSYoshii Takashi 
444681e1b3eSMagnus Damm static const struct sh_dmae_slave_config sh73a0_dmae_slaves[] = {
445681e1b3eSMagnus Damm 	{
446681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF0_TX,
447681e1b3eSMagnus Damm 		.addr		= 0xe6c40020,
448681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
449681e1b3eSMagnus Damm 		.mid_rid	= 0x21,
450681e1b3eSMagnus Damm 	}, {
451681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF0_RX,
452681e1b3eSMagnus Damm 		.addr		= 0xe6c40024,
453681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
454681e1b3eSMagnus Damm 		.mid_rid	= 0x22,
455681e1b3eSMagnus Damm 	}, {
456681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF1_TX,
457681e1b3eSMagnus Damm 		.addr		= 0xe6c50020,
458681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
459681e1b3eSMagnus Damm 		.mid_rid	= 0x25,
460681e1b3eSMagnus Damm 	}, {
461681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF1_RX,
462681e1b3eSMagnus Damm 		.addr		= 0xe6c50024,
463681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
464681e1b3eSMagnus Damm 		.mid_rid	= 0x26,
465681e1b3eSMagnus Damm 	}, {
466681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF2_TX,
467681e1b3eSMagnus Damm 		.addr		= 0xe6c60020,
468681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
469681e1b3eSMagnus Damm 		.mid_rid	= 0x29,
470681e1b3eSMagnus Damm 	}, {
471681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF2_RX,
472681e1b3eSMagnus Damm 		.addr		= 0xe6c60024,
473681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
474681e1b3eSMagnus Damm 		.mid_rid	= 0x2a,
475681e1b3eSMagnus Damm 	}, {
476681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF3_TX,
477681e1b3eSMagnus Damm 		.addr		= 0xe6c70020,
478681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
479681e1b3eSMagnus Damm 		.mid_rid	= 0x2d,
480681e1b3eSMagnus Damm 	}, {
481681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF3_RX,
482681e1b3eSMagnus Damm 		.addr		= 0xe6c70024,
483681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
484681e1b3eSMagnus Damm 		.mid_rid	= 0x2e,
485681e1b3eSMagnus Damm 	}, {
486681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF4_TX,
487681e1b3eSMagnus Damm 		.addr		= 0xe6c80020,
488681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
489681e1b3eSMagnus Damm 		.mid_rid	= 0x39,
490681e1b3eSMagnus Damm 	}, {
491681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF4_RX,
492681e1b3eSMagnus Damm 		.addr		= 0xe6c80024,
493681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
494681e1b3eSMagnus Damm 		.mid_rid	= 0x3a,
495681e1b3eSMagnus Damm 	}, {
496681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF5_TX,
497681e1b3eSMagnus Damm 		.addr		= 0xe6cb0020,
498681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
499681e1b3eSMagnus Damm 		.mid_rid	= 0x35,
500681e1b3eSMagnus Damm 	}, {
501681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF5_RX,
502681e1b3eSMagnus Damm 		.addr		= 0xe6cb0024,
503681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
504681e1b3eSMagnus Damm 		.mid_rid	= 0x36,
505681e1b3eSMagnus Damm 	}, {
506681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF6_TX,
507681e1b3eSMagnus Damm 		.addr		= 0xe6cc0020,
508681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
509681e1b3eSMagnus Damm 		.mid_rid	= 0x1d,
510681e1b3eSMagnus Damm 	}, {
511681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF6_RX,
512681e1b3eSMagnus Damm 		.addr		= 0xe6cc0024,
513681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
514681e1b3eSMagnus Damm 		.mid_rid	= 0x1e,
515681e1b3eSMagnus Damm 	}, {
516681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF7_TX,
517681e1b3eSMagnus Damm 		.addr		= 0xe6cd0020,
518681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
519681e1b3eSMagnus Damm 		.mid_rid	= 0x19,
520681e1b3eSMagnus Damm 	}, {
521681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF7_RX,
522681e1b3eSMagnus Damm 		.addr		= 0xe6cd0024,
523681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
524681e1b3eSMagnus Damm 		.mid_rid	= 0x1a,
525681e1b3eSMagnus Damm 	}, {
526681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF8_TX,
527681e1b3eSMagnus Damm 		.addr		= 0xe6c30040,
528681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
529681e1b3eSMagnus Damm 		.mid_rid	= 0x3d,
530681e1b3eSMagnus Damm 	}, {
531681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF8_RX,
532681e1b3eSMagnus Damm 		.addr		= 0xe6c30060,
533681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
534681e1b3eSMagnus Damm 		.mid_rid	= 0x3e,
535681e1b3eSMagnus Damm 	}, {
536681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI0_TX,
537681e1b3eSMagnus Damm 		.addr		= 0xee100030,
538681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
539681e1b3eSMagnus Damm 		.mid_rid	= 0xc1,
540681e1b3eSMagnus Damm 	}, {
541681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI0_RX,
542681e1b3eSMagnus Damm 		.addr		= 0xee100030,
543681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
544681e1b3eSMagnus Damm 		.mid_rid	= 0xc2,
545681e1b3eSMagnus Damm 	}, {
546681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI1_TX,
547681e1b3eSMagnus Damm 		.addr		= 0xee120030,
548681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
549681e1b3eSMagnus Damm 		.mid_rid	= 0xc9,
550681e1b3eSMagnus Damm 	}, {
551681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI1_RX,
552681e1b3eSMagnus Damm 		.addr		= 0xee120030,
553681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
554681e1b3eSMagnus Damm 		.mid_rid	= 0xca,
555681e1b3eSMagnus Damm 	}, {
556681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI2_TX,
557681e1b3eSMagnus Damm 		.addr		= 0xee140030,
558681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
559681e1b3eSMagnus Damm 		.mid_rid	= 0xcd,
560681e1b3eSMagnus Damm 	}, {
561681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI2_RX,
562681e1b3eSMagnus Damm 		.addr		= 0xee140030,
563681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
564681e1b3eSMagnus Damm 		.mid_rid	= 0xce,
565681e1b3eSMagnus Damm 	}, {
566681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_MMCIF_TX,
567681e1b3eSMagnus Damm 		.addr		= 0xe6bd0034,
568681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_32BIT),
569681e1b3eSMagnus Damm 		.mid_rid	= 0xd1,
570681e1b3eSMagnus Damm 	}, {
571681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_MMCIF_RX,
572681e1b3eSMagnus Damm 		.addr		= 0xe6bd0034,
573681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
574681e1b3eSMagnus Damm 		.mid_rid	= 0xd2,
575681e1b3eSMagnus Damm 	},
576681e1b3eSMagnus Damm };
577681e1b3eSMagnus Damm 
578681e1b3eSMagnus Damm #define DMAE_CHANNEL(_offset)					\
579681e1b3eSMagnus Damm 	{							\
580681e1b3eSMagnus Damm 		.offset         = _offset - 0x20,		\
581681e1b3eSMagnus Damm 		.dmars          = _offset - 0x20 + 0x40,	\
582681e1b3eSMagnus Damm 	}
583681e1b3eSMagnus Damm 
584681e1b3eSMagnus Damm static const struct sh_dmae_channel sh73a0_dmae_channels[] = {
585681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8000),
586681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8080),
587681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8100),
588681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8180),
589681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8200),
590681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8280),
591681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8300),
592681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8380),
593681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8400),
594681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8480),
595681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8500),
596681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8580),
597681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8600),
598681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8680),
599681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8700),
600681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8780),
601681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8800),
602681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8880),
603681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8900),
604681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8980),
605681e1b3eSMagnus Damm };
606681e1b3eSMagnus Damm 
607681e1b3eSMagnus Damm static struct sh_dmae_pdata sh73a0_dmae_platform_data = {
608681e1b3eSMagnus Damm 	.slave          = sh73a0_dmae_slaves,
609681e1b3eSMagnus Damm 	.slave_num      = ARRAY_SIZE(sh73a0_dmae_slaves),
610681e1b3eSMagnus Damm 	.channel        = sh73a0_dmae_channels,
611681e1b3eSMagnus Damm 	.channel_num    = ARRAY_SIZE(sh73a0_dmae_channels),
6126088b422SKuninori Morimoto 	.ts_low_shift   = TS_LOW_SHIFT,
6136088b422SKuninori Morimoto 	.ts_low_mask    = TS_LOW_BIT << TS_LOW_SHIFT,
6146088b422SKuninori Morimoto 	.ts_high_shift  = TS_HI_SHIFT,
6156088b422SKuninori Morimoto 	.ts_high_mask   = TS_HI_BIT << TS_HI_SHIFT,
6166088b422SKuninori Morimoto 	.ts_shift       = dma_ts_shift,
6176088b422SKuninori Morimoto 	.ts_shift_num   = ARRAY_SIZE(dma_ts_shift),
618681e1b3eSMagnus Damm 	.dmaor_init     = DMAOR_DME,
619681e1b3eSMagnus Damm };
620681e1b3eSMagnus Damm 
621681e1b3eSMagnus Damm static struct resource sh73a0_dmae_resources[] = {
622681e1b3eSMagnus Damm 	{
623681e1b3eSMagnus Damm 		/* Registers including DMAOR and channels including DMARSx */
624681e1b3eSMagnus Damm 		.start  = 0xfe000020,
625681e1b3eSMagnus Damm 		.end    = 0xfe008a00 - 1,
626681e1b3eSMagnus Damm 		.flags  = IORESOURCE_MEM,
627681e1b3eSMagnus Damm 	},
628681e1b3eSMagnus Damm 	{
62920052462SShimoda, Yoshihiro 		.name	= "error_irq",
630681e1b3eSMagnus Damm 		.start  = gic_spi(129),
631681e1b3eSMagnus Damm 		.end    = gic_spi(129),
632681e1b3eSMagnus Damm 		.flags  = IORESOURCE_IRQ,
633681e1b3eSMagnus Damm 	},
634681e1b3eSMagnus Damm 	{
635681e1b3eSMagnus Damm 		/* IRQ for channels 0-19 */
636681e1b3eSMagnus Damm 		.start  = gic_spi(109),
637681e1b3eSMagnus Damm 		.end    = gic_spi(128),
638681e1b3eSMagnus Damm 		.flags  = IORESOURCE_IRQ,
639681e1b3eSMagnus Damm 	},
640681e1b3eSMagnus Damm };
641681e1b3eSMagnus Damm 
642681e1b3eSMagnus Damm static struct platform_device dma0_device = {
643681e1b3eSMagnus Damm 	.name		= "sh-dma-engine",
644681e1b3eSMagnus Damm 	.id		= 0,
645681e1b3eSMagnus Damm 	.resource	= sh73a0_dmae_resources,
646681e1b3eSMagnus Damm 	.num_resources	= ARRAY_SIZE(sh73a0_dmae_resources),
647681e1b3eSMagnus Damm 	.dev		= {
648681e1b3eSMagnus Damm 		.platform_data	= &sh73a0_dmae_platform_data,
649681e1b3eSMagnus Damm 	},
650681e1b3eSMagnus Damm };
651681e1b3eSMagnus Damm 
652832290b2SKuninori Morimoto /* MPDMAC */
653832290b2SKuninori Morimoto static const struct sh_dmae_slave_config sh73a0_mpdma_slaves[] = {
654832290b2SKuninori Morimoto 	{
655832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2A_RX,
656832290b2SKuninori Morimoto 		.addr		= 0xec230020,
657832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
658832290b2SKuninori Morimoto 		.mid_rid	= 0xd6, /* CHECK ME */
659832290b2SKuninori Morimoto 	}, {
660832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2A_TX,
661832290b2SKuninori Morimoto 		.addr		= 0xec230024,
662832290b2SKuninori Morimoto 		.chcr		= CHCR_TX(XMIT_SZ_32BIT),
663832290b2SKuninori Morimoto 		.mid_rid	= 0xd5, /* CHECK ME */
664832290b2SKuninori Morimoto 	}, {
665832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2C_RX,
666832290b2SKuninori Morimoto 		.addr		= 0xec230060,
667832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
668832290b2SKuninori Morimoto 		.mid_rid	= 0xda, /* CHECK ME */
669832290b2SKuninori Morimoto 	}, {
670832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2C_TX,
671832290b2SKuninori Morimoto 		.addr		= 0xec230064,
672832290b2SKuninori Morimoto 		.chcr		= CHCR_TX(XMIT_SZ_32BIT),
673832290b2SKuninori Morimoto 		.mid_rid	= 0xd9, /* CHECK ME */
674832290b2SKuninori Morimoto 	}, {
675832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2B_RX,
676832290b2SKuninori Morimoto 		.addr		= 0xec240020,
677832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
678832290b2SKuninori Morimoto 		.mid_rid	= 0x8e, /* CHECK ME */
679832290b2SKuninori Morimoto 	}, {
680832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2B_TX,
681832290b2SKuninori Morimoto 		.addr		= 0xec240024,
682832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
683832290b2SKuninori Morimoto 		.mid_rid	= 0x8d, /* CHECK ME */
684832290b2SKuninori Morimoto 	}, {
685832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2D_RX,
686832290b2SKuninori Morimoto 		.addr		=  0xec240060,
687832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
688832290b2SKuninori Morimoto 		.mid_rid	= 0x9a, /* CHECK ME */
689832290b2SKuninori Morimoto 	},
690832290b2SKuninori Morimoto };
691832290b2SKuninori Morimoto 
692832290b2SKuninori Morimoto #define MPDMA_CHANNEL(a, b, c)			\
693832290b2SKuninori Morimoto {						\
694832290b2SKuninori Morimoto 	.offset		= a,			\
695832290b2SKuninori Morimoto 	.dmars		= b,			\
696832290b2SKuninori Morimoto 	.dmars_bit	= c,			\
697832290b2SKuninori Morimoto 	.chclr_offset	= (0x220 - 0x20) + a	\
698832290b2SKuninori Morimoto }
699832290b2SKuninori Morimoto 
700832290b2SKuninori Morimoto static const struct sh_dmae_channel sh73a0_mpdma_channels[] = {
701832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x00, 0, 0),
702832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x10, 0, 8),
703832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x20, 4, 0),
704832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x30, 4, 8),
705832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x50, 8, 0),
706832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x70, 8, 8),
707832290b2SKuninori Morimoto };
708832290b2SKuninori Morimoto 
709832290b2SKuninori Morimoto static struct sh_dmae_pdata sh73a0_mpdma_platform_data = {
710832290b2SKuninori Morimoto 	.slave		= sh73a0_mpdma_slaves,
711832290b2SKuninori Morimoto 	.slave_num	= ARRAY_SIZE(sh73a0_mpdma_slaves),
712832290b2SKuninori Morimoto 	.channel	= sh73a0_mpdma_channels,
713832290b2SKuninori Morimoto 	.channel_num	= ARRAY_SIZE(sh73a0_mpdma_channels),
7146088b422SKuninori Morimoto 	.ts_low_shift	= TS_LOW_SHIFT,
7156088b422SKuninori Morimoto 	.ts_low_mask	= TS_LOW_BIT << TS_LOW_SHIFT,
7166088b422SKuninori Morimoto 	.ts_high_shift	= TS_HI_SHIFT,
7176088b422SKuninori Morimoto 	.ts_high_mask	= TS_HI_BIT << TS_HI_SHIFT,
7186088b422SKuninori Morimoto 	.ts_shift	= dma_ts_shift,
7196088b422SKuninori Morimoto 	.ts_shift_num	= ARRAY_SIZE(dma_ts_shift),
720832290b2SKuninori Morimoto 	.dmaor_init	= DMAOR_DME,
721832290b2SKuninori Morimoto 	.chclr_present	= 1,
722832290b2SKuninori Morimoto };
723832290b2SKuninori Morimoto 
724832290b2SKuninori Morimoto /* Resource order important! */
725832290b2SKuninori Morimoto static struct resource sh73a0_mpdma_resources[] = {
726832290b2SKuninori Morimoto 	{
727832290b2SKuninori Morimoto 		/* Channel registers and DMAOR */
728832290b2SKuninori Morimoto 		.start	= 0xec618020,
729832290b2SKuninori Morimoto 		.end	= 0xec61828f,
730832290b2SKuninori Morimoto 		.flags	= IORESOURCE_MEM,
731832290b2SKuninori Morimoto 	},
732832290b2SKuninori Morimoto 	{
733832290b2SKuninori Morimoto 		/* DMARSx */
734832290b2SKuninori Morimoto 		.start	= 0xec619000,
735832290b2SKuninori Morimoto 		.end	= 0xec61900b,
736832290b2SKuninori Morimoto 		.flags	= IORESOURCE_MEM,
737832290b2SKuninori Morimoto 	},
738832290b2SKuninori Morimoto 	{
739832290b2SKuninori Morimoto 		.name	= "error_irq",
740832290b2SKuninori Morimoto 		.start	= gic_spi(181),
741832290b2SKuninori Morimoto 		.end	= gic_spi(181),
742832290b2SKuninori Morimoto 		.flags	= IORESOURCE_IRQ,
743832290b2SKuninori Morimoto 	},
744832290b2SKuninori Morimoto 	{
745832290b2SKuninori Morimoto 		/* IRQ for channels 0-5 */
746832290b2SKuninori Morimoto 		.start	= gic_spi(175),
747832290b2SKuninori Morimoto 		.end	= gic_spi(180),
748832290b2SKuninori Morimoto 		.flags	= IORESOURCE_IRQ,
749832290b2SKuninori Morimoto 	},
750832290b2SKuninori Morimoto };
751832290b2SKuninori Morimoto 
752832290b2SKuninori Morimoto static struct platform_device mpdma0_device = {
753832290b2SKuninori Morimoto 	.name		= "sh-dma-engine",
754832290b2SKuninori Morimoto 	.id		= 1,
755832290b2SKuninori Morimoto 	.resource	= sh73a0_mpdma_resources,
756832290b2SKuninori Morimoto 	.num_resources	= ARRAY_SIZE(sh73a0_mpdma_resources),
757832290b2SKuninori Morimoto 	.dev		= {
758832290b2SKuninori Morimoto 		.platform_data	= &sh73a0_mpdma_platform_data,
759832290b2SKuninori Morimoto 	},
760832290b2SKuninori Morimoto };
761832290b2SKuninori Morimoto 
762f23f5be0STetsuyuki Kobayashi static struct resource pmu_resources[] = {
763f23f5be0STetsuyuki Kobayashi 	[0] = {
764f23f5be0STetsuyuki Kobayashi 		.start	= gic_spi(55),
765f23f5be0STetsuyuki Kobayashi 		.end	= gic_spi(55),
766f23f5be0STetsuyuki Kobayashi 		.flags	= IORESOURCE_IRQ,
767f23f5be0STetsuyuki Kobayashi 	},
768f23f5be0STetsuyuki Kobayashi 	[1] = {
769f23f5be0STetsuyuki Kobayashi 		.start	= gic_spi(56),
770f23f5be0STetsuyuki Kobayashi 		.end	= gic_spi(56),
771f23f5be0STetsuyuki Kobayashi 		.flags	= IORESOURCE_IRQ,
772f23f5be0STetsuyuki Kobayashi 	},
773f23f5be0STetsuyuki Kobayashi };
774f23f5be0STetsuyuki Kobayashi 
775f23f5be0STetsuyuki Kobayashi static struct platform_device pmu_device = {
776f23f5be0STetsuyuki Kobayashi 	.name		= "arm-pmu",
777f23f5be0STetsuyuki Kobayashi 	.id		= -1,
778f23f5be0STetsuyuki Kobayashi 	.num_resources	= ARRAY_SIZE(pmu_resources),
779f23f5be0STetsuyuki Kobayashi 	.resource	= pmu_resources,
780f23f5be0STetsuyuki Kobayashi };
781f23f5be0STetsuyuki Kobayashi 
7826d9598e2SMagnus Damm static struct platform_device *sh73a0_early_devices[] __initdata = {
7836d9598e2SMagnus Damm 	&scif0_device,
7846d9598e2SMagnus Damm 	&scif1_device,
7856d9598e2SMagnus Damm 	&scif2_device,
7866d9598e2SMagnus Damm 	&scif3_device,
7876d9598e2SMagnus Damm 	&scif4_device,
7886d9598e2SMagnus Damm 	&scif5_device,
7896d9598e2SMagnus Damm 	&scif6_device,
7906d9598e2SMagnus Damm 	&scif7_device,
7916d9598e2SMagnus Damm 	&scif8_device,
7926d9598e2SMagnus Damm 	&cmt10_device,
7935010f3dbSMagnus Damm 	&tmu00_device,
7945010f3dbSMagnus Damm 	&tmu01_device,
7956d9598e2SMagnus Damm };
7966d9598e2SMagnus Damm 
797b028f94bSYoshii Takashi static struct platform_device *sh73a0_late_devices[] __initdata = {
798b028f94bSYoshii Takashi 	&i2c0_device,
799b028f94bSYoshii Takashi 	&i2c1_device,
800b028f94bSYoshii Takashi 	&i2c2_device,
801b028f94bSYoshii Takashi 	&i2c3_device,
802b028f94bSYoshii Takashi 	&i2c4_device,
803681e1b3eSMagnus Damm 	&dma0_device,
804832290b2SKuninori Morimoto 	&mpdma0_device,
805f23f5be0STetsuyuki Kobayashi 	&pmu_device,
806b028f94bSYoshii Takashi };
807b028f94bSYoshii Takashi 
8080a4b04dcSArnd Bergmann #define SRCR2          IOMEM(0xe61580b0)
809681e1b3eSMagnus Damm 
8106d9598e2SMagnus Damm void __init sh73a0_add_standard_devices(void)
8116d9598e2SMagnus Damm {
812681e1b3eSMagnus Damm 	/* Clear software reset bit on SY-DMAC module */
813681e1b3eSMagnus Damm 	__raw_writel(__raw_readl(SRCR2) & ~(1 << 18), SRCR2);
814681e1b3eSMagnus Damm 
8156d9598e2SMagnus Damm 	platform_add_devices(sh73a0_early_devices,
8166d9598e2SMagnus Damm 			    ARRAY_SIZE(sh73a0_early_devices));
817b028f94bSYoshii Takashi 	platform_add_devices(sh73a0_late_devices,
818b028f94bSYoshii Takashi 			    ARRAY_SIZE(sh73a0_late_devices));
8196d9598e2SMagnus Damm }
8206d9598e2SMagnus Damm 
821d6720003SKuninori Morimoto /* do nothing for !CONFIG_SMP or !CONFIG_HAVE_TWD */
822d6720003SKuninori Morimoto void __init __weak sh73a0_register_twd(void) { }
823d6720003SKuninori Morimoto 
8243be26fdbSMagnus Damm static void __init sh73a0_earlytimer_init(void)
8253be26fdbSMagnus Damm {
8263be26fdbSMagnus Damm 	sh73a0_clock_init();
8273be26fdbSMagnus Damm 	shmobile_earlytimer_init();
828d6720003SKuninori Morimoto 	sh73a0_register_twd();
8293be26fdbSMagnus Damm }
8303be26fdbSMagnus Damm 
8316d9598e2SMagnus Damm void __init sh73a0_add_early_devices(void)
8326d9598e2SMagnus Damm {
8336d9598e2SMagnus Damm 	early_platform_add_devices(sh73a0_early_devices,
8346d9598e2SMagnus Damm 				   ARRAY_SIZE(sh73a0_early_devices));
83550e15c34SMagnus Damm 
83650e15c34SMagnus Damm 	/* setup early console here as well */
83750e15c34SMagnus Damm 	shmobile_setup_console();
8383be26fdbSMagnus Damm 
8393be26fdbSMagnus Damm 	/* override timer setup with soc-specific code */
8403be26fdbSMagnus Damm 	shmobile_timer.init = sh73a0_earlytimer_init;
8416d9598e2SMagnus Damm }
842