16d9598e2SMagnus Damm /*
26d9598e2SMagnus Damm  * sh73a0 processor support
36d9598e2SMagnus Damm  *
46d9598e2SMagnus Damm  * Copyright (C) 2010  Takashi Yoshii
56d9598e2SMagnus Damm  * Copyright (C) 2010  Magnus Damm
66d9598e2SMagnus Damm  * Copyright (C) 2008  Yoshihiro Shimoda
76d9598e2SMagnus Damm  *
86d9598e2SMagnus Damm  * This program is free software; you can redistribute it and/or modify
96d9598e2SMagnus Damm  * it under the terms of the GNU General Public License as published by
106d9598e2SMagnus Damm  * the Free Software Foundation; version 2 of the License.
116d9598e2SMagnus Damm  *
126d9598e2SMagnus Damm  * This program is distributed in the hope that it will be useful,
136d9598e2SMagnus Damm  * but WITHOUT ANY WARRANTY; without even the implied warranty of
146d9598e2SMagnus Damm  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
156d9598e2SMagnus Damm  * GNU General Public License for more details.
166d9598e2SMagnus Damm  *
176d9598e2SMagnus Damm  * You should have received a copy of the GNU General Public License
186d9598e2SMagnus Damm  * along with this program; if not, write to the Free Software
196d9598e2SMagnus Damm  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
206d9598e2SMagnus Damm  */
216d9598e2SMagnus Damm #include <linux/kernel.h>
226d9598e2SMagnus Damm #include <linux/init.h>
236d9598e2SMagnus Damm #include <linux/interrupt.h>
246d9598e2SMagnus Damm #include <linux/irq.h>
256d9598e2SMagnus Damm #include <linux/platform_device.h>
2648609533SSimon Horman #include <linux/of_platform.h>
276d9598e2SMagnus Damm #include <linux/delay.h>
286d9598e2SMagnus Damm #include <linux/input.h>
296d9598e2SMagnus Damm #include <linux/io.h>
306d9598e2SMagnus Damm #include <linux/serial_sci.h>
31681e1b3eSMagnus Damm #include <linux/sh_dma.h>
326d9598e2SMagnus Damm #include <linux/sh_intc.h>
336d9598e2SMagnus Damm #include <linux/sh_timer.h>
349a27dee7SHideki EIRAKU #include <linux/platform_data/sh_ipmmu.h>
35341eb546SMagnus Damm #include <linux/platform_data/irq-renesas-intc-irqpin.h>
366088b422SKuninori Morimoto #include <mach/dma-register.h>
37250a2723SRob Herring #include <mach/irqs.h>
38681e1b3eSMagnus Damm #include <mach/sh73a0.h>
3950e15c34SMagnus Damm #include <mach/common.h>
406d9598e2SMagnus Damm #include <asm/mach-types.h>
4150e15c34SMagnus Damm #include <asm/mach/map.h>
426d9598e2SMagnus Damm #include <asm/mach/arch.h>
433be26fdbSMagnus Damm #include <asm/mach/time.h>
446d9598e2SMagnus Damm 
4550e15c34SMagnus Damm static struct map_desc sh73a0_io_desc[] __initdata = {
4650e15c34SMagnus Damm 	/* create a 1:1 entity map for 0xe6xxxxxx
4750e15c34SMagnus Damm 	 * used by CPGA, INTC and PFC.
4850e15c34SMagnus Damm 	 */
4950e15c34SMagnus Damm 	{
5050e15c34SMagnus Damm 		.virtual	= 0xe6000000,
5150e15c34SMagnus Damm 		.pfn		= __phys_to_pfn(0xe6000000),
5250e15c34SMagnus Damm 		.length		= 256 << 20,
5350e15c34SMagnus Damm 		.type		= MT_DEVICE_NONSHARED
5450e15c34SMagnus Damm 	},
5550e15c34SMagnus Damm };
5650e15c34SMagnus Damm 
5750e15c34SMagnus Damm void __init sh73a0_map_io(void)
5850e15c34SMagnus Damm {
5950e15c34SMagnus Damm 	iotable_init(sh73a0_io_desc, ARRAY_SIZE(sh73a0_io_desc));
6050e15c34SMagnus Damm }
6150e15c34SMagnus Damm 
62474f6758SMagnus Damm /* PFC */
63474f6758SMagnus Damm static struct resource pfc_resources[] __initdata = {
64474f6758SMagnus Damm 	DEFINE_RES_MEM(0xe6050000, 0x8000),
65474f6758SMagnus Damm 	DEFINE_RES_MEM(0xe605801c, 0x000c),
66994d66a4SLaurent Pinchart };
67994d66a4SLaurent Pinchart 
68994d66a4SLaurent Pinchart void __init sh73a0_pinmux_init(void)
69994d66a4SLaurent Pinchart {
70474f6758SMagnus Damm 	platform_device_register_simple("pfc-sh73a0", -1, pfc_resources,
71474f6758SMagnus Damm 					ARRAY_SIZE(pfc_resources));
72994d66a4SLaurent Pinchart }
73994d66a4SLaurent Pinchart 
74d000fff9SLaurent Pinchart /* SCIF */
75d000fff9SLaurent Pinchart #define SH73A0_SCIF(scif_type, index, baseaddr, irq)		\
76d000fff9SLaurent Pinchart static struct plat_sci_port scif##index##_platform_data = {	\
77d000fff9SLaurent Pinchart 	.type		= scif_type,				\
78d000fff9SLaurent Pinchart 	.flags		= UPF_BOOT_AUTOCONF,			\
79d000fff9SLaurent Pinchart 	.scscr		= SCSCR_RE | SCSCR_TE,			\
80d000fff9SLaurent Pinchart };								\
81d000fff9SLaurent Pinchart 								\
8231e1ee86SLaurent Pinchart static struct resource scif##index##_resources[] = {		\
8331e1ee86SLaurent Pinchart 	DEFINE_RES_MEM(baseaddr, 0x100),			\
8431e1ee86SLaurent Pinchart 	DEFINE_RES_IRQ(irq),					\
8531e1ee86SLaurent Pinchart };								\
8631e1ee86SLaurent Pinchart 								\
87d000fff9SLaurent Pinchart static struct platform_device scif##index##_device = {		\
88d000fff9SLaurent Pinchart 	.name		= "sh-sci",				\
89d000fff9SLaurent Pinchart 	.id		= index,				\
9031e1ee86SLaurent Pinchart 	.resource	= scif##index##_resources,		\
9131e1ee86SLaurent Pinchart 	.num_resources	= ARRAY_SIZE(scif##index##_resources),	\
92d000fff9SLaurent Pinchart 	.dev		= {					\
93d000fff9SLaurent Pinchart 		.platform_data	= &scif##index##_platform_data,	\
94d000fff9SLaurent Pinchart 	},							\
95d000fff9SLaurent Pinchart }
966d9598e2SMagnus Damm 
97d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFA, 0, 0xe6c40000, gic_spi(72));
98d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFA, 1, 0xe6c50000, gic_spi(73));
99d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFA, 2, 0xe6c60000, gic_spi(74));
100d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFA, 3, 0xe6c70000, gic_spi(75));
101d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFA, 4, 0xe6c80000, gic_spi(78));
102d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFA, 5, 0xe6cb0000, gic_spi(79));
103d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFA, 6, 0xe6cc0000, gic_spi(156));
104d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFA, 7, 0xe6cd0000, gic_spi(143));
105d000fff9SLaurent Pinchart SH73A0_SCIF(PORT_SCIFB, 8, 0xe6c30000, gic_spi(80));
1066d9598e2SMagnus Damm 
107652256fdSLaurent Pinchart static struct sh_timer_config cmt1_platform_data = {
108652256fdSLaurent Pinchart 	.channels_mask = 0x3f,
1096d9598e2SMagnus Damm };
1106d9598e2SMagnus Damm 
111652256fdSLaurent Pinchart static struct resource cmt1_resources[] = {
112652256fdSLaurent Pinchart 	DEFINE_RES_MEM(0xe6138000, 0x200),
113652256fdSLaurent Pinchart 	DEFINE_RES_IRQ(gic_spi(65)),
1146d9598e2SMagnus Damm };
1156d9598e2SMagnus Damm 
116652256fdSLaurent Pinchart static struct platform_device cmt1_device = {
117652256fdSLaurent Pinchart 	.name		= "sh-cmt-48",
118652256fdSLaurent Pinchart 	.id		= 1,
1196d9598e2SMagnus Damm 	.dev = {
120652256fdSLaurent Pinchart 		.platform_data	= &cmt1_platform_data,
1216d9598e2SMagnus Damm 	},
122652256fdSLaurent Pinchart 	.resource	= cmt1_resources,
123652256fdSLaurent Pinchart 	.num_resources	= ARRAY_SIZE(cmt1_resources),
1246d9598e2SMagnus Damm };
1256d9598e2SMagnus Damm 
1265010f3dbSMagnus Damm /* TMU */
1275010f3dbSMagnus Damm static struct sh_timer_config tmu00_platform_data = {
1285010f3dbSMagnus Damm 	.name = "TMU00",
1295010f3dbSMagnus Damm 	.channel_offset = 0x4,
1305010f3dbSMagnus Damm 	.timer_bit = 0,
1315010f3dbSMagnus Damm 	.clockevent_rating = 200,
1325010f3dbSMagnus Damm };
1335010f3dbSMagnus Damm 
1345010f3dbSMagnus Damm static struct resource tmu00_resources[] = {
135bd6dfe58SKuninori Morimoto 	[0] = DEFINE_RES_MEM(0xfff60008, 0xc),
1365010f3dbSMagnus Damm 	[1] = {
1375010f3dbSMagnus Damm 		.start	= intcs_evt2irq(0x0e80), /* TMU0_TUNI00 */
1385010f3dbSMagnus Damm 		.flags	= IORESOURCE_IRQ,
1395010f3dbSMagnus Damm 	},
1405010f3dbSMagnus Damm };
1415010f3dbSMagnus Damm 
1425010f3dbSMagnus Damm static struct platform_device tmu00_device = {
1435010f3dbSMagnus Damm 	.name		= "sh_tmu",
1445010f3dbSMagnus Damm 	.id		= 0,
1455010f3dbSMagnus Damm 	.dev = {
1465010f3dbSMagnus Damm 		.platform_data	= &tmu00_platform_data,
1475010f3dbSMagnus Damm 	},
1485010f3dbSMagnus Damm 	.resource	= tmu00_resources,
1495010f3dbSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu00_resources),
1505010f3dbSMagnus Damm };
1515010f3dbSMagnus Damm 
1525010f3dbSMagnus Damm static struct sh_timer_config tmu01_platform_data = {
1535010f3dbSMagnus Damm 	.name = "TMU01",
1545010f3dbSMagnus Damm 	.channel_offset = 0x10,
1555010f3dbSMagnus Damm 	.timer_bit = 1,
1565010f3dbSMagnus Damm 	.clocksource_rating = 200,
1575010f3dbSMagnus Damm };
1585010f3dbSMagnus Damm 
1595010f3dbSMagnus Damm static struct resource tmu01_resources[] = {
160bd6dfe58SKuninori Morimoto 	[0] = DEFINE_RES_MEM(0xfff60014, 0xc),
1615010f3dbSMagnus Damm 	[1] = {
1625010f3dbSMagnus Damm 		.start	= intcs_evt2irq(0x0ea0), /* TMU0_TUNI01 */
1635010f3dbSMagnus Damm 		.flags	= IORESOURCE_IRQ,
1645010f3dbSMagnus Damm 	},
1655010f3dbSMagnus Damm };
1665010f3dbSMagnus Damm 
1675010f3dbSMagnus Damm static struct platform_device tmu01_device = {
1685010f3dbSMagnus Damm 	.name		= "sh_tmu",
1695010f3dbSMagnus Damm 	.id		= 1,
1705010f3dbSMagnus Damm 	.dev = {
1715010f3dbSMagnus Damm 		.platform_data	= &tmu01_platform_data,
1725010f3dbSMagnus Damm 	},
1735010f3dbSMagnus Damm 	.resource	= tmu01_resources,
1745010f3dbSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu01_resources),
1755010f3dbSMagnus Damm };
1765010f3dbSMagnus Damm 
177b028f94bSYoshii Takashi static struct resource i2c0_resources[] = {
1788e85524bSKuninori Morimoto 	[0] = DEFINE_RES_MEM(0xe6820000, 0x426),
179b028f94bSYoshii Takashi 	[1] = {
180b028f94bSYoshii Takashi 		.start	= gic_spi(167),
181b028f94bSYoshii Takashi 		.end	= gic_spi(170),
182b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
183b028f94bSYoshii Takashi 	},
184b028f94bSYoshii Takashi };
185b028f94bSYoshii Takashi 
186b028f94bSYoshii Takashi static struct resource i2c1_resources[] = {
1878e85524bSKuninori Morimoto 	[0] = DEFINE_RES_MEM(0xe6822000, 0x426),
188b028f94bSYoshii Takashi 	[1] = {
189b028f94bSYoshii Takashi 		.start	= gic_spi(51),
190b028f94bSYoshii Takashi 		.end	= gic_spi(54),
191b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
192b028f94bSYoshii Takashi 	},
193b028f94bSYoshii Takashi };
194b028f94bSYoshii Takashi 
195b028f94bSYoshii Takashi static struct resource i2c2_resources[] = {
1968e85524bSKuninori Morimoto 	[0] = DEFINE_RES_MEM(0xe6824000, 0x426),
197b028f94bSYoshii Takashi 	[1] = {
198b028f94bSYoshii Takashi 		.start	= gic_spi(171),
199b028f94bSYoshii Takashi 		.end	= gic_spi(174),
200b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
201b028f94bSYoshii Takashi 	},
202b028f94bSYoshii Takashi };
203b028f94bSYoshii Takashi 
204b028f94bSYoshii Takashi static struct resource i2c3_resources[] = {
2058e85524bSKuninori Morimoto 	[0] = DEFINE_RES_MEM(0xe6826000, 0x426),
206b028f94bSYoshii Takashi 	[1] = {
207b028f94bSYoshii Takashi 		.start	= gic_spi(183),
208b028f94bSYoshii Takashi 		.end	= gic_spi(186),
209b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
210b028f94bSYoshii Takashi 	},
211b028f94bSYoshii Takashi };
212b028f94bSYoshii Takashi 
213b028f94bSYoshii Takashi static struct resource i2c4_resources[] = {
2148e85524bSKuninori Morimoto 	[0] = DEFINE_RES_MEM(0xe6828000, 0x426),
215b028f94bSYoshii Takashi 	[1] = {
216b028f94bSYoshii Takashi 		.start	= gic_spi(187),
217b028f94bSYoshii Takashi 		.end	= gic_spi(190),
218b028f94bSYoshii Takashi 		.flags	= IORESOURCE_IRQ,
219b028f94bSYoshii Takashi 	},
220b028f94bSYoshii Takashi };
221b028f94bSYoshii Takashi 
222b028f94bSYoshii Takashi static struct platform_device i2c0_device = {
223b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
224b028f94bSYoshii Takashi 	.id		= 0,
225b028f94bSYoshii Takashi 	.resource	= i2c0_resources,
226b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c0_resources),
227b028f94bSYoshii Takashi };
228b028f94bSYoshii Takashi 
229b028f94bSYoshii Takashi static struct platform_device i2c1_device = {
230b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
231b028f94bSYoshii Takashi 	.id		= 1,
232b028f94bSYoshii Takashi 	.resource	= i2c1_resources,
233b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c1_resources),
234b028f94bSYoshii Takashi };
235b028f94bSYoshii Takashi 
236b028f94bSYoshii Takashi static struct platform_device i2c2_device = {
237b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
238b028f94bSYoshii Takashi 	.id		= 2,
239b028f94bSYoshii Takashi 	.resource	= i2c2_resources,
240b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c2_resources),
241b028f94bSYoshii Takashi };
242b028f94bSYoshii Takashi 
243b028f94bSYoshii Takashi static struct platform_device i2c3_device = {
244b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
245b028f94bSYoshii Takashi 	.id		= 3,
246b028f94bSYoshii Takashi 	.resource	= i2c3_resources,
247b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c3_resources),
248b028f94bSYoshii Takashi };
249b028f94bSYoshii Takashi 
250b028f94bSYoshii Takashi static struct platform_device i2c4_device = {
251b028f94bSYoshii Takashi 	.name		= "i2c-sh_mobile",
252b028f94bSYoshii Takashi 	.id		= 4,
253b028f94bSYoshii Takashi 	.resource	= i2c4_resources,
254b028f94bSYoshii Takashi 	.num_resources	= ARRAY_SIZE(i2c4_resources),
255b028f94bSYoshii Takashi };
256b028f94bSYoshii Takashi 
257681e1b3eSMagnus Damm static const struct sh_dmae_slave_config sh73a0_dmae_slaves[] = {
258681e1b3eSMagnus Damm 	{
259681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF0_TX,
260681e1b3eSMagnus Damm 		.addr		= 0xe6c40020,
261681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
262681e1b3eSMagnus Damm 		.mid_rid	= 0x21,
263681e1b3eSMagnus Damm 	}, {
264681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF0_RX,
265681e1b3eSMagnus Damm 		.addr		= 0xe6c40024,
266681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
267681e1b3eSMagnus Damm 		.mid_rid	= 0x22,
268681e1b3eSMagnus Damm 	}, {
269681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF1_TX,
270681e1b3eSMagnus Damm 		.addr		= 0xe6c50020,
271681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
272681e1b3eSMagnus Damm 		.mid_rid	= 0x25,
273681e1b3eSMagnus Damm 	}, {
274681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF1_RX,
275681e1b3eSMagnus Damm 		.addr		= 0xe6c50024,
276681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
277681e1b3eSMagnus Damm 		.mid_rid	= 0x26,
278681e1b3eSMagnus Damm 	}, {
279681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF2_TX,
280681e1b3eSMagnus Damm 		.addr		= 0xe6c60020,
281681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
282681e1b3eSMagnus Damm 		.mid_rid	= 0x29,
283681e1b3eSMagnus Damm 	}, {
284681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF2_RX,
285681e1b3eSMagnus Damm 		.addr		= 0xe6c60024,
286681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
287681e1b3eSMagnus Damm 		.mid_rid	= 0x2a,
288681e1b3eSMagnus Damm 	}, {
289681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF3_TX,
290681e1b3eSMagnus Damm 		.addr		= 0xe6c70020,
291681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
292681e1b3eSMagnus Damm 		.mid_rid	= 0x2d,
293681e1b3eSMagnus Damm 	}, {
294681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF3_RX,
295681e1b3eSMagnus Damm 		.addr		= 0xe6c70024,
296681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
297681e1b3eSMagnus Damm 		.mid_rid	= 0x2e,
298681e1b3eSMagnus Damm 	}, {
299681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF4_TX,
300681e1b3eSMagnus Damm 		.addr		= 0xe6c80020,
301681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
302681e1b3eSMagnus Damm 		.mid_rid	= 0x39,
303681e1b3eSMagnus Damm 	}, {
304681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF4_RX,
305681e1b3eSMagnus Damm 		.addr		= 0xe6c80024,
306681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
307681e1b3eSMagnus Damm 		.mid_rid	= 0x3a,
308681e1b3eSMagnus Damm 	}, {
309681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF5_TX,
310681e1b3eSMagnus Damm 		.addr		= 0xe6cb0020,
311681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
312681e1b3eSMagnus Damm 		.mid_rid	= 0x35,
313681e1b3eSMagnus Damm 	}, {
314681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF5_RX,
315681e1b3eSMagnus Damm 		.addr		= 0xe6cb0024,
316681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
317681e1b3eSMagnus Damm 		.mid_rid	= 0x36,
318681e1b3eSMagnus Damm 	}, {
319681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF6_TX,
320681e1b3eSMagnus Damm 		.addr		= 0xe6cc0020,
321681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
322681e1b3eSMagnus Damm 		.mid_rid	= 0x1d,
323681e1b3eSMagnus Damm 	}, {
324681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF6_RX,
325681e1b3eSMagnus Damm 		.addr		= 0xe6cc0024,
326681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
327681e1b3eSMagnus Damm 		.mid_rid	= 0x1e,
328681e1b3eSMagnus Damm 	}, {
329681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF7_TX,
330681e1b3eSMagnus Damm 		.addr		= 0xe6cd0020,
331681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
332681e1b3eSMagnus Damm 		.mid_rid	= 0x19,
333681e1b3eSMagnus Damm 	}, {
334681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF7_RX,
335681e1b3eSMagnus Damm 		.addr		= 0xe6cd0024,
336681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
337681e1b3eSMagnus Damm 		.mid_rid	= 0x1a,
338681e1b3eSMagnus Damm 	}, {
339681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF8_TX,
340681e1b3eSMagnus Damm 		.addr		= 0xe6c30040,
341681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_8BIT),
342681e1b3eSMagnus Damm 		.mid_rid	= 0x3d,
343681e1b3eSMagnus Damm 	}, {
344681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SCIF8_RX,
345681e1b3eSMagnus Damm 		.addr		= 0xe6c30060,
346681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_8BIT),
347681e1b3eSMagnus Damm 		.mid_rid	= 0x3e,
348681e1b3eSMagnus Damm 	}, {
349681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI0_TX,
350681e1b3eSMagnus Damm 		.addr		= 0xee100030,
351681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
352681e1b3eSMagnus Damm 		.mid_rid	= 0xc1,
353681e1b3eSMagnus Damm 	}, {
354681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI0_RX,
355681e1b3eSMagnus Damm 		.addr		= 0xee100030,
356681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
357681e1b3eSMagnus Damm 		.mid_rid	= 0xc2,
358681e1b3eSMagnus Damm 	}, {
359681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI1_TX,
360681e1b3eSMagnus Damm 		.addr		= 0xee120030,
361681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
362681e1b3eSMagnus Damm 		.mid_rid	= 0xc9,
363681e1b3eSMagnus Damm 	}, {
364681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI1_RX,
365681e1b3eSMagnus Damm 		.addr		= 0xee120030,
366681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
367681e1b3eSMagnus Damm 		.mid_rid	= 0xca,
368681e1b3eSMagnus Damm 	}, {
369681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI2_TX,
370681e1b3eSMagnus Damm 		.addr		= 0xee140030,
371681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_16BIT),
372681e1b3eSMagnus Damm 		.mid_rid	= 0xcd,
373681e1b3eSMagnus Damm 	}, {
374681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_SDHI2_RX,
375681e1b3eSMagnus Damm 		.addr		= 0xee140030,
376681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_16BIT),
377681e1b3eSMagnus Damm 		.mid_rid	= 0xce,
378681e1b3eSMagnus Damm 	}, {
379681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_MMCIF_TX,
380681e1b3eSMagnus Damm 		.addr		= 0xe6bd0034,
381681e1b3eSMagnus Damm 		.chcr		= CHCR_TX(XMIT_SZ_32BIT),
382681e1b3eSMagnus Damm 		.mid_rid	= 0xd1,
383681e1b3eSMagnus Damm 	}, {
384681e1b3eSMagnus Damm 		.slave_id	= SHDMA_SLAVE_MMCIF_RX,
385681e1b3eSMagnus Damm 		.addr		= 0xe6bd0034,
386681e1b3eSMagnus Damm 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
387681e1b3eSMagnus Damm 		.mid_rid	= 0xd2,
388681e1b3eSMagnus Damm 	},
389681e1b3eSMagnus Damm };
390681e1b3eSMagnus Damm 
391681e1b3eSMagnus Damm #define DMAE_CHANNEL(_offset)					\
392681e1b3eSMagnus Damm 	{							\
393681e1b3eSMagnus Damm 		.offset         = _offset - 0x20,		\
394681e1b3eSMagnus Damm 		.dmars          = _offset - 0x20 + 0x40,	\
395681e1b3eSMagnus Damm 	}
396681e1b3eSMagnus Damm 
397681e1b3eSMagnus Damm static const struct sh_dmae_channel sh73a0_dmae_channels[] = {
398681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8000),
399681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8080),
400681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8100),
401681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8180),
402681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8200),
403681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8280),
404681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8300),
405681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8380),
406681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8400),
407681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8480),
408681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8500),
409681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8580),
410681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8600),
411681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8680),
412681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8700),
413681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8780),
414681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8800),
415681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8880),
416681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8900),
417681e1b3eSMagnus Damm 	DMAE_CHANNEL(0x8980),
418681e1b3eSMagnus Damm };
419681e1b3eSMagnus Damm 
420681e1b3eSMagnus Damm static struct sh_dmae_pdata sh73a0_dmae_platform_data = {
421681e1b3eSMagnus Damm 	.slave          = sh73a0_dmae_slaves,
422681e1b3eSMagnus Damm 	.slave_num      = ARRAY_SIZE(sh73a0_dmae_slaves),
423681e1b3eSMagnus Damm 	.channel        = sh73a0_dmae_channels,
424681e1b3eSMagnus Damm 	.channel_num    = ARRAY_SIZE(sh73a0_dmae_channels),
4256088b422SKuninori Morimoto 	.ts_low_shift   = TS_LOW_SHIFT,
4266088b422SKuninori Morimoto 	.ts_low_mask    = TS_LOW_BIT << TS_LOW_SHIFT,
4276088b422SKuninori Morimoto 	.ts_high_shift  = TS_HI_SHIFT,
4286088b422SKuninori Morimoto 	.ts_high_mask   = TS_HI_BIT << TS_HI_SHIFT,
4296088b422SKuninori Morimoto 	.ts_shift       = dma_ts_shift,
4306088b422SKuninori Morimoto 	.ts_shift_num   = ARRAY_SIZE(dma_ts_shift),
431681e1b3eSMagnus Damm 	.dmaor_init     = DMAOR_DME,
432681e1b3eSMagnus Damm };
433681e1b3eSMagnus Damm 
434681e1b3eSMagnus Damm static struct resource sh73a0_dmae_resources[] = {
435abbec5f4SSimon Horman 	DEFINE_RES_MEM(0xfe000020, 0x89e0),
436681e1b3eSMagnus Damm 	{
43720052462SShimoda, Yoshihiro 		.name	= "error_irq",
438681e1b3eSMagnus Damm 		.start  = gic_spi(129),
439681e1b3eSMagnus Damm 		.end    = gic_spi(129),
440681e1b3eSMagnus Damm 		.flags  = IORESOURCE_IRQ,
441681e1b3eSMagnus Damm 	},
442681e1b3eSMagnus Damm 	{
443681e1b3eSMagnus Damm 		/* IRQ for channels 0-19 */
444681e1b3eSMagnus Damm 		.start  = gic_spi(109),
445681e1b3eSMagnus Damm 		.end    = gic_spi(128),
446681e1b3eSMagnus Damm 		.flags  = IORESOURCE_IRQ,
447681e1b3eSMagnus Damm 	},
448681e1b3eSMagnus Damm };
449681e1b3eSMagnus Damm 
450681e1b3eSMagnus Damm static struct platform_device dma0_device = {
451681e1b3eSMagnus Damm 	.name		= "sh-dma-engine",
452681e1b3eSMagnus Damm 	.id		= 0,
453681e1b3eSMagnus Damm 	.resource	= sh73a0_dmae_resources,
454681e1b3eSMagnus Damm 	.num_resources	= ARRAY_SIZE(sh73a0_dmae_resources),
455681e1b3eSMagnus Damm 	.dev		= {
456681e1b3eSMagnus Damm 		.platform_data	= &sh73a0_dmae_platform_data,
457681e1b3eSMagnus Damm 	},
458681e1b3eSMagnus Damm };
459681e1b3eSMagnus Damm 
460832290b2SKuninori Morimoto /* MPDMAC */
461832290b2SKuninori Morimoto static const struct sh_dmae_slave_config sh73a0_mpdma_slaves[] = {
462832290b2SKuninori Morimoto 	{
463832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2A_RX,
464832290b2SKuninori Morimoto 		.addr		= 0xec230020,
465832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
466832290b2SKuninori Morimoto 		.mid_rid	= 0xd6, /* CHECK ME */
467832290b2SKuninori Morimoto 	}, {
468832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2A_TX,
469832290b2SKuninori Morimoto 		.addr		= 0xec230024,
470832290b2SKuninori Morimoto 		.chcr		= CHCR_TX(XMIT_SZ_32BIT),
471832290b2SKuninori Morimoto 		.mid_rid	= 0xd5, /* CHECK ME */
472832290b2SKuninori Morimoto 	}, {
473832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2C_RX,
474832290b2SKuninori Morimoto 		.addr		= 0xec230060,
475832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
476832290b2SKuninori Morimoto 		.mid_rid	= 0xda, /* CHECK ME */
477832290b2SKuninori Morimoto 	}, {
478832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2C_TX,
479832290b2SKuninori Morimoto 		.addr		= 0xec230064,
480832290b2SKuninori Morimoto 		.chcr		= CHCR_TX(XMIT_SZ_32BIT),
481832290b2SKuninori Morimoto 		.mid_rid	= 0xd9, /* CHECK ME */
482832290b2SKuninori Morimoto 	}, {
483832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2B_RX,
484832290b2SKuninori Morimoto 		.addr		= 0xec240020,
485832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
486832290b2SKuninori Morimoto 		.mid_rid	= 0x8e, /* CHECK ME */
487832290b2SKuninori Morimoto 	}, {
488832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2B_TX,
489832290b2SKuninori Morimoto 		.addr		= 0xec240024,
490832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
491832290b2SKuninori Morimoto 		.mid_rid	= 0x8d, /* CHECK ME */
492832290b2SKuninori Morimoto 	}, {
493832290b2SKuninori Morimoto 		.slave_id	= SHDMA_SLAVE_FSI2D_RX,
494832290b2SKuninori Morimoto 		.addr		=  0xec240060,
495832290b2SKuninori Morimoto 		.chcr		= CHCR_RX(XMIT_SZ_32BIT),
496832290b2SKuninori Morimoto 		.mid_rid	= 0x9a, /* CHECK ME */
497832290b2SKuninori Morimoto 	},
498832290b2SKuninori Morimoto };
499832290b2SKuninori Morimoto 
500832290b2SKuninori Morimoto #define MPDMA_CHANNEL(a, b, c)			\
501832290b2SKuninori Morimoto {						\
502832290b2SKuninori Morimoto 	.offset		= a,			\
503832290b2SKuninori Morimoto 	.dmars		= b,			\
504832290b2SKuninori Morimoto 	.dmars_bit	= c,			\
505832290b2SKuninori Morimoto 	.chclr_offset	= (0x220 - 0x20) + a	\
506832290b2SKuninori Morimoto }
507832290b2SKuninori Morimoto 
508832290b2SKuninori Morimoto static const struct sh_dmae_channel sh73a0_mpdma_channels[] = {
509832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x00, 0, 0),
510832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x10, 0, 8),
511832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x20, 4, 0),
512832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x30, 4, 8),
513832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x50, 8, 0),
514832290b2SKuninori Morimoto 	MPDMA_CHANNEL(0x70, 8, 8),
515832290b2SKuninori Morimoto };
516832290b2SKuninori Morimoto 
517832290b2SKuninori Morimoto static struct sh_dmae_pdata sh73a0_mpdma_platform_data = {
518832290b2SKuninori Morimoto 	.slave		= sh73a0_mpdma_slaves,
519832290b2SKuninori Morimoto 	.slave_num	= ARRAY_SIZE(sh73a0_mpdma_slaves),
520832290b2SKuninori Morimoto 	.channel	= sh73a0_mpdma_channels,
521832290b2SKuninori Morimoto 	.channel_num	= ARRAY_SIZE(sh73a0_mpdma_channels),
5226088b422SKuninori Morimoto 	.ts_low_shift	= TS_LOW_SHIFT,
5236088b422SKuninori Morimoto 	.ts_low_mask	= TS_LOW_BIT << TS_LOW_SHIFT,
5246088b422SKuninori Morimoto 	.ts_high_shift	= TS_HI_SHIFT,
5256088b422SKuninori Morimoto 	.ts_high_mask	= TS_HI_BIT << TS_HI_SHIFT,
5266088b422SKuninori Morimoto 	.ts_shift	= dma_ts_shift,
5276088b422SKuninori Morimoto 	.ts_shift_num	= ARRAY_SIZE(dma_ts_shift),
528832290b2SKuninori Morimoto 	.dmaor_init	= DMAOR_DME,
529832290b2SKuninori Morimoto 	.chclr_present	= 1,
530832290b2SKuninori Morimoto };
531832290b2SKuninori Morimoto 
532832290b2SKuninori Morimoto /* Resource order important! */
533832290b2SKuninori Morimoto static struct resource sh73a0_mpdma_resources[] = {
534832290b2SKuninori Morimoto 	/* Channel registers and DMAOR */
535abbec5f4SSimon Horman 	DEFINE_RES_MEM(0xec618020, 0x270),
536832290b2SKuninori Morimoto 	/* DMARSx */
537abbec5f4SSimon Horman 	DEFINE_RES_MEM(0xec619000, 0xc),
538832290b2SKuninori Morimoto 	{
539832290b2SKuninori Morimoto 		.name	= "error_irq",
540832290b2SKuninori Morimoto 		.start	= gic_spi(181),
541832290b2SKuninori Morimoto 		.end	= gic_spi(181),
542832290b2SKuninori Morimoto 		.flags	= IORESOURCE_IRQ,
543832290b2SKuninori Morimoto 	},
544832290b2SKuninori Morimoto 	{
545832290b2SKuninori Morimoto 		/* IRQ for channels 0-5 */
546832290b2SKuninori Morimoto 		.start	= gic_spi(175),
547832290b2SKuninori Morimoto 		.end	= gic_spi(180),
548832290b2SKuninori Morimoto 		.flags	= IORESOURCE_IRQ,
549832290b2SKuninori Morimoto 	},
550832290b2SKuninori Morimoto };
551832290b2SKuninori Morimoto 
552832290b2SKuninori Morimoto static struct platform_device mpdma0_device = {
553832290b2SKuninori Morimoto 	.name		= "sh-dma-engine",
554832290b2SKuninori Morimoto 	.id		= 1,
555832290b2SKuninori Morimoto 	.resource	= sh73a0_mpdma_resources,
556832290b2SKuninori Morimoto 	.num_resources	= ARRAY_SIZE(sh73a0_mpdma_resources),
557832290b2SKuninori Morimoto 	.dev		= {
558832290b2SKuninori Morimoto 		.platform_data	= &sh73a0_mpdma_platform_data,
559832290b2SKuninori Morimoto 	},
560832290b2SKuninori Morimoto };
561832290b2SKuninori Morimoto 
562f23f5be0STetsuyuki Kobayashi static struct resource pmu_resources[] = {
563f23f5be0STetsuyuki Kobayashi 	[0] = {
564f23f5be0STetsuyuki Kobayashi 		.start	= gic_spi(55),
565f23f5be0STetsuyuki Kobayashi 		.end	= gic_spi(55),
566f23f5be0STetsuyuki Kobayashi 		.flags	= IORESOURCE_IRQ,
567f23f5be0STetsuyuki Kobayashi 	},
568f23f5be0STetsuyuki Kobayashi 	[1] = {
569f23f5be0STetsuyuki Kobayashi 		.start	= gic_spi(56),
570f23f5be0STetsuyuki Kobayashi 		.end	= gic_spi(56),
571f23f5be0STetsuyuki Kobayashi 		.flags	= IORESOURCE_IRQ,
572f23f5be0STetsuyuki Kobayashi 	},
573f23f5be0STetsuyuki Kobayashi };
574f23f5be0STetsuyuki Kobayashi 
575f23f5be0STetsuyuki Kobayashi static struct platform_device pmu_device = {
576f23f5be0STetsuyuki Kobayashi 	.name		= "arm-pmu",
577f23f5be0STetsuyuki Kobayashi 	.id		= -1,
578f23f5be0STetsuyuki Kobayashi 	.num_resources	= ARRAY_SIZE(pmu_resources),
579f23f5be0STetsuyuki Kobayashi 	.resource	= pmu_resources,
580f23f5be0STetsuyuki Kobayashi };
581f23f5be0STetsuyuki Kobayashi 
5829a27dee7SHideki EIRAKU /* an IPMMU module for ICB */
5839a27dee7SHideki EIRAKU static struct resource ipmmu_resources[] = {
5846244cd73SKuninori Morimoto 	DEFINE_RES_MEM(0xfe951000, 0x100),
5859a27dee7SHideki EIRAKU };
5869a27dee7SHideki EIRAKU 
5879a27dee7SHideki EIRAKU static const char * const ipmmu_dev_names[] = {
5889a27dee7SHideki EIRAKU 	"sh_mobile_lcdc_fb.0",
5899a27dee7SHideki EIRAKU };
5909a27dee7SHideki EIRAKU 
5919a27dee7SHideki EIRAKU static struct shmobile_ipmmu_platform_data ipmmu_platform_data = {
5929a27dee7SHideki EIRAKU 	.dev_names = ipmmu_dev_names,
5939a27dee7SHideki EIRAKU 	.num_dev_names = ARRAY_SIZE(ipmmu_dev_names),
5949a27dee7SHideki EIRAKU };
5959a27dee7SHideki EIRAKU 
5969a27dee7SHideki EIRAKU static struct platform_device ipmmu_device = {
5979a27dee7SHideki EIRAKU 	.name           = "ipmmu",
5989a27dee7SHideki EIRAKU 	.id             = -1,
5999a27dee7SHideki EIRAKU 	.dev = {
6009a27dee7SHideki EIRAKU 		.platform_data = &ipmmu_platform_data,
6019a27dee7SHideki EIRAKU 	},
6029a27dee7SHideki EIRAKU 	.resource       = ipmmu_resources,
6039a27dee7SHideki EIRAKU 	.num_resources  = ARRAY_SIZE(ipmmu_resources),
6049a27dee7SHideki EIRAKU };
6059a27dee7SHideki EIRAKU 
6061461f8b6SMagnus Damm static struct renesas_intc_irqpin_config irqpin0_platform_data = {
607341eb546SMagnus Damm 	.irq_base = irq_pin(0), /* IRQ0 -> IRQ7 */
608341eb546SMagnus Damm };
609341eb546SMagnus Damm 
610341eb546SMagnus Damm static struct resource irqpin0_resources[] = {
611341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900000, 4), /* ICR1A */
612341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900010, 4), /* INTPRI00A */
613341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900020, 1), /* INTREQ00A */
614341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900040, 1), /* INTMSK00A */
615341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900060, 1), /* INTMSKCLR00A */
616341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(1)), /* IRQ0 */
617341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(2)), /* IRQ1 */
618341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(3)), /* IRQ2 */
619341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(4)), /* IRQ3 */
620341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(5)), /* IRQ4 */
621341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(6)), /* IRQ5 */
622341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(7)), /* IRQ6 */
623341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(8)), /* IRQ7 */
624341eb546SMagnus Damm };
625341eb546SMagnus Damm 
626341eb546SMagnus Damm static struct platform_device irqpin0_device = {
627341eb546SMagnus Damm 	.name		= "renesas_intc_irqpin",
628341eb546SMagnus Damm 	.id		= 0,
629341eb546SMagnus Damm 	.resource	= irqpin0_resources,
630341eb546SMagnus Damm 	.num_resources	= ARRAY_SIZE(irqpin0_resources),
631341eb546SMagnus Damm 	.dev		= {
632341eb546SMagnus Damm 		.platform_data	= &irqpin0_platform_data,
633341eb546SMagnus Damm 	},
634341eb546SMagnus Damm };
635341eb546SMagnus Damm 
6361461f8b6SMagnus Damm static struct renesas_intc_irqpin_config irqpin1_platform_data = {
637341eb546SMagnus Damm 	.irq_base = irq_pin(8), /* IRQ8 -> IRQ15 */
638341eb546SMagnus Damm 	.control_parent = true, /* Disable spurious IRQ10 */
639341eb546SMagnus Damm };
640341eb546SMagnus Damm 
641341eb546SMagnus Damm static struct resource irqpin1_resources[] = {
642341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900004, 4), /* ICR2A */
643341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900014, 4), /* INTPRI10A */
644341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900024, 1), /* INTREQ10A */
645341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900044, 1), /* INTMSK10A */
646341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900064, 1), /* INTMSKCLR10A */
647341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(9)), /* IRQ8 */
648341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(10)), /* IRQ9 */
649341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(11)), /* IRQ10 */
650341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(12)), /* IRQ11 */
651341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(13)), /* IRQ12 */
652341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(14)), /* IRQ13 */
653341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(15)), /* IRQ14 */
654341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(16)), /* IRQ15 */
655341eb546SMagnus Damm };
656341eb546SMagnus Damm 
657341eb546SMagnus Damm static struct platform_device irqpin1_device = {
658341eb546SMagnus Damm 	.name		= "renesas_intc_irqpin",
659341eb546SMagnus Damm 	.id		= 1,
660341eb546SMagnus Damm 	.resource	= irqpin1_resources,
661341eb546SMagnus Damm 	.num_resources	= ARRAY_SIZE(irqpin1_resources),
662341eb546SMagnus Damm 	.dev		= {
663341eb546SMagnus Damm 		.platform_data	= &irqpin1_platform_data,
664341eb546SMagnus Damm 	},
665341eb546SMagnus Damm };
666341eb546SMagnus Damm 
6671461f8b6SMagnus Damm static struct renesas_intc_irqpin_config irqpin2_platform_data = {
668341eb546SMagnus Damm 	.irq_base = irq_pin(16), /* IRQ16 -> IRQ23 */
669341eb546SMagnus Damm };
670341eb546SMagnus Damm 
671341eb546SMagnus Damm static struct resource irqpin2_resources[] = {
672341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900008, 4), /* ICR3A */
673341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900018, 4), /* INTPRI20A */
674341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900028, 1), /* INTREQ20A */
675341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900048, 1), /* INTMSK20A */
676341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe6900068, 1), /* INTMSKCLR20A */
677341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(17)), /* IRQ16 */
678341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(18)), /* IRQ17 */
679341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(19)), /* IRQ18 */
680341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(20)), /* IRQ19 */
681341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(21)), /* IRQ20 */
682341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(22)), /* IRQ21 */
683341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(23)), /* IRQ22 */
684341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(24)), /* IRQ23 */
685341eb546SMagnus Damm };
686341eb546SMagnus Damm 
687341eb546SMagnus Damm static struct platform_device irqpin2_device = {
688341eb546SMagnus Damm 	.name		= "renesas_intc_irqpin",
689341eb546SMagnus Damm 	.id		= 2,
690341eb546SMagnus Damm 	.resource	= irqpin2_resources,
691341eb546SMagnus Damm 	.num_resources	= ARRAY_SIZE(irqpin2_resources),
692341eb546SMagnus Damm 	.dev		= {
693341eb546SMagnus Damm 		.platform_data	= &irqpin2_platform_data,
694341eb546SMagnus Damm 	},
695341eb546SMagnus Damm };
696341eb546SMagnus Damm 
6971461f8b6SMagnus Damm static struct renesas_intc_irqpin_config irqpin3_platform_data = {
698341eb546SMagnus Damm 	.irq_base = irq_pin(24), /* IRQ24 -> IRQ31 */
699341eb546SMagnus Damm };
700341eb546SMagnus Damm 
701341eb546SMagnus Damm static struct resource irqpin3_resources[] = {
702341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe690000c, 4), /* ICR4A */
703341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe690001c, 4), /* INTPRI30A */
704341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe690002c, 1), /* INTREQ30A */
705341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe690004c, 1), /* INTMSK30A */
706341eb546SMagnus Damm 	DEFINE_RES_MEM(0xe690006c, 1), /* INTMSKCLR30A */
707341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(25)), /* IRQ24 */
708341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(26)), /* IRQ25 */
709341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(27)), /* IRQ26 */
710341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(28)), /* IRQ27 */
711341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(29)), /* IRQ28 */
712341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(30)), /* IRQ29 */
713341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(31)), /* IRQ30 */
714341eb546SMagnus Damm 	DEFINE_RES_IRQ(gic_spi(32)), /* IRQ31 */
715341eb546SMagnus Damm };
716341eb546SMagnus Damm 
717341eb546SMagnus Damm static struct platform_device irqpin3_device = {
718341eb546SMagnus Damm 	.name		= "renesas_intc_irqpin",
719341eb546SMagnus Damm 	.id		= 3,
720341eb546SMagnus Damm 	.resource	= irqpin3_resources,
721341eb546SMagnus Damm 	.num_resources	= ARRAY_SIZE(irqpin3_resources),
722341eb546SMagnus Damm 	.dev		= {
723341eb546SMagnus Damm 		.platform_data	= &irqpin3_platform_data,
724341eb546SMagnus Damm 	},
725341eb546SMagnus Damm };
726341eb546SMagnus Damm 
7273b00f934SSimon Horman static struct platform_device *sh73a0_devices_dt[] __initdata = {
7286d9598e2SMagnus Damm 	&scif0_device,
7296d9598e2SMagnus Damm 	&scif1_device,
7306d9598e2SMagnus Damm 	&scif2_device,
7316d9598e2SMagnus Damm 	&scif3_device,
7326d9598e2SMagnus Damm 	&scif4_device,
7336d9598e2SMagnus Damm 	&scif5_device,
7346d9598e2SMagnus Damm 	&scif6_device,
7356d9598e2SMagnus Damm 	&scif7_device,
7366d9598e2SMagnus Damm 	&scif8_device,
737652256fdSLaurent Pinchart 	&cmt1_device,
73848609533SSimon Horman };
73948609533SSimon Horman 
74048609533SSimon Horman static struct platform_device *sh73a0_early_devices[] __initdata = {
7415010f3dbSMagnus Damm 	&tmu00_device,
7425010f3dbSMagnus Damm 	&tmu01_device,
7439a27dee7SHideki EIRAKU 	&ipmmu_device,
7446d9598e2SMagnus Damm };
7456d9598e2SMagnus Damm 
746b028f94bSYoshii Takashi static struct platform_device *sh73a0_late_devices[] __initdata = {
747b028f94bSYoshii Takashi 	&i2c0_device,
748b028f94bSYoshii Takashi 	&i2c1_device,
749b028f94bSYoshii Takashi 	&i2c2_device,
750b028f94bSYoshii Takashi 	&i2c3_device,
751b028f94bSYoshii Takashi 	&i2c4_device,
752681e1b3eSMagnus Damm 	&dma0_device,
753832290b2SKuninori Morimoto 	&mpdma0_device,
754f23f5be0STetsuyuki Kobayashi 	&pmu_device,
755341eb546SMagnus Damm 	&irqpin0_device,
756341eb546SMagnus Damm 	&irqpin1_device,
757341eb546SMagnus Damm 	&irqpin2_device,
758341eb546SMagnus Damm 	&irqpin3_device,
759b028f94bSYoshii Takashi };
760b028f94bSYoshii Takashi 
7610a4b04dcSArnd Bergmann #define SRCR2          IOMEM(0xe61580b0)
762681e1b3eSMagnus Damm 
7636d9598e2SMagnus Damm void __init sh73a0_add_standard_devices(void)
7646d9598e2SMagnus Damm {
765681e1b3eSMagnus Damm 	/* Clear software reset bit on SY-DMAC module */
766681e1b3eSMagnus Damm 	__raw_writel(__raw_readl(SRCR2) & ~(1 << 18), SRCR2);
767681e1b3eSMagnus Damm 
7683b00f934SSimon Horman 	platform_add_devices(sh73a0_devices_dt,
7693b00f934SSimon Horman 			    ARRAY_SIZE(sh73a0_devices_dt));
7706d9598e2SMagnus Damm 	platform_add_devices(sh73a0_early_devices,
7716d9598e2SMagnus Damm 			    ARRAY_SIZE(sh73a0_early_devices));
772b028f94bSYoshii Takashi 	platform_add_devices(sh73a0_late_devices,
773b028f94bSYoshii Takashi 			    ARRAY_SIZE(sh73a0_late_devices));
7746d9598e2SMagnus Damm }
7756d9598e2SMagnus Damm 
77643cb8cb7SMagnus Damm void __init sh73a0_init_delay(void)
77743cb8cb7SMagnus Damm {
77843cb8cb7SMagnus Damm 	shmobile_setup_delay(1196, 44, 46); /* Cortex-A9 @ 1196MHz */
77943cb8cb7SMagnus Damm }
78043cb8cb7SMagnus Damm 
781d6720003SKuninori Morimoto /* do nothing for !CONFIG_SMP or !CONFIG_HAVE_TWD */
782d6720003SKuninori Morimoto void __init __weak sh73a0_register_twd(void) { }
783d6720003SKuninori Morimoto 
7846bb27d73SStephen Warren void __init sh73a0_earlytimer_init(void)
7853be26fdbSMagnus Damm {
78643cb8cb7SMagnus Damm 	sh73a0_init_delay();
7873be26fdbSMagnus Damm 	sh73a0_clock_init();
7883be26fdbSMagnus Damm 	shmobile_earlytimer_init();
789d6720003SKuninori Morimoto 	sh73a0_register_twd();
7903be26fdbSMagnus Damm }
7913be26fdbSMagnus Damm 
7926d9598e2SMagnus Damm void __init sh73a0_add_early_devices(void)
7936d9598e2SMagnus Damm {
7943b00f934SSimon Horman 	early_platform_add_devices(sh73a0_devices_dt,
7953b00f934SSimon Horman 				   ARRAY_SIZE(sh73a0_devices_dt));
7966d9598e2SMagnus Damm 	early_platform_add_devices(sh73a0_early_devices,
7976d9598e2SMagnus Damm 				   ARRAY_SIZE(sh73a0_early_devices));
79850e15c34SMagnus Damm 
79950e15c34SMagnus Damm 	/* setup early console here as well */
80050e15c34SMagnus Damm 	shmobile_setup_console();
8016d9598e2SMagnus Damm }
80248609533SSimon Horman 
80348609533SSimon Horman #ifdef CONFIG_USE_OF
80448609533SSimon Horman 
80548609533SSimon Horman void __init sh73a0_add_standard_devices_dt(void)
80648609533SSimon Horman {
807d2347382SGuennadi Liakhovetski 	struct platform_device_info devinfo = { .name = "cpufreq-cpu0", .id = -1, };
808d2347382SGuennadi Liakhovetski 
80948609533SSimon Horman 	/* clocks are setup late during boot in the case of DT */
81048609533SSimon Horman 	sh73a0_clock_init();
81148609533SSimon Horman 
8123b00f934SSimon Horman 	platform_add_devices(sh73a0_devices_dt,
8133b00f934SSimon Horman 			     ARRAY_SIZE(sh73a0_devices_dt));
814ea31597fSMagnus Damm 	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
815d2347382SGuennadi Liakhovetski 
816d2347382SGuennadi Liakhovetski 	/* Instantiate cpufreq-cpu0 */
817d2347382SGuennadi Liakhovetski 	platform_device_register_full(&devinfo);
81848609533SSimon Horman }
81948609533SSimon Horman 
82048609533SSimon Horman static const char *sh73a0_boards_compat_dt[] __initdata = {
82148609533SSimon Horman 	"renesas,sh73a0",
82248609533SSimon Horman 	NULL,
82348609533SSimon Horman };
82448609533SSimon Horman 
82548609533SSimon Horman DT_MACHINE_START(SH73A0_DT, "Generic SH73A0 (Flattened Device Tree)")
826f9989507SSimon Horman 	.smp		= smp_ops(sh73a0_smp_ops),
82748609533SSimon Horman 	.map_io		= sh73a0_map_io,
8283b00f934SSimon Horman 	.init_early	= sh73a0_init_delay,
82948609533SSimon Horman 	.nr_irqs	= NR_IRQS_LEGACY,
83048609533SSimon Horman 	.init_machine	= sh73a0_add_standard_devices_dt,
83148609533SSimon Horman 	.dt_compat	= sh73a0_boards_compat_dt,
83248609533SSimon Horman MACHINE_END
83348609533SSimon Horman #endif /* CONFIG_USE_OF */
834