1f411fadeSMagnus Damm /*
2f411fadeSMagnus Damm  * r8a7779 processor support
3f411fadeSMagnus Damm  *
4f411fadeSMagnus Damm  * Copyright (C) 2011  Renesas Solutions Corp.
5f411fadeSMagnus Damm  * Copyright (C) 2011  Magnus Damm
6f411fadeSMagnus Damm  *
7f411fadeSMagnus Damm  * This program is free software; you can redistribute it and/or modify
8f411fadeSMagnus Damm  * it under the terms of the GNU General Public License as published by
9f411fadeSMagnus Damm  * the Free Software Foundation; version 2 of the License.
10f411fadeSMagnus Damm  *
11f411fadeSMagnus Damm  * This program is distributed in the hope that it will be useful,
12f411fadeSMagnus Damm  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13f411fadeSMagnus Damm  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14f411fadeSMagnus Damm  * GNU General Public License for more details.
15f411fadeSMagnus Damm  *
16f411fadeSMagnus Damm  * You should have received a copy of the GNU General Public License
17f411fadeSMagnus Damm  * along with this program; if not, write to the Free Software
18f411fadeSMagnus Damm  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
19f411fadeSMagnus Damm  */
20f411fadeSMagnus Damm #include <linux/kernel.h>
21f411fadeSMagnus Damm #include <linux/init.h>
22f411fadeSMagnus Damm #include <linux/interrupt.h>
23f411fadeSMagnus Damm #include <linux/irq.h>
24f411fadeSMagnus Damm #include <linux/platform_device.h>
25f411fadeSMagnus Damm #include <linux/delay.h>
26f411fadeSMagnus Damm #include <linux/input.h>
27f411fadeSMagnus Damm #include <linux/io.h>
28f411fadeSMagnus Damm #include <linux/serial_sci.h>
29f411fadeSMagnus Damm #include <linux/sh_intc.h>
30f411fadeSMagnus Damm #include <linux/sh_timer.h>
31f411fadeSMagnus Damm #include <mach/hardware.h>
32f411fadeSMagnus Damm #include <mach/r8a7779.h>
33a662c082SMagnus Damm #include <mach/common.h>
34f411fadeSMagnus Damm #include <asm/mach-types.h>
35f411fadeSMagnus Damm #include <asm/mach/arch.h>
363e353b87SMagnus Damm #include <asm/mach/map.h>
378bac13f5SMagnus Damm #include <asm/hardware/cache-l2x0.h>
383e353b87SMagnus Damm 
393e353b87SMagnus Damm static struct map_desc r8a7779_io_desc[] __initdata = {
403e353b87SMagnus Damm 	/* 2M entity map for 0xf0000000 (MPCORE) */
413e353b87SMagnus Damm 	{
423e353b87SMagnus Damm 		.virtual	= 0xf0000000,
433e353b87SMagnus Damm 		.pfn		= __phys_to_pfn(0xf0000000),
443e353b87SMagnus Damm 		.length		= SZ_2M,
453e353b87SMagnus Damm 		.type		= MT_DEVICE_NONSHARED
463e353b87SMagnus Damm 	},
473e353b87SMagnus Damm 	/* 16M entity map for 0xfexxxxxx (DMAC-S/HPBREG/INTC2/LRAM/DBSC) */
483e353b87SMagnus Damm 	{
493e353b87SMagnus Damm 		.virtual	= 0xfe000000,
503e353b87SMagnus Damm 		.pfn		= __phys_to_pfn(0xfe000000),
513e353b87SMagnus Damm 		.length		= SZ_16M,
523e353b87SMagnus Damm 		.type		= MT_DEVICE_NONSHARED
533e353b87SMagnus Damm 	},
543e353b87SMagnus Damm };
553e353b87SMagnus Damm 
563e353b87SMagnus Damm void __init r8a7779_map_io(void)
573e353b87SMagnus Damm {
583e353b87SMagnus Damm 	iotable_init(r8a7779_io_desc, ARRAY_SIZE(r8a7779_io_desc));
593e353b87SMagnus Damm }
60f411fadeSMagnus Damm 
61f411fadeSMagnus Damm static struct plat_sci_port scif0_platform_data = {
62f411fadeSMagnus Damm 	.mapbase	= 0xffe40000,
63f411fadeSMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF | UPF_IOREMAP,
64f411fadeSMagnus Damm 	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
65f411fadeSMagnus Damm 	.scbrr_algo_id	= SCBRR_ALGO_2,
66f411fadeSMagnus Damm 	.type		= PORT_SCIF,
67f411fadeSMagnus Damm 	.irqs		= { gic_spi(88), gic_spi(88),
68f411fadeSMagnus Damm 			    gic_spi(88), gic_spi(88) },
69f411fadeSMagnus Damm };
70f411fadeSMagnus Damm 
71f411fadeSMagnus Damm static struct platform_device scif0_device = {
72f411fadeSMagnus Damm 	.name		= "sh-sci",
73f411fadeSMagnus Damm 	.id		= 0,
74f411fadeSMagnus Damm 	.dev		= {
75f411fadeSMagnus Damm 		.platform_data	= &scif0_platform_data,
76f411fadeSMagnus Damm 	},
77f411fadeSMagnus Damm };
78f411fadeSMagnus Damm 
79f411fadeSMagnus Damm static struct plat_sci_port scif1_platform_data = {
80f411fadeSMagnus Damm 	.mapbase	= 0xffe41000,
81f411fadeSMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF | UPF_IOREMAP,
82f411fadeSMagnus Damm 	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
83f411fadeSMagnus Damm 	.scbrr_algo_id	= SCBRR_ALGO_2,
84f411fadeSMagnus Damm 	.type		= PORT_SCIF,
85f411fadeSMagnus Damm 	.irqs		= { gic_spi(89), gic_spi(89),
86f411fadeSMagnus Damm 			    gic_spi(89), gic_spi(89) },
87f411fadeSMagnus Damm };
88f411fadeSMagnus Damm 
89f411fadeSMagnus Damm static struct platform_device scif1_device = {
90f411fadeSMagnus Damm 	.name		= "sh-sci",
91f411fadeSMagnus Damm 	.id		= 1,
92f411fadeSMagnus Damm 	.dev		= {
93f411fadeSMagnus Damm 		.platform_data	= &scif1_platform_data,
94f411fadeSMagnus Damm 	},
95f411fadeSMagnus Damm };
96f411fadeSMagnus Damm 
97f411fadeSMagnus Damm static struct plat_sci_port scif2_platform_data = {
98f411fadeSMagnus Damm 	.mapbase	= 0xffe42000,
99f411fadeSMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF | UPF_IOREMAP,
100f411fadeSMagnus Damm 	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
101f411fadeSMagnus Damm 	.scbrr_algo_id	= SCBRR_ALGO_2,
102f411fadeSMagnus Damm 	.type		= PORT_SCIF,
103f411fadeSMagnus Damm 	.irqs		= { gic_spi(90), gic_spi(90),
104f411fadeSMagnus Damm 			    gic_spi(90), gic_spi(90) },
105f411fadeSMagnus Damm };
106f411fadeSMagnus Damm 
107f411fadeSMagnus Damm static struct platform_device scif2_device = {
108f411fadeSMagnus Damm 	.name		= "sh-sci",
109f411fadeSMagnus Damm 	.id		= 2,
110f411fadeSMagnus Damm 	.dev		= {
111f411fadeSMagnus Damm 		.platform_data	= &scif2_platform_data,
112f411fadeSMagnus Damm 	},
113f411fadeSMagnus Damm };
114f411fadeSMagnus Damm 
115f411fadeSMagnus Damm static struct plat_sci_port scif3_platform_data = {
116f411fadeSMagnus Damm 	.mapbase	= 0xffe43000,
117f411fadeSMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF | UPF_IOREMAP,
118f411fadeSMagnus Damm 	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
119f411fadeSMagnus Damm 	.scbrr_algo_id	= SCBRR_ALGO_2,
120f411fadeSMagnus Damm 	.type		= PORT_SCIF,
121f411fadeSMagnus Damm 	.irqs		= { gic_spi(91), gic_spi(91),
122f411fadeSMagnus Damm 			    gic_spi(91), gic_spi(91) },
123f411fadeSMagnus Damm };
124f411fadeSMagnus Damm 
125f411fadeSMagnus Damm static struct platform_device scif3_device = {
126f411fadeSMagnus Damm 	.name		= "sh-sci",
127f411fadeSMagnus Damm 	.id		= 3,
128f411fadeSMagnus Damm 	.dev		= {
129f411fadeSMagnus Damm 		.platform_data	= &scif3_platform_data,
130f411fadeSMagnus Damm 	},
131f411fadeSMagnus Damm };
132f411fadeSMagnus Damm 
133f411fadeSMagnus Damm static struct plat_sci_port scif4_platform_data = {
134f411fadeSMagnus Damm 	.mapbase	= 0xffe44000,
135f411fadeSMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF | UPF_IOREMAP,
136f411fadeSMagnus Damm 	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
137f411fadeSMagnus Damm 	.scbrr_algo_id	= SCBRR_ALGO_2,
138f411fadeSMagnus Damm 	.type		= PORT_SCIF,
139f411fadeSMagnus Damm 	.irqs		= { gic_spi(92), gic_spi(92),
140f411fadeSMagnus Damm 			    gic_spi(92), gic_spi(92) },
141f411fadeSMagnus Damm };
142f411fadeSMagnus Damm 
143f411fadeSMagnus Damm static struct platform_device scif4_device = {
144f411fadeSMagnus Damm 	.name		= "sh-sci",
145f411fadeSMagnus Damm 	.id		= 4,
146f411fadeSMagnus Damm 	.dev		= {
147f411fadeSMagnus Damm 		.platform_data	= &scif4_platform_data,
148f411fadeSMagnus Damm 	},
149f411fadeSMagnus Damm };
150f411fadeSMagnus Damm 
151f411fadeSMagnus Damm static struct plat_sci_port scif5_platform_data = {
152f411fadeSMagnus Damm 	.mapbase	= 0xffe45000,
153f411fadeSMagnus Damm 	.flags		= UPF_BOOT_AUTOCONF | UPF_IOREMAP,
154f411fadeSMagnus Damm 	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
155f411fadeSMagnus Damm 	.scbrr_algo_id	= SCBRR_ALGO_2,
156f411fadeSMagnus Damm 	.type		= PORT_SCIF,
157f411fadeSMagnus Damm 	.irqs		= { gic_spi(93), gic_spi(93),
158f411fadeSMagnus Damm 			    gic_spi(93), gic_spi(93) },
159f411fadeSMagnus Damm };
160f411fadeSMagnus Damm 
161f411fadeSMagnus Damm static struct platform_device scif5_device = {
162f411fadeSMagnus Damm 	.name		= "sh-sci",
163f411fadeSMagnus Damm 	.id		= 5,
164f411fadeSMagnus Damm 	.dev		= {
165f411fadeSMagnus Damm 		.platform_data	= &scif5_platform_data,
166f411fadeSMagnus Damm 	},
167f411fadeSMagnus Damm };
168f411fadeSMagnus Damm 
169f411fadeSMagnus Damm /* TMU */
170f411fadeSMagnus Damm static struct sh_timer_config tmu00_platform_data = {
171f411fadeSMagnus Damm 	.name = "TMU00",
172f411fadeSMagnus Damm 	.channel_offset = 0x4,
173f411fadeSMagnus Damm 	.timer_bit = 0,
174f411fadeSMagnus Damm 	.clockevent_rating = 200,
175f411fadeSMagnus Damm };
176f411fadeSMagnus Damm 
177f411fadeSMagnus Damm static struct resource tmu00_resources[] = {
178f411fadeSMagnus Damm 	[0] = {
179f411fadeSMagnus Damm 		.name	= "TMU00",
180f411fadeSMagnus Damm 		.start	= 0xffd80008,
181f411fadeSMagnus Damm 		.end	= 0xffd80013,
182f411fadeSMagnus Damm 		.flags	= IORESOURCE_MEM,
183f411fadeSMagnus Damm 	},
184f411fadeSMagnus Damm 	[1] = {
185f411fadeSMagnus Damm 		.start	= gic_spi(32),
186f411fadeSMagnus Damm 		.flags	= IORESOURCE_IRQ,
187f411fadeSMagnus Damm 	},
188f411fadeSMagnus Damm };
189f411fadeSMagnus Damm 
190f411fadeSMagnus Damm static struct platform_device tmu00_device = {
191f411fadeSMagnus Damm 	.name		= "sh_tmu",
192f411fadeSMagnus Damm 	.id		= 0,
193f411fadeSMagnus Damm 	.dev = {
194f411fadeSMagnus Damm 		.platform_data	= &tmu00_platform_data,
195f411fadeSMagnus Damm 	},
196f411fadeSMagnus Damm 	.resource	= tmu00_resources,
197f411fadeSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu00_resources),
198f411fadeSMagnus Damm };
199f411fadeSMagnus Damm 
200f411fadeSMagnus Damm static struct sh_timer_config tmu01_platform_data = {
201f411fadeSMagnus Damm 	.name = "TMU01",
202f411fadeSMagnus Damm 	.channel_offset = 0x10,
203f411fadeSMagnus Damm 	.timer_bit = 1,
204f411fadeSMagnus Damm 	.clocksource_rating = 200,
205f411fadeSMagnus Damm };
206f411fadeSMagnus Damm 
207f411fadeSMagnus Damm static struct resource tmu01_resources[] = {
208f411fadeSMagnus Damm 	[0] = {
209f411fadeSMagnus Damm 		.name	= "TMU01",
210f411fadeSMagnus Damm 		.start	= 0xffd80014,
211f411fadeSMagnus Damm 		.end	= 0xffd8001f,
212f411fadeSMagnus Damm 		.flags	= IORESOURCE_MEM,
213f411fadeSMagnus Damm 	},
214f411fadeSMagnus Damm 	[1] = {
215f411fadeSMagnus Damm 		.start	= gic_spi(33),
216f411fadeSMagnus Damm 		.flags	= IORESOURCE_IRQ,
217f411fadeSMagnus Damm 	},
218f411fadeSMagnus Damm };
219f411fadeSMagnus Damm 
220f411fadeSMagnus Damm static struct platform_device tmu01_device = {
221f411fadeSMagnus Damm 	.name		= "sh_tmu",
222f411fadeSMagnus Damm 	.id		= 1,
223f411fadeSMagnus Damm 	.dev = {
224f411fadeSMagnus Damm 		.platform_data	= &tmu01_platform_data,
225f411fadeSMagnus Damm 	},
226f411fadeSMagnus Damm 	.resource	= tmu01_resources,
227f411fadeSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu01_resources),
228f411fadeSMagnus Damm };
229f411fadeSMagnus Damm 
230f411fadeSMagnus Damm static struct platform_device *r8a7779_early_devices[] __initdata = {
231f411fadeSMagnus Damm 	&scif0_device,
232f411fadeSMagnus Damm 	&scif1_device,
233f411fadeSMagnus Damm 	&scif2_device,
234f411fadeSMagnus Damm 	&scif3_device,
235f411fadeSMagnus Damm 	&scif4_device,
236f411fadeSMagnus Damm 	&scif5_device,
237f411fadeSMagnus Damm 	&tmu00_device,
238f411fadeSMagnus Damm 	&tmu01_device,
239f411fadeSMagnus Damm };
240f411fadeSMagnus Damm 
241f411fadeSMagnus Damm static struct platform_device *r8a7779_late_devices[] __initdata = {
242f411fadeSMagnus Damm };
243f411fadeSMagnus Damm 
244f411fadeSMagnus Damm void __init r8a7779_add_standard_devices(void)
245f411fadeSMagnus Damm {
2468bac13f5SMagnus Damm #ifdef CONFIG_CACHE_L2X0
2478bac13f5SMagnus Damm 	/* Early BRESP enable, Shared attribute override enable, 64K*16way */
2488bac13f5SMagnus Damm 	l2x0_init(__io(0xf0100000), 0x40470000, 0x82000fff);
2498bac13f5SMagnus Damm #endif
250a662c082SMagnus Damm 	r8a7779_pm_init();
251a662c082SMagnus Damm 
252a662c082SMagnus Damm 	r8a7779_init_pm_domain(&r8a7779_sh4a);
253a662c082SMagnus Damm 	r8a7779_init_pm_domain(&r8a7779_sgx);
254a662c082SMagnus Damm 	r8a7779_init_pm_domain(&r8a7779_vdp1);
255a662c082SMagnus Damm 	r8a7779_init_pm_domain(&r8a7779_impx3);
256a662c082SMagnus Damm 
257f411fadeSMagnus Damm 	platform_add_devices(r8a7779_early_devices,
258f411fadeSMagnus Damm 			    ARRAY_SIZE(r8a7779_early_devices));
259f411fadeSMagnus Damm 	platform_add_devices(r8a7779_late_devices,
260f411fadeSMagnus Damm 			    ARRAY_SIZE(r8a7779_late_devices));
261f411fadeSMagnus Damm }
262f411fadeSMagnus Damm 
263f411fadeSMagnus Damm void __init r8a7779_add_early_devices(void)
264f411fadeSMagnus Damm {
265f411fadeSMagnus Damm 	early_platform_add_devices(r8a7779_early_devices,
266f411fadeSMagnus Damm 				   ARRAY_SIZE(r8a7779_early_devices));
2673e353b87SMagnus Damm 
2683e353b87SMagnus Damm 	/* Early serial console setup is not included here due to
2693e353b87SMagnus Damm 	 * memory map collisions. The SCIF serial ports in r8a7779
2703e353b87SMagnus Damm 	 * are difficult to entity map 1:1 due to collision with the
2713e353b87SMagnus Damm 	 * virtual memory range used by the coherent DMA code on ARM.
2723e353b87SMagnus Damm 	 *
2733e353b87SMagnus Damm 	 * Anyone wanting to debug early can remove UPF_IOREMAP from
2743e353b87SMagnus Damm 	 * the sh-sci serial console platform data, adjust mapbase
2753e353b87SMagnus Damm 	 * to a static M:N virt:phys mapping that needs to be added to
2763e353b87SMagnus Damm 	 * the mappings passed with iotable_init() above.
2773e353b87SMagnus Damm 	 *
2783e353b87SMagnus Damm 	 * Then add a call to shmobile_setup_console() from this function.
2793e353b87SMagnus Damm 	 *
2803e353b87SMagnus Damm 	 * As a final step pass earlyprint=sh-sci.2,115200 on the kernel
2813e353b87SMagnus Damm 	 * command line in case of the marzen board.
2823e353b87SMagnus Damm 	 */
283f411fadeSMagnus Damm }
284