1f411fadeSMagnus Damm /*
2f411fadeSMagnus Damm  * r8a7779 processor support
3f411fadeSMagnus Damm  *
4dace48d0SSergei Shtylyov  * Copyright (C) 2011, 2013  Renesas Solutions Corp.
5f411fadeSMagnus Damm  * Copyright (C) 2011  Magnus Damm
6dace48d0SSergei Shtylyov  * Copyright (C) 2013  Cogent Embedded, Inc.
7f411fadeSMagnus Damm  *
8f411fadeSMagnus Damm  * This program is free software; you can redistribute it and/or modify
9f411fadeSMagnus Damm  * it under the terms of the GNU General Public License as published by
10f411fadeSMagnus Damm  * the Free Software Foundation; version 2 of the License.
11f411fadeSMagnus Damm  *
12f411fadeSMagnus Damm  * This program is distributed in the hope that it will be useful,
13f411fadeSMagnus Damm  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14f411fadeSMagnus Damm  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15f411fadeSMagnus Damm  * GNU General Public License for more details.
16f411fadeSMagnus Damm  *
17f411fadeSMagnus Damm  * You should have received a copy of the GNU General Public License
18f411fadeSMagnus Damm  * along with this program; if not, write to the Free Software
19f411fadeSMagnus Damm  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
20f411fadeSMagnus Damm  */
21f411fadeSMagnus Damm #include <linux/kernel.h>
22f411fadeSMagnus Damm #include <linux/init.h>
23f411fadeSMagnus Damm #include <linux/interrupt.h>
24f411fadeSMagnus Damm #include <linux/irq.h>
255b3859d7SKuninori Morimoto #include <linux/irqchip.h>
265b3859d7SKuninori Morimoto #include <linux/irqchip/arm-gic.h>
2710e8d4f6SSimon Horman #include <linux/of_platform.h>
28441f7502SMax Filippov #include <linux/platform_data/dma-rcar-hpbdma.h>
2937a72d07SLaurent Pinchart #include <linux/platform_data/gpio-rcar.h>
305b3859d7SKuninori Morimoto #include <linux/platform_data/irq-renesas-intc-irqpin.h>
31f411fadeSMagnus Damm #include <linux/platform_device.h>
32f411fadeSMagnus Damm #include <linux/delay.h>
33f411fadeSMagnus Damm #include <linux/input.h>
34f411fadeSMagnus Damm #include <linux/io.h>
35f411fadeSMagnus Damm #include <linux/serial_sci.h>
36f411fadeSMagnus Damm #include <linux/sh_timer.h>
37a7b9837cSVladimir Barinov #include <linux/dma-mapping.h>
382c8788bfSSergei Shtylyov #include <linux/usb/otg.h>
3984a812daSSergei Shtylyov #include <linux/usb/hcd.h>
402c8788bfSSergei Shtylyov #include <linux/usb/ehci_pdriver.h>
412c8788bfSSergei Shtylyov #include <linux/usb/ohci_pdriver.h>
422c8788bfSSergei Shtylyov #include <linux/pm_runtime.h>
43250a2723SRob Herring #include <mach/irqs.h>
44f411fadeSMagnus Damm #include <mach/r8a7779.h>
45a662c082SMagnus Damm #include <mach/common.h>
46f411fadeSMagnus Damm #include <asm/mach-types.h>
47f411fadeSMagnus Damm #include <asm/mach/arch.h>
48df27a2d8SMagnus Damm #include <asm/mach/time.h>
493e353b87SMagnus Damm #include <asm/mach/map.h>
508bac13f5SMagnus Damm #include <asm/hardware/cache-l2x0.h>
513e353b87SMagnus Damm 
523e353b87SMagnus Damm static struct map_desc r8a7779_io_desc[] __initdata = {
533e353b87SMagnus Damm 	/* 2M entity map for 0xf0000000 (MPCORE) */
543e353b87SMagnus Damm 	{
553e353b87SMagnus Damm 		.virtual	= 0xf0000000,
563e353b87SMagnus Damm 		.pfn		= __phys_to_pfn(0xf0000000),
573e353b87SMagnus Damm 		.length		= SZ_2M,
583e353b87SMagnus Damm 		.type		= MT_DEVICE_NONSHARED
593e353b87SMagnus Damm 	},
603e353b87SMagnus Damm 	/* 16M entity map for 0xfexxxxxx (DMAC-S/HPBREG/INTC2/LRAM/DBSC) */
613e353b87SMagnus Damm 	{
623e353b87SMagnus Damm 		.virtual	= 0xfe000000,
633e353b87SMagnus Damm 		.pfn		= __phys_to_pfn(0xfe000000),
643e353b87SMagnus Damm 		.length		= SZ_16M,
653e353b87SMagnus Damm 		.type		= MT_DEVICE_NONSHARED
663e353b87SMagnus Damm 	},
673e353b87SMagnus Damm };
683e353b87SMagnus Damm 
693e353b87SMagnus Damm void __init r8a7779_map_io(void)
703e353b87SMagnus Damm {
713e353b87SMagnus Damm 	iotable_init(r8a7779_io_desc, ARRAY_SIZE(r8a7779_io_desc));
723e353b87SMagnus Damm }
73f411fadeSMagnus Damm 
745b3859d7SKuninori Morimoto /* IRQ */
755b3859d7SKuninori Morimoto #define INT2SMSKCR0 IOMEM(0xfe7822a0)
765b3859d7SKuninori Morimoto #define INT2SMSKCR1 IOMEM(0xfe7822a4)
775b3859d7SKuninori Morimoto #define INT2SMSKCR2 IOMEM(0xfe7822a8)
785b3859d7SKuninori Morimoto #define INT2SMSKCR3 IOMEM(0xfe7822ac)
795b3859d7SKuninori Morimoto #define INT2SMSKCR4 IOMEM(0xfe7822b0)
805b3859d7SKuninori Morimoto 
815b3859d7SKuninori Morimoto #define INT2NTSR0 IOMEM(0xfe700060)
825b3859d7SKuninori Morimoto #define INT2NTSR1 IOMEM(0xfe700064)
835b3859d7SKuninori Morimoto 
845b3859d7SKuninori Morimoto static struct renesas_intc_irqpin_config irqpin0_platform_data __initdata = {
855b3859d7SKuninori Morimoto 	.irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */
865b3859d7SKuninori Morimoto 	.sense_bitfield_width = 2,
875b3859d7SKuninori Morimoto };
885b3859d7SKuninori Morimoto 
895b3859d7SKuninori Morimoto static struct resource irqpin0_resources[] __initdata = {
905b3859d7SKuninori Morimoto 	DEFINE_RES_MEM(0xfe78001c, 4), /* ICR1 */
915b3859d7SKuninori Morimoto 	DEFINE_RES_MEM(0xfe780010, 4), /* INTPRI */
925b3859d7SKuninori Morimoto 	DEFINE_RES_MEM(0xfe780024, 4), /* INTREQ */
935b3859d7SKuninori Morimoto 	DEFINE_RES_MEM(0xfe780044, 4), /* INTMSK0 */
945b3859d7SKuninori Morimoto 	DEFINE_RES_MEM(0xfe780064, 4), /* INTMSKCLR0 */
955b3859d7SKuninori Morimoto 	DEFINE_RES_IRQ(gic_spi(27)), /* IRQ0 */
965b3859d7SKuninori Morimoto 	DEFINE_RES_IRQ(gic_spi(28)), /* IRQ1 */
975b3859d7SKuninori Morimoto 	DEFINE_RES_IRQ(gic_spi(29)), /* IRQ2 */
985b3859d7SKuninori Morimoto 	DEFINE_RES_IRQ(gic_spi(30)), /* IRQ3 */
995b3859d7SKuninori Morimoto };
1005b3859d7SKuninori Morimoto 
10131e4e292SKuninori Morimoto void __init r8a7779_init_irq_extpin_dt(int irlm)
1025b3859d7SKuninori Morimoto {
1035b3859d7SKuninori Morimoto 	void __iomem *icr0 = ioremap_nocache(0xfe780000, PAGE_SIZE);
1045b3859d7SKuninori Morimoto 	u32 tmp;
1055b3859d7SKuninori Morimoto 
1065b3859d7SKuninori Morimoto 	if (!icr0) {
1075b3859d7SKuninori Morimoto 		pr_warn("r8a7779: unable to setup external irq pin mode\n");
1085b3859d7SKuninori Morimoto 		return;
1095b3859d7SKuninori Morimoto 	}
1105b3859d7SKuninori Morimoto 
1115b3859d7SKuninori Morimoto 	tmp = ioread32(icr0);
1125b3859d7SKuninori Morimoto 	if (irlm)
1135b3859d7SKuninori Morimoto 		tmp |= 1 << 23; /* IRQ0 -> IRQ3 as individual pins */
1145b3859d7SKuninori Morimoto 	else
1155b3859d7SKuninori Morimoto 		tmp &= ~(1 << 23); /* IRL mode - not supported */
1165b3859d7SKuninori Morimoto 	tmp |= (1 << 21); /* LVLMODE = 1 */
1175b3859d7SKuninori Morimoto 	iowrite32(tmp, icr0);
1185b3859d7SKuninori Morimoto 	iounmap(icr0);
11931e4e292SKuninori Morimoto }
1205b3859d7SKuninori Morimoto 
12131e4e292SKuninori Morimoto void __init r8a7779_init_irq_extpin(int irlm)
12231e4e292SKuninori Morimoto {
12331e4e292SKuninori Morimoto 	r8a7779_init_irq_extpin_dt(irlm);
1245b3859d7SKuninori Morimoto 	if (irlm)
1255b3859d7SKuninori Morimoto 		platform_device_register_resndata(
1265b3859d7SKuninori Morimoto 			&platform_bus, "renesas_intc_irqpin", -1,
1275b3859d7SKuninori Morimoto 			irqpin0_resources, ARRAY_SIZE(irqpin0_resources),
1285b3859d7SKuninori Morimoto 			&irqpin0_platform_data, sizeof(irqpin0_platform_data));
1295b3859d7SKuninori Morimoto }
1305b3859d7SKuninori Morimoto 
1315b3859d7SKuninori Morimoto /* PFC/GPIO */
1328b6edf36SLaurent Pinchart static struct resource r8a7779_pfc_resources[] = {
1330ccaf5bbSMagnus Damm 	DEFINE_RES_MEM(0xfffc0000, 0x023c),
1348b6edf36SLaurent Pinchart };
1358b6edf36SLaurent Pinchart 
1368b6edf36SLaurent Pinchart static struct platform_device r8a7779_pfc_device = {
1378b6edf36SLaurent Pinchart 	.name		= "pfc-r8a7779",
1388b6edf36SLaurent Pinchart 	.id		= -1,
1398b6edf36SLaurent Pinchart 	.resource	= r8a7779_pfc_resources,
1408b6edf36SLaurent Pinchart 	.num_resources	= ARRAY_SIZE(r8a7779_pfc_resources),
1418b6edf36SLaurent Pinchart };
1428b6edf36SLaurent Pinchart 
14337a72d07SLaurent Pinchart #define R8A7779_GPIO(idx, npins) \
14437a72d07SLaurent Pinchart static struct resource r8a7779_gpio##idx##_resources[] = {		\
1450ccaf5bbSMagnus Damm 	DEFINE_RES_MEM(0xffc40000 + (0x1000 * (idx)), 0x002c),		\
1460ccaf5bbSMagnus Damm 	DEFINE_RES_IRQ(gic_iid(0xad + (idx))),				\
14737a72d07SLaurent Pinchart };									\
14837a72d07SLaurent Pinchart 									\
14937a72d07SLaurent Pinchart static struct gpio_rcar_config r8a7779_gpio##idx##_platform_data = {	\
15037a72d07SLaurent Pinchart 	.gpio_base	= 32 * (idx),					\
15137a72d07SLaurent Pinchart 	.irq_base	= 0,						\
15237a72d07SLaurent Pinchart 	.number_of_pins	= npins,					\
15337a72d07SLaurent Pinchart 	.pctl_name	= "pfc-r8a7779",				\
15437a72d07SLaurent Pinchart };									\
15537a72d07SLaurent Pinchart 									\
15637a72d07SLaurent Pinchart static struct platform_device r8a7779_gpio##idx##_device = {		\
15737a72d07SLaurent Pinchart 	.name		= "gpio_rcar",					\
15837a72d07SLaurent Pinchart 	.id		= idx,						\
15937a72d07SLaurent Pinchart 	.resource	= r8a7779_gpio##idx##_resources,		\
16037a72d07SLaurent Pinchart 	.num_resources	= ARRAY_SIZE(r8a7779_gpio##idx##_resources),	\
16137a72d07SLaurent Pinchart 	.dev		= {						\
16237a72d07SLaurent Pinchart 		.platform_data	= &r8a7779_gpio##idx##_platform_data,	\
16337a72d07SLaurent Pinchart 	},								\
16437a72d07SLaurent Pinchart }
16537a72d07SLaurent Pinchart 
16637a72d07SLaurent Pinchart R8A7779_GPIO(0, 32);
16737a72d07SLaurent Pinchart R8A7779_GPIO(1, 32);
16837a72d07SLaurent Pinchart R8A7779_GPIO(2, 32);
16937a72d07SLaurent Pinchart R8A7779_GPIO(3, 32);
17037a72d07SLaurent Pinchart R8A7779_GPIO(4, 32);
17137a72d07SLaurent Pinchart R8A7779_GPIO(5, 32);
17237a72d07SLaurent Pinchart R8A7779_GPIO(6, 9);
17337a72d07SLaurent Pinchart 
17437a72d07SLaurent Pinchart static struct platform_device *r8a7779_pinctrl_devices[] __initdata = {
17537a72d07SLaurent Pinchart 	&r8a7779_pfc_device,
17637a72d07SLaurent Pinchart 	&r8a7779_gpio0_device,
17737a72d07SLaurent Pinchart 	&r8a7779_gpio1_device,
17837a72d07SLaurent Pinchart 	&r8a7779_gpio2_device,
17937a72d07SLaurent Pinchart 	&r8a7779_gpio3_device,
18037a72d07SLaurent Pinchart 	&r8a7779_gpio4_device,
18137a72d07SLaurent Pinchart 	&r8a7779_gpio5_device,
18237a72d07SLaurent Pinchart 	&r8a7779_gpio6_device,
18337a72d07SLaurent Pinchart };
18437a72d07SLaurent Pinchart 
1858b6edf36SLaurent Pinchart void __init r8a7779_pinmux_init(void)
1868b6edf36SLaurent Pinchart {
18737a72d07SLaurent Pinchart 	platform_add_devices(r8a7779_pinctrl_devices,
18837a72d07SLaurent Pinchart 			    ARRAY_SIZE(r8a7779_pinctrl_devices));
1898b6edf36SLaurent Pinchart }
1908b6edf36SLaurent Pinchart 
191efced000SLaurent Pinchart /* SCIF */
192efced000SLaurent Pinchart #define R8A7779_SCIF(index, baseaddr, irq)			\
193efced000SLaurent Pinchart static struct plat_sci_port scif##index##_platform_data = {	\
194efced000SLaurent Pinchart 	.type		= PORT_SCIF,				\
195efced000SLaurent Pinchart 	.flags		= UPF_BOOT_AUTOCONF | UPF_IOREMAP,	\
196efced000SLaurent Pinchart 	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,	\
197efced000SLaurent Pinchart };								\
198efced000SLaurent Pinchart 								\
199aa61ee2eSLaurent Pinchart static struct resource scif##index##_resources[] = {		\
200aa61ee2eSLaurent Pinchart 	DEFINE_RES_MEM(baseaddr, 0x100),			\
201aa61ee2eSLaurent Pinchart 	DEFINE_RES_IRQ(irq),					\
202aa61ee2eSLaurent Pinchart };								\
203aa61ee2eSLaurent Pinchart 								\
204efced000SLaurent Pinchart static struct platform_device scif##index##_device = {		\
205efced000SLaurent Pinchart 	.name		= "sh-sci",				\
206efced000SLaurent Pinchart 	.id		= index,				\
207aa61ee2eSLaurent Pinchart 	.resource	= scif##index##_resources,		\
208aa61ee2eSLaurent Pinchart 	.num_resources	= ARRAY_SIZE(scif##index##_resources),	\
209efced000SLaurent Pinchart 	.dev		= {					\
210efced000SLaurent Pinchart 		.platform_data	= &scif##index##_platform_data,	\
211efced000SLaurent Pinchart 	},							\
212efced000SLaurent Pinchart }
213f411fadeSMagnus Damm 
214efced000SLaurent Pinchart R8A7779_SCIF(0, 0xffe40000, gic_iid(0x78));
215efced000SLaurent Pinchart R8A7779_SCIF(1, 0xffe41000, gic_iid(0x79));
216efced000SLaurent Pinchart R8A7779_SCIF(2, 0xffe42000, gic_iid(0x7a));
217efced000SLaurent Pinchart R8A7779_SCIF(3, 0xffe43000, gic_iid(0x7b));
218efced000SLaurent Pinchart R8A7779_SCIF(4, 0xffe44000, gic_iid(0x7c));
219efced000SLaurent Pinchart R8A7779_SCIF(5, 0xffe45000, gic_iid(0x7d));
220f411fadeSMagnus Damm 
221f411fadeSMagnus Damm /* TMU */
222f411fadeSMagnus Damm static struct sh_timer_config tmu00_platform_data = {
223f411fadeSMagnus Damm 	.name = "TMU00",
224f411fadeSMagnus Damm 	.channel_offset = 0x4,
225f411fadeSMagnus Damm 	.timer_bit = 0,
226f411fadeSMagnus Damm 	.clockevent_rating = 200,
227f411fadeSMagnus Damm };
228f411fadeSMagnus Damm 
229f411fadeSMagnus Damm static struct resource tmu00_resources[] = {
230f411fadeSMagnus Damm 	[0] = {
231f411fadeSMagnus Damm 		.name	= "TMU00",
232f411fadeSMagnus Damm 		.start	= 0xffd80008,
233f411fadeSMagnus Damm 		.end	= 0xffd80013,
234f411fadeSMagnus Damm 		.flags	= IORESOURCE_MEM,
235f411fadeSMagnus Damm 	},
236f411fadeSMagnus Damm 	[1] = {
237dbe95ad0SKuninori Morimoto 		.start	= gic_iid(0x40),
238f411fadeSMagnus Damm 		.flags	= IORESOURCE_IRQ,
239f411fadeSMagnus Damm 	},
240f411fadeSMagnus Damm };
241f411fadeSMagnus Damm 
242f411fadeSMagnus Damm static struct platform_device tmu00_device = {
243f411fadeSMagnus Damm 	.name		= "sh_tmu",
244f411fadeSMagnus Damm 	.id		= 0,
245f411fadeSMagnus Damm 	.dev = {
246f411fadeSMagnus Damm 		.platform_data	= &tmu00_platform_data,
247f411fadeSMagnus Damm 	},
248f411fadeSMagnus Damm 	.resource	= tmu00_resources,
249f411fadeSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu00_resources),
250f411fadeSMagnus Damm };
251f411fadeSMagnus Damm 
252f411fadeSMagnus Damm static struct sh_timer_config tmu01_platform_data = {
253f411fadeSMagnus Damm 	.name = "TMU01",
254f411fadeSMagnus Damm 	.channel_offset = 0x10,
255f411fadeSMagnus Damm 	.timer_bit = 1,
256f411fadeSMagnus Damm 	.clocksource_rating = 200,
257f411fadeSMagnus Damm };
258f411fadeSMagnus Damm 
259f411fadeSMagnus Damm static struct resource tmu01_resources[] = {
260f411fadeSMagnus Damm 	[0] = {
261f411fadeSMagnus Damm 		.name	= "TMU01",
262f411fadeSMagnus Damm 		.start	= 0xffd80014,
263f411fadeSMagnus Damm 		.end	= 0xffd8001f,
264f411fadeSMagnus Damm 		.flags	= IORESOURCE_MEM,
265f411fadeSMagnus Damm 	},
266f411fadeSMagnus Damm 	[1] = {
267dbe95ad0SKuninori Morimoto 		.start	= gic_iid(0x41),
268f411fadeSMagnus Damm 		.flags	= IORESOURCE_IRQ,
269f411fadeSMagnus Damm 	},
270f411fadeSMagnus Damm };
271f411fadeSMagnus Damm 
272f411fadeSMagnus Damm static struct platform_device tmu01_device = {
273f411fadeSMagnus Damm 	.name		= "sh_tmu",
274f411fadeSMagnus Damm 	.id		= 1,
275f411fadeSMagnus Damm 	.dev = {
276f411fadeSMagnus Damm 		.platform_data	= &tmu01_platform_data,
277f411fadeSMagnus Damm 	},
278f411fadeSMagnus Damm 	.resource	= tmu01_resources,
279f411fadeSMagnus Damm 	.num_resources	= ARRAY_SIZE(tmu01_resources),
280f411fadeSMagnus Damm };
281f411fadeSMagnus Damm 
282ccc2a27bSKuninori Morimoto /* I2C */
283ccc2a27bSKuninori Morimoto static struct resource rcar_i2c0_res[] = {
284ccc2a27bSKuninori Morimoto 	{
285ccc2a27bSKuninori Morimoto 		.start  = 0xffc70000,
286ccc2a27bSKuninori Morimoto 		.end    = 0xffc70fff,
287ccc2a27bSKuninori Morimoto 		.flags  = IORESOURCE_MEM,
288ccc2a27bSKuninori Morimoto 	}, {
289dbe95ad0SKuninori Morimoto 		.start  = gic_iid(0x6f),
290ccc2a27bSKuninori Morimoto 		.flags  = IORESOURCE_IRQ,
291ccc2a27bSKuninori Morimoto 	},
292ccc2a27bSKuninori Morimoto };
293ccc2a27bSKuninori Morimoto 
294ccc2a27bSKuninori Morimoto static struct platform_device i2c0_device = {
295ccc2a27bSKuninori Morimoto 	.name		= "i2c-rcar",
296ccc2a27bSKuninori Morimoto 	.id		= 0,
297ccc2a27bSKuninori Morimoto 	.resource	= rcar_i2c0_res,
298ccc2a27bSKuninori Morimoto 	.num_resources	= ARRAY_SIZE(rcar_i2c0_res),
299ccc2a27bSKuninori Morimoto };
300ccc2a27bSKuninori Morimoto 
301ccc2a27bSKuninori Morimoto static struct resource rcar_i2c1_res[] = {
302ccc2a27bSKuninori Morimoto 	{
303ccc2a27bSKuninori Morimoto 		.start  = 0xffc71000,
304ccc2a27bSKuninori Morimoto 		.end    = 0xffc71fff,
305ccc2a27bSKuninori Morimoto 		.flags  = IORESOURCE_MEM,
306ccc2a27bSKuninori Morimoto 	}, {
307dbe95ad0SKuninori Morimoto 		.start  = gic_iid(0x72),
308ccc2a27bSKuninori Morimoto 		.flags  = IORESOURCE_IRQ,
309ccc2a27bSKuninori Morimoto 	},
310ccc2a27bSKuninori Morimoto };
311ccc2a27bSKuninori Morimoto 
312ccc2a27bSKuninori Morimoto static struct platform_device i2c1_device = {
313ccc2a27bSKuninori Morimoto 	.name		= "i2c-rcar",
314ccc2a27bSKuninori Morimoto 	.id		= 1,
315ccc2a27bSKuninori Morimoto 	.resource	= rcar_i2c1_res,
316ccc2a27bSKuninori Morimoto 	.num_resources	= ARRAY_SIZE(rcar_i2c1_res),
317ccc2a27bSKuninori Morimoto };
318ccc2a27bSKuninori Morimoto 
319ccc2a27bSKuninori Morimoto static struct resource rcar_i2c2_res[] = {
320ccc2a27bSKuninori Morimoto 	{
321ccc2a27bSKuninori Morimoto 		.start  = 0xffc72000,
322ccc2a27bSKuninori Morimoto 		.end    = 0xffc72fff,
323ccc2a27bSKuninori Morimoto 		.flags  = IORESOURCE_MEM,
324ccc2a27bSKuninori Morimoto 	}, {
325dbe95ad0SKuninori Morimoto 		.start  = gic_iid(0x70),
326ccc2a27bSKuninori Morimoto 		.flags  = IORESOURCE_IRQ,
327ccc2a27bSKuninori Morimoto 	},
328ccc2a27bSKuninori Morimoto };
329ccc2a27bSKuninori Morimoto 
330ccc2a27bSKuninori Morimoto static struct platform_device i2c2_device = {
331ccc2a27bSKuninori Morimoto 	.name		= "i2c-rcar",
332ccc2a27bSKuninori Morimoto 	.id		= 2,
333ccc2a27bSKuninori Morimoto 	.resource	= rcar_i2c2_res,
334ccc2a27bSKuninori Morimoto 	.num_resources	= ARRAY_SIZE(rcar_i2c2_res),
335ccc2a27bSKuninori Morimoto };
336ccc2a27bSKuninori Morimoto 
337ccc2a27bSKuninori Morimoto static struct resource rcar_i2c3_res[] = {
338ccc2a27bSKuninori Morimoto 	{
339ccc2a27bSKuninori Morimoto 		.start  = 0xffc73000,
340ccc2a27bSKuninori Morimoto 		.end    = 0xffc73fff,
341ccc2a27bSKuninori Morimoto 		.flags  = IORESOURCE_MEM,
342ccc2a27bSKuninori Morimoto 	}, {
343dbe95ad0SKuninori Morimoto 		.start  = gic_iid(0x71),
344ccc2a27bSKuninori Morimoto 		.flags  = IORESOURCE_IRQ,
345ccc2a27bSKuninori Morimoto 	},
346ccc2a27bSKuninori Morimoto };
347ccc2a27bSKuninori Morimoto 
348ccc2a27bSKuninori Morimoto static struct platform_device i2c3_device = {
349ccc2a27bSKuninori Morimoto 	.name		= "i2c-rcar",
350ccc2a27bSKuninori Morimoto 	.id		= 3,
351ccc2a27bSKuninori Morimoto 	.resource	= rcar_i2c3_res,
352ccc2a27bSKuninori Morimoto 	.num_resources	= ARRAY_SIZE(rcar_i2c3_res),
353ccc2a27bSKuninori Morimoto };
354ccc2a27bSKuninori Morimoto 
355a7b9837cSVladimir Barinov static struct resource sata_resources[] = {
356a7b9837cSVladimir Barinov 	[0] = {
357a7b9837cSVladimir Barinov 		.name	= "rcar-sata",
358a7b9837cSVladimir Barinov 		.start	= 0xfc600000,
359a7b9837cSVladimir Barinov 		.end	= 0xfc601fff,
360a7b9837cSVladimir Barinov 		.flags	= IORESOURCE_MEM,
361a7b9837cSVladimir Barinov 	},
362a7b9837cSVladimir Barinov 	[1] = {
363d60cd5f1SSergei Shtylyov 		.start	= gic_iid(0x84),
364a7b9837cSVladimir Barinov 		.flags	= IORESOURCE_IRQ,
365a7b9837cSVladimir Barinov 	},
366a7b9837cSVladimir Barinov };
367a7b9837cSVladimir Barinov 
368a7b9837cSVladimir Barinov static struct platform_device sata_device = {
369a7b9837cSVladimir Barinov 	.name		= "sata_rcar",
370a7b9837cSVladimir Barinov 	.id		= -1,
371a7b9837cSVladimir Barinov 	.resource	= sata_resources,
372a7b9837cSVladimir Barinov 	.num_resources	= ARRAY_SIZE(sata_resources),
373a7b9837cSVladimir Barinov 	.dev		= {
374a7b9837cSVladimir Barinov 		.dma_mask		= &sata_device.dev.coherent_dma_mask,
375a7b9837cSVladimir Barinov 		.coherent_dma_mask	= DMA_BIT_MASK(32),
376a7b9837cSVladimir Barinov 	},
377a7b9837cSVladimir Barinov };
378a7b9837cSVladimir Barinov 
3792c8788bfSSergei Shtylyov /* USB */
3802c8788bfSSergei Shtylyov static struct usb_phy *phy;
3812c8788bfSSergei Shtylyov 
3822c8788bfSSergei Shtylyov static int usb_power_on(struct platform_device *pdev)
3832c8788bfSSergei Shtylyov {
3842c8788bfSSergei Shtylyov 	if (IS_ERR(phy))
3852c8788bfSSergei Shtylyov 		return PTR_ERR(phy);
3862c8788bfSSergei Shtylyov 
3872c8788bfSSergei Shtylyov 	pm_runtime_enable(&pdev->dev);
3882c8788bfSSergei Shtylyov 	pm_runtime_get_sync(&pdev->dev);
3892c8788bfSSergei Shtylyov 
3902c8788bfSSergei Shtylyov 	usb_phy_init(phy);
3912c8788bfSSergei Shtylyov 
3922c8788bfSSergei Shtylyov 	return 0;
3932c8788bfSSergei Shtylyov }
3942c8788bfSSergei Shtylyov 
3952c8788bfSSergei Shtylyov static void usb_power_off(struct platform_device *pdev)
3962c8788bfSSergei Shtylyov {
3972c8788bfSSergei Shtylyov 	if (IS_ERR(phy))
3982c8788bfSSergei Shtylyov 		return;
3992c8788bfSSergei Shtylyov 
4002c8788bfSSergei Shtylyov 	usb_phy_shutdown(phy);
4012c8788bfSSergei Shtylyov 
4022c8788bfSSergei Shtylyov 	pm_runtime_put_sync(&pdev->dev);
4032c8788bfSSergei Shtylyov 	pm_runtime_disable(&pdev->dev);
4042c8788bfSSergei Shtylyov }
4052c8788bfSSergei Shtylyov 
40684a812daSSergei Shtylyov static int ehci_init_internal_buffer(struct usb_hcd *hcd)
40784a812daSSergei Shtylyov {
40884a812daSSergei Shtylyov 	/*
40984a812daSSergei Shtylyov 	 * Below are recommended values from the datasheet;
41084a812daSSergei Shtylyov 	 * see [USB :: Setting of EHCI Internal Buffer].
41184a812daSSergei Shtylyov 	 */
41284a812daSSergei Shtylyov 	/* EHCI IP internal buffer setting */
41384a812daSSergei Shtylyov 	iowrite32(0x00ff0040, hcd->regs + 0x0094);
41484a812daSSergei Shtylyov 	/* EHCI IP internal buffer enable */
41584a812daSSergei Shtylyov 	iowrite32(0x00000001, hcd->regs + 0x009C);
41684a812daSSergei Shtylyov 
41784a812daSSergei Shtylyov 	return 0;
41884a812daSSergei Shtylyov }
41984a812daSSergei Shtylyov 
4202c8788bfSSergei Shtylyov static struct usb_ehci_pdata ehcix_pdata = {
4212c8788bfSSergei Shtylyov 	.power_on	= usb_power_on,
4222c8788bfSSergei Shtylyov 	.power_off	= usb_power_off,
4232c8788bfSSergei Shtylyov 	.power_suspend	= usb_power_off,
42484a812daSSergei Shtylyov 	.pre_setup	= ehci_init_internal_buffer,
4252c8788bfSSergei Shtylyov };
4262c8788bfSSergei Shtylyov 
4272c8788bfSSergei Shtylyov static struct resource ehci0_resources[] = {
4282c8788bfSSergei Shtylyov 	[0] = {
4292c8788bfSSergei Shtylyov 		.start	= 0xffe70000,
4302c8788bfSSergei Shtylyov 		.end	= 0xffe70400 - 1,
4312c8788bfSSergei Shtylyov 		.flags	= IORESOURCE_MEM,
4322c8788bfSSergei Shtylyov 	},
4332c8788bfSSergei Shtylyov 	[1] = {
4342c8788bfSSergei Shtylyov 		.start	= gic_iid(0x4c),
4352c8788bfSSergei Shtylyov 		.flags	= IORESOURCE_IRQ,
4362c8788bfSSergei Shtylyov 	},
4372c8788bfSSergei Shtylyov };
4382c8788bfSSergei Shtylyov 
4392c8788bfSSergei Shtylyov static struct platform_device ehci0_device = {
4402c8788bfSSergei Shtylyov 	.name	= "ehci-platform",
4412c8788bfSSergei Shtylyov 	.id	= 0,
4422c8788bfSSergei Shtylyov 	.dev	= {
4432c8788bfSSergei Shtylyov 		.dma_mask		= &ehci0_device.dev.coherent_dma_mask,
4442c8788bfSSergei Shtylyov 		.coherent_dma_mask	= 0xffffffff,
4452c8788bfSSergei Shtylyov 		.platform_data		= &ehcix_pdata,
4462c8788bfSSergei Shtylyov 	},
4472c8788bfSSergei Shtylyov 	.num_resources	= ARRAY_SIZE(ehci0_resources),
4482c8788bfSSergei Shtylyov 	.resource	= ehci0_resources,
4492c8788bfSSergei Shtylyov };
4502c8788bfSSergei Shtylyov 
4512c8788bfSSergei Shtylyov static struct resource ehci1_resources[] = {
4522c8788bfSSergei Shtylyov 	[0] = {
4532c8788bfSSergei Shtylyov 		.start	= 0xfff70000,
4542c8788bfSSergei Shtylyov 		.end	= 0xfff70400 - 1,
4552c8788bfSSergei Shtylyov 		.flags	= IORESOURCE_MEM,
4562c8788bfSSergei Shtylyov 	},
4572c8788bfSSergei Shtylyov 	[1] = {
4582c8788bfSSergei Shtylyov 		.start	= gic_iid(0x4d),
4592c8788bfSSergei Shtylyov 		.flags	= IORESOURCE_IRQ,
4602c8788bfSSergei Shtylyov 	},
4612c8788bfSSergei Shtylyov };
4622c8788bfSSergei Shtylyov 
4632c8788bfSSergei Shtylyov static struct platform_device ehci1_device = {
4642c8788bfSSergei Shtylyov 	.name	= "ehci-platform",
4652c8788bfSSergei Shtylyov 	.id	= 1,
4662c8788bfSSergei Shtylyov 	.dev	= {
4672c8788bfSSergei Shtylyov 		.dma_mask		= &ehci1_device.dev.coherent_dma_mask,
4682c8788bfSSergei Shtylyov 		.coherent_dma_mask	= 0xffffffff,
4692c8788bfSSergei Shtylyov 		.platform_data		= &ehcix_pdata,
4702c8788bfSSergei Shtylyov 	},
4712c8788bfSSergei Shtylyov 	.num_resources	= ARRAY_SIZE(ehci1_resources),
4722c8788bfSSergei Shtylyov 	.resource	= ehci1_resources,
4732c8788bfSSergei Shtylyov };
4742c8788bfSSergei Shtylyov 
4752c8788bfSSergei Shtylyov static struct usb_ohci_pdata ohcix_pdata = {
4762c8788bfSSergei Shtylyov 	.power_on	= usb_power_on,
4772c8788bfSSergei Shtylyov 	.power_off	= usb_power_off,
4782c8788bfSSergei Shtylyov 	.power_suspend	= usb_power_off,
4792c8788bfSSergei Shtylyov };
4802c8788bfSSergei Shtylyov 
4812c8788bfSSergei Shtylyov static struct resource ohci0_resources[] = {
4822c8788bfSSergei Shtylyov 	[0] = {
4832c8788bfSSergei Shtylyov 		.start	= 0xffe70400,
4842c8788bfSSergei Shtylyov 		.end	= 0xffe70800 - 1,
4852c8788bfSSergei Shtylyov 		.flags	= IORESOURCE_MEM,
4862c8788bfSSergei Shtylyov 	},
4872c8788bfSSergei Shtylyov 	[1] = {
4882c8788bfSSergei Shtylyov 		.start	= gic_iid(0x4c),
4892c8788bfSSergei Shtylyov 		.flags	= IORESOURCE_IRQ,
4902c8788bfSSergei Shtylyov 	},
4912c8788bfSSergei Shtylyov };
4922c8788bfSSergei Shtylyov 
4932c8788bfSSergei Shtylyov static struct platform_device ohci0_device = {
4942c8788bfSSergei Shtylyov 	.name	= "ohci-platform",
4952c8788bfSSergei Shtylyov 	.id	= 0,
4962c8788bfSSergei Shtylyov 	.dev	= {
4972c8788bfSSergei Shtylyov 		.dma_mask		= &ohci0_device.dev.coherent_dma_mask,
4982c8788bfSSergei Shtylyov 		.coherent_dma_mask	= 0xffffffff,
4992c8788bfSSergei Shtylyov 		.platform_data		= &ohcix_pdata,
5002c8788bfSSergei Shtylyov 	},
5012c8788bfSSergei Shtylyov 	.num_resources	= ARRAY_SIZE(ohci0_resources),
5022c8788bfSSergei Shtylyov 	.resource	= ohci0_resources,
5032c8788bfSSergei Shtylyov };
5042c8788bfSSergei Shtylyov 
5052c8788bfSSergei Shtylyov static struct resource ohci1_resources[] = {
5062c8788bfSSergei Shtylyov 	[0] = {
5072c8788bfSSergei Shtylyov 		.start	= 0xfff70400,
5082c8788bfSSergei Shtylyov 		.end	= 0xfff70800 - 1,
5092c8788bfSSergei Shtylyov 		.flags	= IORESOURCE_MEM,
5102c8788bfSSergei Shtylyov 	},
5112c8788bfSSergei Shtylyov 	[1] = {
5122c8788bfSSergei Shtylyov 		.start	= gic_iid(0x4d),
5132c8788bfSSergei Shtylyov 		.flags	= IORESOURCE_IRQ,
5142c8788bfSSergei Shtylyov 	},
5152c8788bfSSergei Shtylyov };
5162c8788bfSSergei Shtylyov 
5172c8788bfSSergei Shtylyov static struct platform_device ohci1_device = {
5182c8788bfSSergei Shtylyov 	.name	= "ohci-platform",
5192c8788bfSSergei Shtylyov 	.id	= 1,
5202c8788bfSSergei Shtylyov 	.dev	= {
5212c8788bfSSergei Shtylyov 		.dma_mask		= &ohci1_device.dev.coherent_dma_mask,
5222c8788bfSSergei Shtylyov 		.coherent_dma_mask	= 0xffffffff,
5232c8788bfSSergei Shtylyov 		.platform_data		= &ohcix_pdata,
5242c8788bfSSergei Shtylyov 	},
5252c8788bfSSergei Shtylyov 	.num_resources	= ARRAY_SIZE(ohci1_resources),
5262c8788bfSSergei Shtylyov 	.resource	= ohci1_resources,
5272c8788bfSSergei Shtylyov };
5282c8788bfSSergei Shtylyov 
529441f7502SMax Filippov /* HPB-DMA */
530441f7502SMax Filippov 
531441f7502SMax Filippov /* Asynchronous mode register bits */
532441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD43_MASK		BIT(23)	/* MMC1 */
533441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD43_SINGLE		BIT(23)	/* MMC1 */
534441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD43_MULTI		0	/* MMC1 */
535441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD43_MASK		BIT(22)	/* MMC1 */
536441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD43_BURST	BIT(22)	/* MMC1 */
537441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD43_NBURST	0	/* MMC1 */
538441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD24_MASK		BIT(21)	/* MMC0 */
539441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD24_SINGLE		BIT(21)	/* MMC0 */
540441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD24_MULTI		0	/* MMC0 */
541441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD24_MASK		BIT(20)	/* MMC0 */
542441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD24_BURST	BIT(20)	/* MMC0 */
543441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD24_NBURST	0	/* MMC0 */
544441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD41_MASK		BIT(19)	/* SDHI3 */
545441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD41_SINGLE		BIT(19)	/* SDHI3 */
546441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD41_MULTI		0	/* SDHI3 */
547441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD41_MASK		BIT(18)	/* SDHI3 */
548441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD41_BURST	BIT(18)	/* SDHI3 */
549441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD41_NBURST	0	/* SDHI3 */
550441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD40_MASK		BIT(17)	/* SDHI3 */
551441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD40_SINGLE		BIT(17)	/* SDHI3 */
552441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD40_MULTI		0	/* SDHI3 */
553441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD40_MASK		BIT(16)	/* SDHI3 */
554441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD40_BURST	BIT(16)	/* SDHI3 */
555441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD40_NBURST	0	/* SDHI3 */
556441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD39_MASK		BIT(15)	/* SDHI3 */
557441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD39_SINGLE		BIT(15)	/* SDHI3 */
558441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD39_MULTI		0	/* SDHI3 */
559441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD39_MASK		BIT(14)	/* SDHI3 */
560441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD39_BURST	BIT(14)	/* SDHI3 */
561441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD39_NBURST	0	/* SDHI3 */
562441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD27_MASK		BIT(13)	/* SDHI2 */
563441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD27_SINGLE		BIT(13)	/* SDHI2 */
564441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD27_MULTI		0	/* SDHI2 */
565441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD27_MASK		BIT(12)	/* SDHI2 */
566441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD27_BURST	BIT(12)	/* SDHI2 */
567441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD27_NBURST	0	/* SDHI2 */
568441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD26_MASK		BIT(11)	/* SDHI2 */
569441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD26_SINGLE		BIT(11)	/* SDHI2 */
570441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD26_MULTI		0	/* SDHI2 */
571441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD26_MASK		BIT(10)	/* SDHI2 */
572441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD26_BURST	BIT(10)	/* SDHI2 */
573441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD26_NBURST	0	/* SDHI2 */
574441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD25_MASK		BIT(9)	/* SDHI2 */
575441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD25_SINGLE		BIT(9)	/* SDHI2 */
576441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD25_MULTI		0	/* SDHI2 */
577441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD25_MASK		BIT(8)	/* SDHI2 */
578441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD25_BURST	BIT(8)	/* SDHI2 */
579441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD25_NBURST	0	/* SDHI2 */
580441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD23_MASK		BIT(7)	/* SDHI0 */
581441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD23_SINGLE		BIT(7)	/* SDHI0 */
582441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD23_MULTI		0	/* SDHI0 */
583441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD23_MASK		BIT(6)	/* SDHI0 */
584441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD23_BURST	BIT(6)	/* SDHI0 */
585441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD23_NBURST	0	/* SDHI0 */
586441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD22_MASK		BIT(5)	/* SDHI0 */
587441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD22_SINGLE		BIT(5)	/* SDHI0 */
588441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD22_MULTI		0	/* SDHI0 */
589441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD22_MASK		BIT(4)	/* SDHI0 */
590441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD22_BURST	BIT(4)	/* SDHI0 */
591441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD22_NBURST	0	/* SDHI0 */
592441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD21_MASK		BIT(3)	/* SDHI0 */
593441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD21_SINGLE		BIT(3)	/* SDHI0 */
594441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD21_MULTI		0	/* SDHI0 */
595441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD21_MASK		BIT(2)	/* SDHI0 */
596441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD21_BURST	BIT(2)	/* SDHI0 */
597441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD21_NBURST	0	/* SDHI0 */
598441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD20_MASK		BIT(1)	/* SDHI1 */
599441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD20_SINGLE		BIT(1)	/* SDHI1 */
600441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASMD20_MULTI		0	/* SDHI1 */
601441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD20_MASK		BIT(0)	/* SDHI1 */
602441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD20_BURST	BIT(0)	/* SDHI1 */
603441f7502SMax Filippov #define HPB_DMAE_ASYNCMDR_ASBTMD20_NBURST	0	/* SDHI1 */
604441f7502SMax Filippov 
605441f7502SMax Filippov static const struct hpb_dmae_slave_config hpb_dmae_slaves[] = {
606441f7502SMax Filippov 	{
607441f7502SMax Filippov 		.id	= HPBDMA_SLAVE_SDHI0_TX,
608441f7502SMax Filippov 		.addr	= 0xffe4c000 + 0x30,
609441f7502SMax Filippov 		.dcr	= HPB_DMAE_DCR_SPDS_16BIT |
610441f7502SMax Filippov 			  HPB_DMAE_DCR_DMDL |
611441f7502SMax Filippov 			  HPB_DMAE_DCR_DPDS_16BIT,
612441f7502SMax Filippov 		.rstr	= HPB_DMAE_ASYNCRSTR_ASRST21 |
613441f7502SMax Filippov 			  HPB_DMAE_ASYNCRSTR_ASRST22 |
614441f7502SMax Filippov 			  HPB_DMAE_ASYNCRSTR_ASRST23,
615441f7502SMax Filippov 		.mdr	= HPB_DMAE_ASYNCMDR_ASMD21_SINGLE |
616441f7502SMax Filippov 			  HPB_DMAE_ASYNCMDR_ASBTMD21_NBURST,
617441f7502SMax Filippov 		.mdm	= HPB_DMAE_ASYNCMDR_ASMD21_MASK |
618441f7502SMax Filippov 			  HPB_DMAE_ASYNCMDR_ASBTMD21_MASK,
619441f7502SMax Filippov 		.port	= 0x0D0C,
620441f7502SMax Filippov 		.flags	= HPB_DMAE_SET_ASYNC_RESET | HPB_DMAE_SET_ASYNC_MODE,
621441f7502SMax Filippov 		.dma_ch	= 21,
622441f7502SMax Filippov 	}, {
623441f7502SMax Filippov 		.id	= HPBDMA_SLAVE_SDHI0_RX,
624441f7502SMax Filippov 		.addr	= 0xffe4c000 + 0x30,
625441f7502SMax Filippov 		.dcr	= HPB_DMAE_DCR_SMDL |
626441f7502SMax Filippov 			  HPB_DMAE_DCR_SPDS_16BIT |
627441f7502SMax Filippov 			  HPB_DMAE_DCR_DPDS_16BIT,
628441f7502SMax Filippov 		.rstr	= HPB_DMAE_ASYNCRSTR_ASRST21 |
629441f7502SMax Filippov 			  HPB_DMAE_ASYNCRSTR_ASRST22 |
630441f7502SMax Filippov 			  HPB_DMAE_ASYNCRSTR_ASRST23,
631441f7502SMax Filippov 		.mdr	= HPB_DMAE_ASYNCMDR_ASMD22_SINGLE |
632441f7502SMax Filippov 			  HPB_DMAE_ASYNCMDR_ASBTMD22_NBURST,
633441f7502SMax Filippov 		.mdm	= HPB_DMAE_ASYNCMDR_ASMD22_MASK |
634441f7502SMax Filippov 			  HPB_DMAE_ASYNCMDR_ASBTMD22_MASK,
635441f7502SMax Filippov 		.port	= 0x0D0C,
636441f7502SMax Filippov 		.flags	= HPB_DMAE_SET_ASYNC_RESET | HPB_DMAE_SET_ASYNC_MODE,
637441f7502SMax Filippov 		.dma_ch	= 22,
638441f7502SMax Filippov 	},
639441f7502SMax Filippov };
640441f7502SMax Filippov 
641441f7502SMax Filippov static const struct hpb_dmae_channel hpb_dmae_channels[] = {
642441f7502SMax Filippov 	HPB_DMAE_CHANNEL(0x93, HPBDMA_SLAVE_SDHI0_TX), /* ch. 21 */
643441f7502SMax Filippov 	HPB_DMAE_CHANNEL(0x93, HPBDMA_SLAVE_SDHI0_RX), /* ch. 22 */
644441f7502SMax Filippov };
645441f7502SMax Filippov 
646441f7502SMax Filippov static struct hpb_dmae_pdata dma_platform_data __initdata = {
647441f7502SMax Filippov 	.slaves			= hpb_dmae_slaves,
648441f7502SMax Filippov 	.num_slaves		= ARRAY_SIZE(hpb_dmae_slaves),
649441f7502SMax Filippov 	.channels		= hpb_dmae_channels,
650441f7502SMax Filippov 	.num_channels		= ARRAY_SIZE(hpb_dmae_channels),
651441f7502SMax Filippov 	.ts_shift		= {
652441f7502SMax Filippov 		[XMIT_SZ_8BIT]	= 0,
653441f7502SMax Filippov 		[XMIT_SZ_16BIT]	= 1,
654441f7502SMax Filippov 		[XMIT_SZ_32BIT]	= 2,
655441f7502SMax Filippov 	},
656441f7502SMax Filippov 	.num_hw_channels	= 44,
657441f7502SMax Filippov };
658441f7502SMax Filippov 
659441f7502SMax Filippov static struct resource hpb_dmae_resources[] __initdata = {
660441f7502SMax Filippov 	/* Channel registers */
661441f7502SMax Filippov 	DEFINE_RES_MEM(0xffc08000, 0x1000),
662441f7502SMax Filippov 	/* Common registers */
663441f7502SMax Filippov 	DEFINE_RES_MEM(0xffc09000, 0x170),
664441f7502SMax Filippov 	/* Asynchronous reset registers */
665441f7502SMax Filippov 	DEFINE_RES_MEM(0xffc00300, 4),
666441f7502SMax Filippov 	/* Asynchronous mode registers */
667441f7502SMax Filippov 	DEFINE_RES_MEM(0xffc00400, 4),
668441f7502SMax Filippov 	/* IRQ for DMA channels */
669441f7502SMax Filippov 	DEFINE_RES_NAMED(gic_iid(0x8e), 12, NULL, IORESOURCE_IRQ),
670441f7502SMax Filippov };
671441f7502SMax Filippov 
672441f7502SMax Filippov static void __init r8a7779_register_hpb_dmae(void)
673441f7502SMax Filippov {
674441f7502SMax Filippov 	platform_device_register_resndata(&platform_bus, "hpb-dma-engine", -1,
675441f7502SMax Filippov 					  hpb_dmae_resources,
676441f7502SMax Filippov 					  ARRAY_SIZE(hpb_dmae_resources),
677441f7502SMax Filippov 					  &dma_platform_data,
678441f7502SMax Filippov 					  sizeof(dma_platform_data));
679441f7502SMax Filippov }
680441f7502SMax Filippov 
681916ddc35SSimon Horman static struct platform_device *r8a7779_devices_dt[] __initdata = {
682f411fadeSMagnus Damm 	&scif0_device,
683f411fadeSMagnus Damm 	&scif1_device,
684f411fadeSMagnus Damm 	&scif2_device,
685f411fadeSMagnus Damm 	&scif3_device,
686f411fadeSMagnus Damm 	&scif4_device,
687f411fadeSMagnus Damm 	&scif5_device,
688f411fadeSMagnus Damm 	&tmu00_device,
689f411fadeSMagnus Damm 	&tmu01_device,
69010e8d4f6SSimon Horman };
69110e8d4f6SSimon Horman 
6922c8788bfSSergei Shtylyov static struct platform_device *r8a7779_standard_devices[] __initdata = {
693ccc2a27bSKuninori Morimoto 	&i2c0_device,
694ccc2a27bSKuninori Morimoto 	&i2c1_device,
695ccc2a27bSKuninori Morimoto 	&i2c2_device,
696ccc2a27bSKuninori Morimoto 	&i2c3_device,
697a7b9837cSVladimir Barinov 	&sata_device,
698f411fadeSMagnus Damm };
699f411fadeSMagnus Damm 
700f411fadeSMagnus Damm void __init r8a7779_add_standard_devices(void)
701f411fadeSMagnus Damm {
7028bac13f5SMagnus Damm #ifdef CONFIG_CACHE_L2X0
70336bccb11SRussell King 	/* Shared attribute override enable, 64K*16way */
7042edb89cdSRussell King 	l2x0_init(IOMEM(0xf0100000), 0x00400000, 0xc20f0fff);
7058bac13f5SMagnus Damm #endif
706a662c082SMagnus Damm 	r8a7779_pm_init();
707a662c082SMagnus Damm 
70845e5ca57SRafael J. Wysocki 	r8a7779_init_pm_domains();
709a662c082SMagnus Damm 
710916ddc35SSimon Horman 	platform_add_devices(r8a7779_devices_dt,
711916ddc35SSimon Horman 			    ARRAY_SIZE(r8a7779_devices_dt));
7122c8788bfSSergei Shtylyov 	platform_add_devices(r8a7779_standard_devices,
7132c8788bfSSergei Shtylyov 			    ARRAY_SIZE(r8a7779_standard_devices));
714441f7502SMax Filippov 	r8a7779_register_hpb_dmae();
715f411fadeSMagnus Damm }
716f411fadeSMagnus Damm 
717b759bd11SMagnus Damm /* do nothing for !CONFIG_SMP or !CONFIG_HAVE_TWD */
718b759bd11SMagnus Damm void __init __weak r8a7779_register_twd(void) { }
719b759bd11SMagnus Damm 
7206bb27d73SStephen Warren void __init r8a7779_earlytimer_init(void)
721df27a2d8SMagnus Damm {
722df27a2d8SMagnus Damm 	r8a7779_clock_init();
723b759bd11SMagnus Damm 	r8a7779_register_twd();
7247658ea2fSSimon Horman 	shmobile_earlytimer_init();
725df27a2d8SMagnus Damm }
726df27a2d8SMagnus Damm 
727f411fadeSMagnus Damm void __init r8a7779_add_early_devices(void)
728f411fadeSMagnus Damm {
729916ddc35SSimon Horman 	early_platform_add_devices(r8a7779_devices_dt,
730916ddc35SSimon Horman 				   ARRAY_SIZE(r8a7779_devices_dt));
7313e353b87SMagnus Damm 
7323e353b87SMagnus Damm 	/* Early serial console setup is not included here due to
7333e353b87SMagnus Damm 	 * memory map collisions. The SCIF serial ports in r8a7779
7343e353b87SMagnus Damm 	 * are difficult to entity map 1:1 due to collision with the
7353e353b87SMagnus Damm 	 * virtual memory range used by the coherent DMA code on ARM.
7363e353b87SMagnus Damm 	 *
7373e353b87SMagnus Damm 	 * Anyone wanting to debug early can remove UPF_IOREMAP from
7383e353b87SMagnus Damm 	 * the sh-sci serial console platform data, adjust mapbase
7393e353b87SMagnus Damm 	 * to a static M:N virt:phys mapping that needs to be added to
7403e353b87SMagnus Damm 	 * the mappings passed with iotable_init() above.
7413e353b87SMagnus Damm 	 *
7423e353b87SMagnus Damm 	 * Then add a call to shmobile_setup_console() from this function.
7433e353b87SMagnus Damm 	 *
7443e353b87SMagnus Damm 	 * As a final step pass earlyprint=sh-sci.2,115200 on the kernel
7453e353b87SMagnus Damm 	 * command line in case of the marzen board.
7463e353b87SMagnus Damm 	 */
747f411fadeSMagnus Damm }
74810e8d4f6SSimon Horman 
7492c8788bfSSergei Shtylyov static struct platform_device *r8a7779_late_devices[] __initdata = {
7502c8788bfSSergei Shtylyov 	&ehci0_device,
7512c8788bfSSergei Shtylyov 	&ehci1_device,
7522c8788bfSSergei Shtylyov 	&ohci0_device,
7532c8788bfSSergei Shtylyov 	&ohci1_device,
7542c8788bfSSergei Shtylyov };
7552c8788bfSSergei Shtylyov 
7562c8788bfSSergei Shtylyov void __init r8a7779_init_late(void)
7572c8788bfSSergei Shtylyov {
7582c8788bfSSergei Shtylyov 	/* get USB PHY */
7592c8788bfSSergei Shtylyov 	phy = usb_get_phy(USB_PHY_TYPE_USB2);
7602c8788bfSSergei Shtylyov 
7612c8788bfSSergei Shtylyov 	shmobile_init_late();
7622c8788bfSSergei Shtylyov 	platform_add_devices(r8a7779_late_devices,
7632c8788bfSSergei Shtylyov 			     ARRAY_SIZE(r8a7779_late_devices));
7642c8788bfSSergei Shtylyov }
7652c8788bfSSergei Shtylyov 
76610e8d4f6SSimon Horman #ifdef CONFIG_USE_OF
7675b3859d7SKuninori Morimoto static int r8a7779_set_wake(struct irq_data *data, unsigned int on)
7685b3859d7SKuninori Morimoto {
7695b3859d7SKuninori Morimoto 	return 0; /* always allow wakeup */
7705b3859d7SKuninori Morimoto }
7715b3859d7SKuninori Morimoto 
7725b3859d7SKuninori Morimoto void __init r8a7779_init_irq_dt(void)
7735b3859d7SKuninori Morimoto {
7745b3859d7SKuninori Morimoto 	gic_arch_extn.irq_set_wake = r8a7779_set_wake;
7755b3859d7SKuninori Morimoto 
7765b3859d7SKuninori Morimoto 	irqchip_init();
7775b3859d7SKuninori Morimoto 
7785b3859d7SKuninori Morimoto 	/* route all interrupts to ARM */
7795b3859d7SKuninori Morimoto 	__raw_writel(0xffffffff, INT2NTSR0);
7805b3859d7SKuninori Morimoto 	__raw_writel(0x3fffffff, INT2NTSR1);
7815b3859d7SKuninori Morimoto 
7825b3859d7SKuninori Morimoto 	/* unmask all known interrupts in INTCS2 */
7835b3859d7SKuninori Morimoto 	__raw_writel(0xfffffff0, INT2SMSKCR0);
7845b3859d7SKuninori Morimoto 	__raw_writel(0xfff7ffff, INT2SMSKCR1);
7855b3859d7SKuninori Morimoto 	__raw_writel(0xfffbffdf, INT2SMSKCR2);
7865b3859d7SKuninori Morimoto 	__raw_writel(0xbffffffc, INT2SMSKCR3);
7875b3859d7SKuninori Morimoto 	__raw_writel(0x003fee3f, INT2SMSKCR4);
7885b3859d7SKuninori Morimoto }
7895b3859d7SKuninori Morimoto 
790916ddc35SSimon Horman void __init r8a7779_init_delay(void)
79110e8d4f6SSimon Horman {
79210e8d4f6SSimon Horman 	shmobile_setup_delay(1000, 2, 4); /* Cortex-A9 @ 1000MHz */
79310e8d4f6SSimon Horman }
79410e8d4f6SSimon Horman 
79510e8d4f6SSimon Horman void __init r8a7779_add_standard_devices_dt(void)
79610e8d4f6SSimon Horman {
79710e8d4f6SSimon Horman 	/* clocks are setup late during boot in the case of DT */
79810e8d4f6SSimon Horman 	r8a7779_clock_init();
79910e8d4f6SSimon Horman 
800916ddc35SSimon Horman 	platform_add_devices(r8a7779_devices_dt,
801916ddc35SSimon Horman 			     ARRAY_SIZE(r8a7779_devices_dt));
80241b0156cSMagnus Damm 	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
80310e8d4f6SSimon Horman }
80410e8d4f6SSimon Horman 
80510e8d4f6SSimon Horman static const char *r8a7779_compat_dt[] __initdata = {
80610e8d4f6SSimon Horman 	"renesas,r8a7779",
80710e8d4f6SSimon Horman 	NULL,
80810e8d4f6SSimon Horman };
80910e8d4f6SSimon Horman 
810abe0e14bSKuninori Morimoto DT_MACHINE_START(R8A7779_DT, "Generic R8A7779 (Flattened Device Tree)")
81110e8d4f6SSimon Horman 	.map_io		= r8a7779_map_io,
812916ddc35SSimon Horman 	.init_early	= r8a7779_init_delay,
81310e8d4f6SSimon Horman 	.nr_irqs	= NR_IRQS_LEGACY,
81410e8d4f6SSimon Horman 	.init_irq	= r8a7779_init_irq_dt,
81510e8d4f6SSimon Horman 	.init_machine	= r8a7779_add_standard_devices_dt,
8162c8788bfSSergei Shtylyov 	.init_late	= r8a7779_init_late,
81710e8d4f6SSimon Horman 	.dt_compat	= r8a7779_compat_dt,
81810e8d4f6SSimon Horman MACHINE_END
81910e8d4f6SSimon Horman #endif /* CONFIG_USE_OF */
820