xref: /openbmc/linux/arch/arm/mach-pxa/pxa3xx.c (revision eec05d26)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * linux/arch/arm/mach-pxa/pxa3xx.c
4  *
5  * code specific to pxa3xx aka Monahans
6  *
7  * Copyright (C) 2006 Marvell International Ltd.
8  *
9  * 2007-09-02: eric miao <eric.miao@marvell.com>
10  *             initial version
11  */
12 #include <linux/dmaengine.h>
13 #include <linux/dma/pxa-dma.h>
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/init.h>
17 #include <linux/gpio-pxa.h>
18 #include <linux/pm.h>
19 #include <linux/platform_device.h>
20 #include <linux/irq.h>
21 #include <linux/irqchip.h>
22 #include <linux/io.h>
23 #include <linux/of.h>
24 #include <linux/syscore_ops.h>
25 #include <linux/platform_data/i2c-pxa.h>
26 #include <linux/platform_data/mmp_dma.h>
27 
28 #include <asm/mach/map.h>
29 #include <asm/suspend.h>
30 #include <mach/hardware.h>
31 #include <mach/pxa3xx-regs.h>
32 #include <mach/reset.h>
33 #include <linux/platform_data/usb-ohci-pxa27x.h>
34 #include "pm.h"
35 #include <mach/smemc.h>
36 #include <mach/irqs.h>
37 
38 #include "generic.h"
39 #include "devices.h"
40 
41 #define PECR_IE(n)	((1 << ((n) * 2)) << 28)
42 #define PECR_IS(n)	((1 << ((n) * 2)) << 29)
43 
44 extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));
45 
46 /*
47  * NAND NFC: DFI bus arbitration subset
48  */
49 #define NDCR			(*(volatile u32 __iomem*)(NAND_VIRT + 0))
50 #define NDCR_ND_ARB_EN		(1 << 12)
51 #define NDCR_ND_ARB_CNTL	(1 << 19)
52 
53 #ifdef CONFIG_PM
54 
55 #define ISRAM_START	0x5c000000
56 #define ISRAM_SIZE	SZ_256K
57 
58 static void __iomem *sram;
59 static unsigned long wakeup_src;
60 
61 /*
62  * Enter a standby mode (S0D1C2 or S0D2C2).  Upon wakeup, the dynamic
63  * memory controller has to be reinitialised, so we place some code
64  * in the SRAM to perform this function.
65  *
66  * We disable FIQs across the standby - otherwise, we might receive a
67  * FIQ while the SDRAM is unavailable.
68  */
69 static void pxa3xx_cpu_standby(unsigned int pwrmode)
70 {
71 	void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
72 
73 	memcpy_toio(sram + 0x8000, pm_enter_standby_start,
74 		    pm_enter_standby_end - pm_enter_standby_start);
75 
76 	AD2D0SR = ~0;
77 	AD2D1SR = ~0;
78 	AD2D0ER = wakeup_src;
79 	AD2D1ER = 0;
80 	ASCR = ASCR;
81 	ARSR = ARSR;
82 
83 	local_fiq_disable();
84 	fn(pwrmode);
85 	local_fiq_enable();
86 
87 	AD2D0ER = 0;
88 	AD2D1ER = 0;
89 }
90 
91 /*
92  * NOTE:  currently, the OBM (OEM Boot Module) binary comes along with
93  * PXA3xx development kits assumes that the resuming process continues
94  * with the address stored within the first 4 bytes of SDRAM. The PSPR
95  * register is used privately by BootROM and OBM, and _must_ be set to
96  * 0x5c014000 for the moment.
97  */
98 static void pxa3xx_cpu_pm_suspend(void)
99 {
100 	volatile unsigned long *p = (volatile void *)0xc0000000;
101 	unsigned long saved_data = *p;
102 #ifndef CONFIG_IWMMXT
103 	u64 acc0;
104 
105 	asm volatile(".arch_extension xscale\n\t"
106 		     "mra %Q0, %R0, acc0" : "=r" (acc0));
107 #endif
108 
109 	/* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
110 	CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
111 	CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
112 
113 	/* clear and setup wakeup source */
114 	AD3SR = ~0;
115 	AD3ER = wakeup_src;
116 	ASCR = ASCR;
117 	ARSR = ARSR;
118 
119 	PCFR |= (1u << 13);			/* L1_DIS */
120 	PCFR &= ~((1u << 12) | (1u << 1));	/* L0_EN | SL_ROD */
121 
122 	PSPR = 0x5c014000;
123 
124 	/* overwrite with the resume address */
125 	*p = __pa_symbol(cpu_resume);
126 
127 	cpu_suspend(0, pxa3xx_finish_suspend);
128 
129 	*p = saved_data;
130 
131 	AD3ER = 0;
132 
133 #ifndef CONFIG_IWMMXT
134 	asm volatile(".arch_extension xscale\n\t"
135 		     "mar acc0, %Q0, %R0" : "=r" (acc0));
136 #endif
137 }
138 
139 static void pxa3xx_cpu_pm_enter(suspend_state_t state)
140 {
141 	/*
142 	 * Don't sleep if no wakeup sources are defined
143 	 */
144 	if (wakeup_src == 0) {
145 		printk(KERN_ERR "Not suspending: no wakeup sources\n");
146 		return;
147 	}
148 
149 	switch (state) {
150 	case PM_SUSPEND_STANDBY:
151 		pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
152 		break;
153 
154 	case PM_SUSPEND_MEM:
155 		pxa3xx_cpu_pm_suspend();
156 		break;
157 	}
158 }
159 
160 static int pxa3xx_cpu_pm_valid(suspend_state_t state)
161 {
162 	return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
163 }
164 
165 static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
166 	.valid		= pxa3xx_cpu_pm_valid,
167 	.enter		= pxa3xx_cpu_pm_enter,
168 };
169 
170 static void __init pxa3xx_init_pm(void)
171 {
172 	sram = ioremap(ISRAM_START, ISRAM_SIZE);
173 	if (!sram) {
174 		printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
175 		return;
176 	}
177 
178 	/*
179 	 * Since we copy wakeup code into the SRAM, we need to ensure
180 	 * that it is preserved over the low power modes.  Note: bit 8
181 	 * is undocumented in the developer manual, but must be set.
182 	 */
183 	AD1R |= ADXR_L2 | ADXR_R0;
184 	AD2R |= ADXR_L2 | ADXR_R0;
185 	AD3R |= ADXR_L2 | ADXR_R0;
186 
187 	/*
188 	 * Clear the resume enable registers.
189 	 */
190 	AD1D0ER = 0;
191 	AD2D0ER = 0;
192 	AD2D1ER = 0;
193 	AD3ER = 0;
194 
195 	pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
196 }
197 
198 static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
199 {
200 	unsigned long flags, mask = 0;
201 
202 	switch (d->irq) {
203 	case IRQ_SSP3:
204 		mask = ADXER_MFP_WSSP3;
205 		break;
206 	case IRQ_MSL:
207 		mask = ADXER_WMSL0;
208 		break;
209 	case IRQ_USBH2:
210 	case IRQ_USBH1:
211 		mask = ADXER_WUSBH;
212 		break;
213 	case IRQ_KEYPAD:
214 		mask = ADXER_WKP;
215 		break;
216 	case IRQ_AC97:
217 		mask = ADXER_MFP_WAC97;
218 		break;
219 	case IRQ_USIM:
220 		mask = ADXER_WUSIM0;
221 		break;
222 	case IRQ_SSP2:
223 		mask = ADXER_MFP_WSSP2;
224 		break;
225 	case IRQ_I2C:
226 		mask = ADXER_MFP_WI2C;
227 		break;
228 	case IRQ_STUART:
229 		mask = ADXER_MFP_WUART3;
230 		break;
231 	case IRQ_BTUART:
232 		mask = ADXER_MFP_WUART2;
233 		break;
234 	case IRQ_FFUART:
235 		mask = ADXER_MFP_WUART1;
236 		break;
237 	case IRQ_MMC:
238 		mask = ADXER_MFP_WMMC1;
239 		break;
240 	case IRQ_SSP:
241 		mask = ADXER_MFP_WSSP1;
242 		break;
243 	case IRQ_RTCAlrm:
244 		mask = ADXER_WRTC;
245 		break;
246 	case IRQ_SSP4:
247 		mask = ADXER_MFP_WSSP4;
248 		break;
249 	case IRQ_TSI:
250 		mask = ADXER_WTSI;
251 		break;
252 	case IRQ_USIM2:
253 		mask = ADXER_WUSIM1;
254 		break;
255 	case IRQ_MMC2:
256 		mask = ADXER_MFP_WMMC2;
257 		break;
258 	case IRQ_NAND:
259 		mask = ADXER_MFP_WFLASH;
260 		break;
261 	case IRQ_USB2:
262 		mask = ADXER_WUSB2;
263 		break;
264 	case IRQ_WAKEUP0:
265 		mask = ADXER_WEXTWAKE0;
266 		break;
267 	case IRQ_WAKEUP1:
268 		mask = ADXER_WEXTWAKE1;
269 		break;
270 	case IRQ_MMC3:
271 		mask = ADXER_MFP_GEN12;
272 		break;
273 	default:
274 		return -EINVAL;
275 	}
276 
277 	local_irq_save(flags);
278 	if (on)
279 		wakeup_src |= mask;
280 	else
281 		wakeup_src &= ~mask;
282 	local_irq_restore(flags);
283 
284 	return 0;
285 }
286 #else
287 static inline void pxa3xx_init_pm(void) {}
288 #define pxa3xx_set_wake	NULL
289 #endif
290 
291 static void pxa_ack_ext_wakeup(struct irq_data *d)
292 {
293 	PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
294 }
295 
296 static void pxa_mask_ext_wakeup(struct irq_data *d)
297 {
298 	pxa_mask_irq(d);
299 	PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
300 }
301 
302 static void pxa_unmask_ext_wakeup(struct irq_data *d)
303 {
304 	pxa_unmask_irq(d);
305 	PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
306 }
307 
308 static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
309 {
310 	if (flow_type & IRQ_TYPE_EDGE_RISING)
311 		PWER |= 1 << (d->irq - IRQ_WAKEUP0);
312 
313 	if (flow_type & IRQ_TYPE_EDGE_FALLING)
314 		PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
315 
316 	return 0;
317 }
318 
319 static struct irq_chip pxa_ext_wakeup_chip = {
320 	.name		= "WAKEUP",
321 	.irq_ack	= pxa_ack_ext_wakeup,
322 	.irq_mask	= pxa_mask_ext_wakeup,
323 	.irq_unmask	= pxa_unmask_ext_wakeup,
324 	.irq_set_type	= pxa_set_ext_wakeup_type,
325 };
326 
327 static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
328 					   unsigned int))
329 {
330 	int irq;
331 
332 	for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
333 		irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
334 					 handle_edge_irq);
335 		irq_clear_status_flags(irq, IRQ_NOREQUEST);
336 	}
337 
338 	pxa_ext_wakeup_chip.irq_set_wake = fn;
339 }
340 
341 static void __init __pxa3xx_init_irq(void)
342 {
343 	/* enable CP6 access */
344 	u32 value;
345 	__asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
346 	value |= (1 << 6);
347 	__asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
348 
349 	pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
350 }
351 
352 void __init pxa3xx_init_irq(void)
353 {
354 	__pxa3xx_init_irq();
355 	pxa_init_irq(56, pxa3xx_set_wake);
356 }
357 
358 #ifdef CONFIG_OF
359 static int __init __init
360 pxa3xx_dt_init_irq(struct device_node *node, struct device_node *parent)
361 {
362 	__pxa3xx_init_irq();
363 	pxa_dt_irq_init(pxa3xx_set_wake);
364 	set_handle_irq(ichp_handle_irq);
365 
366 	return 0;
367 }
368 IRQCHIP_DECLARE(pxa3xx_intc, "marvell,pxa-intc", pxa3xx_dt_init_irq);
369 #endif	/* CONFIG_OF */
370 
371 static struct map_desc pxa3xx_io_desc[] __initdata = {
372 	{	/* Mem Ctl */
373 		.virtual	= (unsigned long)SMEMC_VIRT,
374 		.pfn		= __phys_to_pfn(PXA3XX_SMEMC_BASE),
375 		.length		= SMEMC_SIZE,
376 		.type		= MT_DEVICE
377 	}, {
378 		.virtual	= (unsigned long)NAND_VIRT,
379 		.pfn		= __phys_to_pfn(NAND_PHYS),
380 		.length		= NAND_SIZE,
381 		.type		= MT_DEVICE
382 	},
383 };
384 
385 void __init pxa3xx_map_io(void)
386 {
387 	pxa_map_io();
388 	iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
389 	pxa3xx_get_clk_frequency_khz(1);
390 }
391 
392 /*
393  * device registration specific to PXA3xx.
394  */
395 
396 void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
397 {
398 	pxa_register_device(&pxa3xx_device_i2c_power, info);
399 }
400 
401 static struct pxa_gpio_platform_data pxa3xx_gpio_pdata = {
402 	.irq_base	= PXA_GPIO_TO_IRQ(0),
403 };
404 
405 static struct platform_device *devices[] __initdata = {
406 	&pxa27x_device_udc,
407 	&pxa_device_pmu,
408 	&pxa_device_i2s,
409 	&pxa_device_asoc_ssp1,
410 	&pxa_device_asoc_ssp2,
411 	&pxa_device_asoc_ssp3,
412 	&pxa_device_asoc_ssp4,
413 	&pxa_device_asoc_platform,
414 	&pxa_device_rtc,
415 	&pxa3xx_device_ssp1,
416 	&pxa3xx_device_ssp2,
417 	&pxa3xx_device_ssp3,
418 	&pxa3xx_device_ssp4,
419 	&pxa27x_device_pwm0,
420 	&pxa27x_device_pwm1,
421 };
422 
423 static const struct dma_slave_map pxa3xx_slave_map[] = {
424 	/* PXA25x, PXA27x and PXA3xx common entries */
425 	{ "pxa2xx-ac97", "pcm_pcm_mic_mono", PDMA_FILTER_PARAM(LOWEST, 8) },
426 	{ "pxa2xx-ac97", "pcm_pcm_aux_mono_in", PDMA_FILTER_PARAM(LOWEST, 9) },
427 	{ "pxa2xx-ac97", "pcm_pcm_aux_mono_out",
428 	  PDMA_FILTER_PARAM(LOWEST, 10) },
429 	{ "pxa2xx-ac97", "pcm_pcm_stereo_in", PDMA_FILTER_PARAM(LOWEST, 11) },
430 	{ "pxa2xx-ac97", "pcm_pcm_stereo_out", PDMA_FILTER_PARAM(LOWEST, 12) },
431 	{ "pxa-ssp-dai.0", "rx", PDMA_FILTER_PARAM(LOWEST, 13) },
432 	{ "pxa-ssp-dai.0", "tx", PDMA_FILTER_PARAM(LOWEST, 14) },
433 	{ "pxa-ssp-dai.1", "rx", PDMA_FILTER_PARAM(LOWEST, 15) },
434 	{ "pxa-ssp-dai.1", "tx", PDMA_FILTER_PARAM(LOWEST, 16) },
435 	{ "pxa2xx-ir", "rx", PDMA_FILTER_PARAM(LOWEST, 17) },
436 	{ "pxa2xx-ir", "tx", PDMA_FILTER_PARAM(LOWEST, 18) },
437 	{ "pxa2xx-mci.0", "rx", PDMA_FILTER_PARAM(LOWEST, 21) },
438 	{ "pxa2xx-mci.0", "tx", PDMA_FILTER_PARAM(LOWEST, 22) },
439 	{ "pxa-ssp-dai.2", "rx", PDMA_FILTER_PARAM(LOWEST, 66) },
440 	{ "pxa-ssp-dai.2", "tx", PDMA_FILTER_PARAM(LOWEST, 67) },
441 
442 	/* PXA3xx specific map */
443 	{ "pxa-ssp-dai.3", "rx", PDMA_FILTER_PARAM(LOWEST, 2) },
444 	{ "pxa-ssp-dai.3", "tx", PDMA_FILTER_PARAM(LOWEST, 3) },
445 	{ "pxa2xx-mci.1", "rx", PDMA_FILTER_PARAM(LOWEST, 93) },
446 	{ "pxa2xx-mci.1", "tx", PDMA_FILTER_PARAM(LOWEST, 94) },
447 	{ "pxa3xx-nand", "data", PDMA_FILTER_PARAM(LOWEST, 97) },
448 	{ "pxa2xx-mci.2", "rx", PDMA_FILTER_PARAM(LOWEST, 100) },
449 	{ "pxa2xx-mci.2", "tx", PDMA_FILTER_PARAM(LOWEST, 101) },
450 };
451 
452 static struct mmp_dma_platdata pxa3xx_dma_pdata = {
453 	.dma_channels	= 32,
454 	.nb_requestors	= 100,
455 	.slave_map	= pxa3xx_slave_map,
456 	.slave_map_cnt	= ARRAY_SIZE(pxa3xx_slave_map),
457 };
458 
459 static int __init pxa3xx_init(void)
460 {
461 	int ret = 0;
462 
463 	if (cpu_is_pxa3xx()) {
464 
465 		reset_status = ARSR;
466 
467 		/*
468 		 * clear RDH bit every time after reset
469 		 *
470 		 * Note: the last 3 bits DxS are write-1-to-clear so carefully
471 		 * preserve them here in case they will be referenced later
472 		 */
473 		ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
474 
475 		/*
476 		 * Disable DFI bus arbitration, to prevent a system bus lock if
477 		 * somebody disables the NAND clock (unused clock) while this
478 		 * bit remains set.
479 		 */
480 		NDCR = (NDCR & ~NDCR_ND_ARB_EN) | NDCR_ND_ARB_CNTL;
481 
482 		pxa3xx_init_pm();
483 
484 		enable_irq_wake(IRQ_WAKEUP0);
485 		if (cpu_is_pxa320())
486 			enable_irq_wake(IRQ_WAKEUP1);
487 
488 		register_syscore_ops(&pxa_irq_syscore_ops);
489 		register_syscore_ops(&pxa3xx_mfp_syscore_ops);
490 
491 		if (of_have_populated_dt())
492 			return 0;
493 
494 		pxa2xx_set_dmac_info(&pxa3xx_dma_pdata);
495 		ret = platform_add_devices(devices, ARRAY_SIZE(devices));
496 		if (ret)
497 			return ret;
498 		if (cpu_is_pxa300() || cpu_is_pxa310() || cpu_is_pxa320()) {
499 			platform_device_add_data(&pxa3xx_device_gpio,
500 						 &pxa3xx_gpio_pdata,
501 						 sizeof(pxa3xx_gpio_pdata));
502 			ret = platform_device_register(&pxa3xx_device_gpio);
503 		}
504 	}
505 
506 	return ret;
507 }
508 
509 postcore_initcall(pxa3xx_init);
510