xref: /openbmc/linux/arch/arm/mach-pxa/pxa3xx.c (revision adf3442c)
12c8086a5Seric miao /*
22c8086a5Seric miao  * linux/arch/arm/mach-pxa/pxa3xx.c
32c8086a5Seric miao  *
42c8086a5Seric miao  * code specific to pxa3xx aka Monahans
52c8086a5Seric miao  *
62c8086a5Seric miao  * Copyright (C) 2006 Marvell International Ltd.
72c8086a5Seric miao  *
8e9bba8eeSeric miao  * 2007-09-02: eric miao <eric.miao@marvell.com>
92c8086a5Seric miao  *             initial version
102c8086a5Seric miao  *
112c8086a5Seric miao  * This program is free software; you can redistribute it and/or modify
122c8086a5Seric miao  * it under the terms of the GNU General Public License version 2 as
132c8086a5Seric miao  * published by the Free Software Foundation.
142c8086a5Seric miao  */
152c8086a5Seric miao #include <linux/module.h>
162c8086a5Seric miao #include <linux/kernel.h>
172c8086a5Seric miao #include <linux/init.h>
18b8f649f1SHaojian Zhuang #include <linux/gpio-pxa.h>
192c8086a5Seric miao #include <linux/pm.h>
202c8086a5Seric miao #include <linux/platform_device.h>
212c8086a5Seric miao #include <linux/irq.h>
227b5dea12SRussell King #include <linux/io.h>
2382ce44d1SDaniel Mack #include <linux/of.h>
242eaa03b5SRafael J. Wysocki #include <linux/syscore_ops.h>
25b459396eSSebastian Andrzej Siewior #include <linux/i2c/pxa-i2c.h>
262c8086a5Seric miao 
27851982c1SMarek Vasut #include <asm/mach/map.h>
282c74a0ceSRussell King #include <asm/suspend.h>
29a09e64fbSRussell King #include <mach/hardware.h>
30a09e64fbSRussell King #include <mach/pxa3xx-regs.h>
31afd2fc02SRussell King #include <mach/reset.h>
32293b2da1SArnd Bergmann #include <linux/platform_data/usb-ohci-pxa27x.h>
33a09e64fbSRussell King #include <mach/pm.h>
34a09e64fbSRussell King #include <mach/dma.h>
35ad68bb9fSMarek Vasut #include <mach/smemc.h>
364e611091SRob Herring #include <mach/irqs.h>
372c8086a5Seric miao 
382c8086a5Seric miao #include "generic.h"
392c8086a5Seric miao #include "devices.h"
402c8086a5Seric miao 
41bf293aecSMike Rapoport #define PECR_IE(n)	((1 << ((n) * 2)) << 28)
42bf293aecSMike Rapoport #define PECR_IS(n)	((1 << ((n) * 2)) << 29)
43bf293aecSMike Rapoport 
44089d0362SDaniel Mack extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));
457b5dea12SRussell King #ifdef CONFIG_PM
467b5dea12SRussell King 
477b5dea12SRussell King #define ISRAM_START	0x5c000000
487b5dea12SRussell King #define ISRAM_SIZE	SZ_256K
497b5dea12SRussell King 
50adf3442cSRobert Jarzmik /*
51adf3442cSRobert Jarzmik  * NAND NFC: DFI bus arbitration subset
52adf3442cSRobert Jarzmik  */
53adf3442cSRobert Jarzmik #define NDCR			(*(volatile u32 __iomem*)(NAND_VIRT + 0))
54adf3442cSRobert Jarzmik #define NDCR_ND_ARB_EN		(1 << 12)
55adf3442cSRobert Jarzmik #define NDCR_ND_ARB_CNTL	(1 << 19)
56adf3442cSRobert Jarzmik 
577b5dea12SRussell King static void __iomem *sram;
587b5dea12SRussell King static unsigned long wakeup_src;
597b5dea12SRussell King 
607b5dea12SRussell King /*
617b5dea12SRussell King  * Enter a standby mode (S0D1C2 or S0D2C2).  Upon wakeup, the dynamic
627b5dea12SRussell King  * memory controller has to be reinitialised, so we place some code
637b5dea12SRussell King  * in the SRAM to perform this function.
647b5dea12SRussell King  *
657b5dea12SRussell King  * We disable FIQs across the standby - otherwise, we might receive a
667b5dea12SRussell King  * FIQ while the SDRAM is unavailable.
677b5dea12SRussell King  */
687b5dea12SRussell King static void pxa3xx_cpu_standby(unsigned int pwrmode)
697b5dea12SRussell King {
707b5dea12SRussell King 	extern const char pm_enter_standby_start[], pm_enter_standby_end[];
717b5dea12SRussell King 	void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
727b5dea12SRussell King 
737b5dea12SRussell King 	memcpy_toio(sram + 0x8000, pm_enter_standby_start,
747b5dea12SRussell King 		    pm_enter_standby_end - pm_enter_standby_start);
757b5dea12SRussell King 
767b5dea12SRussell King 	AD2D0SR = ~0;
777b5dea12SRussell King 	AD2D1SR = ~0;
787b5dea12SRussell King 	AD2D0ER = wakeup_src;
797b5dea12SRussell King 	AD2D1ER = 0;
807b5dea12SRussell King 	ASCR = ASCR;
817b5dea12SRussell King 	ARSR = ARSR;
827b5dea12SRussell King 
837b5dea12SRussell King 	local_fiq_disable();
847b5dea12SRussell King 	fn(pwrmode);
857b5dea12SRussell King 	local_fiq_enable();
867b5dea12SRussell King 
877b5dea12SRussell King 	AD2D0ER = 0;
887b5dea12SRussell King 	AD2D1ER = 0;
897b5dea12SRussell King }
907b5dea12SRussell King 
91c4d1fb62Seric miao /*
92c4d1fb62Seric miao  * NOTE:  currently, the OBM (OEM Boot Module) binary comes along with
93c4d1fb62Seric miao  * PXA3xx development kits assumes that the resuming process continues
94c4d1fb62Seric miao  * with the address stored within the first 4 bytes of SDRAM. The PSPR
95c4d1fb62Seric miao  * register is used privately by BootROM and OBM, and _must_ be set to
96c4d1fb62Seric miao  * 0x5c014000 for the moment.
97c4d1fb62Seric miao  */
98c4d1fb62Seric miao static void pxa3xx_cpu_pm_suspend(void)
99c4d1fb62Seric miao {
100c4d1fb62Seric miao 	volatile unsigned long *p = (volatile void *)0xc0000000;
101c4d1fb62Seric miao 	unsigned long saved_data = *p;
102a9503d21SRussell King #ifndef CONFIG_IWMMXT
103a9503d21SRussell King 	u64 acc0;
104c4d1fb62Seric miao 
105a9503d21SRussell King 	asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
106a9503d21SRussell King #endif
107a9503d21SRussell King 
10829cb3cd2SRussell King 	extern int pxa3xx_finish_suspend(unsigned long);
109c4d1fb62Seric miao 
110c4d1fb62Seric miao 	/* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
111c4d1fb62Seric miao 	CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
112c4d1fb62Seric miao 	CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
113c4d1fb62Seric miao 
114c4d1fb62Seric miao 	/* clear and setup wakeup source */
115c4d1fb62Seric miao 	AD3SR = ~0;
116c4d1fb62Seric miao 	AD3ER = wakeup_src;
117c4d1fb62Seric miao 	ASCR = ASCR;
118c4d1fb62Seric miao 	ARSR = ARSR;
119c4d1fb62Seric miao 
120c4d1fb62Seric miao 	PCFR |= (1u << 13);			/* L1_DIS */
121c4d1fb62Seric miao 	PCFR &= ~((1u << 12) | (1u << 1));	/* L0_EN | SL_ROD */
122c4d1fb62Seric miao 
123c4d1fb62Seric miao 	PSPR = 0x5c014000;
124c4d1fb62Seric miao 
125c4d1fb62Seric miao 	/* overwrite with the resume address */
1264f5ad99bSRussell King 	*p = virt_to_phys(cpu_resume);
127c4d1fb62Seric miao 
1282c74a0ceSRussell King 	cpu_suspend(0, pxa3xx_finish_suspend);
129c4d1fb62Seric miao 
130c4d1fb62Seric miao 	*p = saved_data;
131c4d1fb62Seric miao 
132c4d1fb62Seric miao 	AD3ER = 0;
133a9503d21SRussell King 
134a9503d21SRussell King #ifndef CONFIG_IWMMXT
135a9503d21SRussell King 	asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
136a9503d21SRussell King #endif
137c4d1fb62Seric miao }
138c4d1fb62Seric miao 
1397b5dea12SRussell King static void pxa3xx_cpu_pm_enter(suspend_state_t state)
1407b5dea12SRussell King {
1417b5dea12SRussell King 	/*
1427b5dea12SRussell King 	 * Don't sleep if no wakeup sources are defined
1437b5dea12SRussell King 	 */
144b86a5da8SMark Brown 	if (wakeup_src == 0) {
145b86a5da8SMark Brown 		printk(KERN_ERR "Not suspending: no wakeup sources\n");
1467b5dea12SRussell King 		return;
147b86a5da8SMark Brown 	}
1487b5dea12SRussell King 
1497b5dea12SRussell King 	switch (state) {
1507b5dea12SRussell King 	case PM_SUSPEND_STANDBY:
1517b5dea12SRussell King 		pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
1527b5dea12SRussell King 		break;
1537b5dea12SRussell King 
1547b5dea12SRussell King 	case PM_SUSPEND_MEM:
155c4d1fb62Seric miao 		pxa3xx_cpu_pm_suspend();
1567b5dea12SRussell King 		break;
1577b5dea12SRussell King 	}
1587b5dea12SRussell King }
1597b5dea12SRussell King 
1607b5dea12SRussell King static int pxa3xx_cpu_pm_valid(suspend_state_t state)
1617b5dea12SRussell King {
1627b5dea12SRussell King 	return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
1637b5dea12SRussell King }
1647b5dea12SRussell King 
1657b5dea12SRussell King static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
1667b5dea12SRussell King 	.valid		= pxa3xx_cpu_pm_valid,
1677b5dea12SRussell King 	.enter		= pxa3xx_cpu_pm_enter,
1687b5dea12SRussell King };
1697b5dea12SRussell King 
1707b5dea12SRussell King static void __init pxa3xx_init_pm(void)
1717b5dea12SRussell King {
1727b5dea12SRussell King 	sram = ioremap(ISRAM_START, ISRAM_SIZE);
1737b5dea12SRussell King 	if (!sram) {
1747b5dea12SRussell King 		printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
1757b5dea12SRussell King 		return;
1767b5dea12SRussell King 	}
1777b5dea12SRussell King 
1787b5dea12SRussell King 	/*
1797b5dea12SRussell King 	 * Since we copy wakeup code into the SRAM, we need to ensure
1807b5dea12SRussell King 	 * that it is preserved over the low power modes.  Note: bit 8
1817b5dea12SRussell King 	 * is undocumented in the developer manual, but must be set.
1827b5dea12SRussell King 	 */
1837b5dea12SRussell King 	AD1R |= ADXR_L2 | ADXR_R0;
1847b5dea12SRussell King 	AD2R |= ADXR_L2 | ADXR_R0;
1857b5dea12SRussell King 	AD3R |= ADXR_L2 | ADXR_R0;
1867b5dea12SRussell King 
1877b5dea12SRussell King 	/*
1887b5dea12SRussell King 	 * Clear the resume enable registers.
1897b5dea12SRussell King 	 */
1907b5dea12SRussell King 	AD1D0ER = 0;
1917b5dea12SRussell King 	AD2D0ER = 0;
1927b5dea12SRussell King 	AD2D1ER = 0;
1937b5dea12SRussell King 	AD3ER = 0;
1947b5dea12SRussell King 
1957b5dea12SRussell King 	pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
1967b5dea12SRussell King }
1977b5dea12SRussell King 
198a3f4c927SLennert Buytenhek static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
1997b5dea12SRussell King {
2007b5dea12SRussell King 	unsigned long flags, mask = 0;
2017b5dea12SRussell King 
202a3f4c927SLennert Buytenhek 	switch (d->irq) {
2037b5dea12SRussell King 	case IRQ_SSP3:
2047b5dea12SRussell King 		mask = ADXER_MFP_WSSP3;
2057b5dea12SRussell King 		break;
2067b5dea12SRussell King 	case IRQ_MSL:
2077b5dea12SRussell King 		mask = ADXER_WMSL0;
2087b5dea12SRussell King 		break;
2097b5dea12SRussell King 	case IRQ_USBH2:
2107b5dea12SRussell King 	case IRQ_USBH1:
2117b5dea12SRussell King 		mask = ADXER_WUSBH;
2127b5dea12SRussell King 		break;
2137b5dea12SRussell King 	case IRQ_KEYPAD:
2147b5dea12SRussell King 		mask = ADXER_WKP;
2157b5dea12SRussell King 		break;
2167b5dea12SRussell King 	case IRQ_AC97:
2177b5dea12SRussell King 		mask = ADXER_MFP_WAC97;
2187b5dea12SRussell King 		break;
2197b5dea12SRussell King 	case IRQ_USIM:
2207b5dea12SRussell King 		mask = ADXER_WUSIM0;
2217b5dea12SRussell King 		break;
2227b5dea12SRussell King 	case IRQ_SSP2:
2237b5dea12SRussell King 		mask = ADXER_MFP_WSSP2;
2247b5dea12SRussell King 		break;
2257b5dea12SRussell King 	case IRQ_I2C:
2267b5dea12SRussell King 		mask = ADXER_MFP_WI2C;
2277b5dea12SRussell King 		break;
2287b5dea12SRussell King 	case IRQ_STUART:
2297b5dea12SRussell King 		mask = ADXER_MFP_WUART3;
2307b5dea12SRussell King 		break;
2317b5dea12SRussell King 	case IRQ_BTUART:
2327b5dea12SRussell King 		mask = ADXER_MFP_WUART2;
2337b5dea12SRussell King 		break;
2347b5dea12SRussell King 	case IRQ_FFUART:
2357b5dea12SRussell King 		mask = ADXER_MFP_WUART1;
2367b5dea12SRussell King 		break;
2377b5dea12SRussell King 	case IRQ_MMC:
2387b5dea12SRussell King 		mask = ADXER_MFP_WMMC1;
2397b5dea12SRussell King 		break;
2407b5dea12SRussell King 	case IRQ_SSP:
2417b5dea12SRussell King 		mask = ADXER_MFP_WSSP1;
2427b5dea12SRussell King 		break;
2437b5dea12SRussell King 	case IRQ_RTCAlrm:
2447b5dea12SRussell King 		mask = ADXER_WRTC;
2457b5dea12SRussell King 		break;
2467b5dea12SRussell King 	case IRQ_SSP4:
2477b5dea12SRussell King 		mask = ADXER_MFP_WSSP4;
2487b5dea12SRussell King 		break;
2497b5dea12SRussell King 	case IRQ_TSI:
2507b5dea12SRussell King 		mask = ADXER_WTSI;
2517b5dea12SRussell King 		break;
2527b5dea12SRussell King 	case IRQ_USIM2:
2537b5dea12SRussell King 		mask = ADXER_WUSIM1;
2547b5dea12SRussell King 		break;
2557b5dea12SRussell King 	case IRQ_MMC2:
2567b5dea12SRussell King 		mask = ADXER_MFP_WMMC2;
2577b5dea12SRussell King 		break;
2587b5dea12SRussell King 	case IRQ_NAND:
2597b5dea12SRussell King 		mask = ADXER_MFP_WFLASH;
2607b5dea12SRussell King 		break;
2617b5dea12SRussell King 	case IRQ_USB2:
2627b5dea12SRussell King 		mask = ADXER_WUSB2;
2637b5dea12SRussell King 		break;
2647b5dea12SRussell King 	case IRQ_WAKEUP0:
2657b5dea12SRussell King 		mask = ADXER_WEXTWAKE0;
2667b5dea12SRussell King 		break;
2677b5dea12SRussell King 	case IRQ_WAKEUP1:
2687b5dea12SRussell King 		mask = ADXER_WEXTWAKE1;
2697b5dea12SRussell King 		break;
2707b5dea12SRussell King 	case IRQ_MMC3:
2717b5dea12SRussell King 		mask = ADXER_MFP_GEN12;
2727b5dea12SRussell King 		break;
273e1217707SMark Brown 	default:
274e1217707SMark Brown 		return -EINVAL;
2757b5dea12SRussell King 	}
2767b5dea12SRussell King 
2777b5dea12SRussell King 	local_irq_save(flags);
2787b5dea12SRussell King 	if (on)
2797b5dea12SRussell King 		wakeup_src |= mask;
2807b5dea12SRussell King 	else
2817b5dea12SRussell King 		wakeup_src &= ~mask;
2827b5dea12SRussell King 	local_irq_restore(flags);
2837b5dea12SRussell King 
2847b5dea12SRussell King 	return 0;
2857b5dea12SRussell King }
2867b5dea12SRussell King #else
2877b5dea12SRussell King static inline void pxa3xx_init_pm(void) {}
288b9e25aceSeric miao #define pxa3xx_set_wake	NULL
2897b5dea12SRussell King #endif
2907b5dea12SRussell King 
291a3f4c927SLennert Buytenhek static void pxa_ack_ext_wakeup(struct irq_data *d)
292bf293aecSMike Rapoport {
293a3f4c927SLennert Buytenhek 	PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
294bf293aecSMike Rapoport }
295bf293aecSMike Rapoport 
296a3f4c927SLennert Buytenhek static void pxa_mask_ext_wakeup(struct irq_data *d)
297bf293aecSMike Rapoport {
2985d284e35SEric Miao 	pxa_mask_irq(d);
299a3f4c927SLennert Buytenhek 	PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
300bf293aecSMike Rapoport }
301bf293aecSMike Rapoport 
302a3f4c927SLennert Buytenhek static void pxa_unmask_ext_wakeup(struct irq_data *d)
303bf293aecSMike Rapoport {
3045d284e35SEric Miao 	pxa_unmask_irq(d);
305a3f4c927SLennert Buytenhek 	PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
306bf293aecSMike Rapoport }
307bf293aecSMike Rapoport 
308a3f4c927SLennert Buytenhek static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
30912882096SIgor Grinberg {
31012882096SIgor Grinberg 	if (flow_type & IRQ_TYPE_EDGE_RISING)
311a3f4c927SLennert Buytenhek 		PWER |= 1 << (d->irq - IRQ_WAKEUP0);
31212882096SIgor Grinberg 
31312882096SIgor Grinberg 	if (flow_type & IRQ_TYPE_EDGE_FALLING)
314a3f4c927SLennert Buytenhek 		PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
31512882096SIgor Grinberg 
31612882096SIgor Grinberg 	return 0;
31712882096SIgor Grinberg }
31812882096SIgor Grinberg 
319bf293aecSMike Rapoport static struct irq_chip pxa_ext_wakeup_chip = {
320bf293aecSMike Rapoport 	.name		= "WAKEUP",
321a3f4c927SLennert Buytenhek 	.irq_ack	= pxa_ack_ext_wakeup,
322a3f4c927SLennert Buytenhek 	.irq_mask	= pxa_mask_ext_wakeup,
323a3f4c927SLennert Buytenhek 	.irq_unmask	= pxa_unmask_ext_wakeup,
324a3f4c927SLennert Buytenhek 	.irq_set_type	= pxa_set_ext_wakeup_type,
325bf293aecSMike Rapoport };
326bf293aecSMike Rapoport 
327157d2644SHaojian Zhuang static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
328157d2644SHaojian Zhuang 					   unsigned int))
329bf293aecSMike Rapoport {
330bf293aecSMike Rapoport 	int irq;
331bf293aecSMike Rapoport 
332bf293aecSMike Rapoport 	for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
333f38c02f3SThomas Gleixner 		irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
334f38c02f3SThomas Gleixner 					 handle_edge_irq);
335e8d36d5dSRob Herring 		irq_clear_status_flags(irq, IRQ_NOREQUEST);
336bf293aecSMike Rapoport 	}
337bf293aecSMike Rapoport 
338a3f4c927SLennert Buytenhek 	pxa_ext_wakeup_chip.irq_set_wake = fn;
339bf293aecSMike Rapoport }
340bf293aecSMike Rapoport 
341089d0362SDaniel Mack static void __init __pxa3xx_init_irq(void)
3422c8086a5Seric miao {
3432c8086a5Seric miao 	/* enable CP6 access */
3442c8086a5Seric miao 	u32 value;
3452c8086a5Seric miao 	__asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
3462c8086a5Seric miao 	value |= (1 << 6);
3472c8086a5Seric miao 	__asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
3482c8086a5Seric miao 
349bf293aecSMike Rapoport 	pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
3502c8086a5Seric miao }
3512c8086a5Seric miao 
352089d0362SDaniel Mack void __init pxa3xx_init_irq(void)
353089d0362SDaniel Mack {
354089d0362SDaniel Mack 	__pxa3xx_init_irq();
355089d0362SDaniel Mack 	pxa_init_irq(56, pxa3xx_set_wake);
356089d0362SDaniel Mack }
357089d0362SDaniel Mack 
358e6c509c8SHaojian Zhuang #ifdef CONFIG_OF
359089d0362SDaniel Mack void __init pxa3xx_dt_init_irq(void)
360089d0362SDaniel Mack {
361089d0362SDaniel Mack 	__pxa3xx_init_irq();
362089d0362SDaniel Mack 	pxa_dt_irq_init(pxa3xx_set_wake);
363089d0362SDaniel Mack }
364e6c509c8SHaojian Zhuang #endif	/* CONFIG_OF */
365089d0362SDaniel Mack 
366851982c1SMarek Vasut static struct map_desc pxa3xx_io_desc[] __initdata = {
367851982c1SMarek Vasut 	{	/* Mem Ctl */
36897b09da4SArnd Bergmann 		.virtual	= (unsigned long)SMEMC_VIRT,
369ad68bb9fSMarek Vasut 		.pfn		= __phys_to_pfn(PXA3XX_SMEMC_BASE),
3700e32986cSLaurent Pinchart 		.length		= SMEMC_SIZE,
371851982c1SMarek Vasut 		.type		= MT_DEVICE
372adf3442cSRobert Jarzmik 	}, {
373adf3442cSRobert Jarzmik 		.virtual	= (unsigned long)NAND_VIRT,
374adf3442cSRobert Jarzmik 		.pfn		= __phys_to_pfn(NAND_PHYS),
375adf3442cSRobert Jarzmik 		.length		= NAND_SIZE,
376adf3442cSRobert Jarzmik 		.type		= MT_DEVICE
377adf3442cSRobert Jarzmik 	},
378851982c1SMarek Vasut };
379851982c1SMarek Vasut 
380851982c1SMarek Vasut void __init pxa3xx_map_io(void)
381851982c1SMarek Vasut {
382851982c1SMarek Vasut 	pxa_map_io();
383851982c1SMarek Vasut 	iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
384851982c1SMarek Vasut 	pxa3xx_get_clk_frequency_khz(1);
385851982c1SMarek Vasut }
386851982c1SMarek Vasut 
3872c8086a5Seric miao /*
3882c8086a5Seric miao  * device registration specific to PXA3xx.
3892c8086a5Seric miao  */
3902c8086a5Seric miao 
3919ba63c4fSMike Rapoport void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
3929ba63c4fSMike Rapoport {
39314758220SEric Miao 	pxa_register_device(&pxa3xx_device_i2c_power, info);
3949ba63c4fSMike Rapoport }
3959ba63c4fSMike Rapoport 
396b8f649f1SHaojian Zhuang static struct pxa_gpio_platform_data pxa3xx_gpio_pdata = {
397b8f649f1SHaojian Zhuang 	.irq_base	= PXA_GPIO_TO_IRQ(0),
398b8f649f1SHaojian Zhuang };
399b8f649f1SHaojian Zhuang 
4002c8086a5Seric miao static struct platform_device *devices[] __initdata = {
40194c35a6bSRobert Jarzmik 	&pxa27x_device_udc,
40209a5358dSEric Miao 	&pxa_device_pmu,
4032c8086a5Seric miao 	&pxa_device_i2s,
404f0fba2adSLiam Girdwood 	&pxa_device_asoc_ssp1,
405f0fba2adSLiam Girdwood 	&pxa_device_asoc_ssp2,
406f0fba2adSLiam Girdwood 	&pxa_device_asoc_ssp3,
407f0fba2adSLiam Girdwood 	&pxa_device_asoc_ssp4,
408f0fba2adSLiam Girdwood 	&pxa_device_asoc_platform,
4092c8086a5Seric miao 	&pxa_device_rtc,
4100da0e227SDaniel Mack 	&pxa3xx_device_ssp1,
4110da0e227SDaniel Mack 	&pxa3xx_device_ssp2,
4120da0e227SDaniel Mack 	&pxa3xx_device_ssp3,
413d8e0db11Seric miao 	&pxa3xx_device_ssp4,
41475540c1aSeric miao 	&pxa27x_device_pwm0,
41575540c1aSeric miao 	&pxa27x_device_pwm1,
4162c8086a5Seric miao };
4172c8086a5Seric miao 
4182c8086a5Seric miao static int __init pxa3xx_init(void)
4192c8086a5Seric miao {
4202eaa03b5SRafael J. Wysocki 	int ret = 0;
4212c8086a5Seric miao 
4222c8086a5Seric miao 	if (cpu_is_pxa3xx()) {
42304fef228SEric Miao 
42404fef228SEric Miao 		reset_status = ARSR;
42504fef228SEric Miao 
42686260f98SDmitry Krivoschekov 		/*
42786260f98SDmitry Krivoschekov 		 * clear RDH bit every time after reset
42886260f98SDmitry Krivoschekov 		 *
42986260f98SDmitry Krivoschekov 		 * Note: the last 3 bits DxS are write-1-to-clear so carefully
43086260f98SDmitry Krivoschekov 		 * preserve them here in case they will be referenced later
43186260f98SDmitry Krivoschekov 		 */
43286260f98SDmitry Krivoschekov 		ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
43386260f98SDmitry Krivoschekov 
434adf3442cSRobert Jarzmik 		/*
435adf3442cSRobert Jarzmik 		 * Disable DFI bus arbitration, to prevent a system bus lock if
436adf3442cSRobert Jarzmik 		 * somebody disables the NAND clock (unused clock) while this
437adf3442cSRobert Jarzmik 		 * bit remains set.
438adf3442cSRobert Jarzmik 		 */
439adf3442cSRobert Jarzmik 		NDCR = (NDCR & ~NDCR_ND_ARB_EN) | NDCR_ND_ARB_CNTL;
440adf3442cSRobert Jarzmik 
441fef1f99aSEric Miao 		if ((ret = pxa_init_dma(IRQ_DMA, 32)))
4422c8086a5Seric miao 			return ret;
4432c8086a5Seric miao 
4447b5dea12SRussell King 		pxa3xx_init_pm();
4457b5dea12SRussell King 
4462eaa03b5SRafael J. Wysocki 		register_syscore_ops(&pxa_irq_syscore_ops);
4472eaa03b5SRafael J. Wysocki 		register_syscore_ops(&pxa3xx_mfp_syscore_ops);
448c0165504Seric miao 
4492cab0292SHaojian Zhuang 		if (of_have_populated_dt())
4502cab0292SHaojian Zhuang 			return 0;
4512cab0292SHaojian Zhuang 
4524be0856fSRobert Jarzmik 		pxa2xx_set_dmac_info(32);
453c0165504Seric miao 		ret = platform_add_devices(devices, ARRAY_SIZE(devices));
4542cab0292SHaojian Zhuang 		if (ret)
4552cab0292SHaojian Zhuang 			return ret;
456b8f649f1SHaojian Zhuang 		if (cpu_is_pxa300() || cpu_is_pxa310() || cpu_is_pxa320()) {
457b8f649f1SHaojian Zhuang 			platform_device_add_data(&pxa3xx_device_gpio,
458b8f649f1SHaojian Zhuang 						 &pxa3xx_gpio_pdata,
459b8f649f1SHaojian Zhuang 						 sizeof(pxa3xx_gpio_pdata));
4602cab0292SHaojian Zhuang 			ret = platform_device_register(&pxa3xx_device_gpio);
461c0165504Seric miao 		}
462b8f649f1SHaojian Zhuang 	}
463c0165504Seric miao 
464c0165504Seric miao 	return ret;
4652c8086a5Seric miao }
4662c8086a5Seric miao 
4671c104e0eSRussell King postcore_initcall(pxa3xx_init);
468