xref: /openbmc/linux/arch/arm/mach-pxa/pxa3xx.c (revision 1da10c17)
12c8086a5Seric miao /*
22c8086a5Seric miao  * linux/arch/arm/mach-pxa/pxa3xx.c
32c8086a5Seric miao  *
42c8086a5Seric miao  * code specific to pxa3xx aka Monahans
52c8086a5Seric miao  *
62c8086a5Seric miao  * Copyright (C) 2006 Marvell International Ltd.
72c8086a5Seric miao  *
8e9bba8eeSeric miao  * 2007-09-02: eric miao <eric.miao@marvell.com>
92c8086a5Seric miao  *             initial version
102c8086a5Seric miao  *
112c8086a5Seric miao  * This program is free software; you can redistribute it and/or modify
122c8086a5Seric miao  * it under the terms of the GNU General Public License version 2 as
132c8086a5Seric miao  * published by the Free Software Foundation.
142c8086a5Seric miao  */
151da10c17SRobert Jarzmik #include <linux/dmaengine.h>
161da10c17SRobert Jarzmik #include <linux/dma/pxa-dma.h>
172c8086a5Seric miao #include <linux/module.h>
182c8086a5Seric miao #include <linux/kernel.h>
192c8086a5Seric miao #include <linux/init.h>
20b8f649f1SHaojian Zhuang #include <linux/gpio-pxa.h>
212c8086a5Seric miao #include <linux/pm.h>
222c8086a5Seric miao #include <linux/platform_device.h>
232c8086a5Seric miao #include <linux/irq.h>
2432f17997SRobert Jarzmik #include <linux/irqchip.h>
257b5dea12SRussell King #include <linux/io.h>
2682ce44d1SDaniel Mack #include <linux/of.h>
272eaa03b5SRafael J. Wysocki #include <linux/syscore_ops.h>
28f15fc9b1SWolfram Sang #include <linux/platform_data/i2c-pxa.h>
291da10c17SRobert Jarzmik #include <linux/platform_data/mmp_dma.h>
302c8086a5Seric miao 
31851982c1SMarek Vasut #include <asm/mach/map.h>
322c74a0ceSRussell King #include <asm/suspend.h>
33a09e64fbSRussell King #include <mach/hardware.h>
34a09e64fbSRussell King #include <mach/pxa3xx-regs.h>
35afd2fc02SRussell King #include <mach/reset.h>
36293b2da1SArnd Bergmann #include <linux/platform_data/usb-ohci-pxa27x.h>
374c25c5d2SArnd Bergmann #include "pm.h"
38a09e64fbSRussell King #include <mach/dma.h>
39ad68bb9fSMarek Vasut #include <mach/smemc.h>
404e611091SRob Herring #include <mach/irqs.h>
412c8086a5Seric miao 
422c8086a5Seric miao #include "generic.h"
432c8086a5Seric miao #include "devices.h"
442c8086a5Seric miao 
45bf293aecSMike Rapoport #define PECR_IE(n)	((1 << ((n) * 2)) << 28)
46bf293aecSMike Rapoport #define PECR_IS(n)	((1 << ((n) * 2)) << 29)
47bf293aecSMike Rapoport 
48089d0362SDaniel Mack extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));
497b5dea12SRussell King 
50adf3442cSRobert Jarzmik /*
51adf3442cSRobert Jarzmik  * NAND NFC: DFI bus arbitration subset
52adf3442cSRobert Jarzmik  */
53adf3442cSRobert Jarzmik #define NDCR			(*(volatile u32 __iomem*)(NAND_VIRT + 0))
54adf3442cSRobert Jarzmik #define NDCR_ND_ARB_EN		(1 << 12)
55adf3442cSRobert Jarzmik #define NDCR_ND_ARB_CNTL	(1 << 19)
56adf3442cSRobert Jarzmik 
5763910745SArnd Bergmann #ifdef CONFIG_PM
5863910745SArnd Bergmann 
5963910745SArnd Bergmann #define ISRAM_START	0x5c000000
6063910745SArnd Bergmann #define ISRAM_SIZE	SZ_256K
6163910745SArnd Bergmann 
627b5dea12SRussell King static void __iomem *sram;
637b5dea12SRussell King static unsigned long wakeup_src;
647b5dea12SRussell King 
657b5dea12SRussell King /*
667b5dea12SRussell King  * Enter a standby mode (S0D1C2 or S0D2C2).  Upon wakeup, the dynamic
677b5dea12SRussell King  * memory controller has to be reinitialised, so we place some code
687b5dea12SRussell King  * in the SRAM to perform this function.
697b5dea12SRussell King  *
707b5dea12SRussell King  * We disable FIQs across the standby - otherwise, we might receive a
717b5dea12SRussell King  * FIQ while the SDRAM is unavailable.
727b5dea12SRussell King  */
737b5dea12SRussell King static void pxa3xx_cpu_standby(unsigned int pwrmode)
747b5dea12SRussell King {
757b5dea12SRussell King 	void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
767b5dea12SRussell King 
777b5dea12SRussell King 	memcpy_toio(sram + 0x8000, pm_enter_standby_start,
787b5dea12SRussell King 		    pm_enter_standby_end - pm_enter_standby_start);
797b5dea12SRussell King 
807b5dea12SRussell King 	AD2D0SR = ~0;
817b5dea12SRussell King 	AD2D1SR = ~0;
827b5dea12SRussell King 	AD2D0ER = wakeup_src;
837b5dea12SRussell King 	AD2D1ER = 0;
847b5dea12SRussell King 	ASCR = ASCR;
857b5dea12SRussell King 	ARSR = ARSR;
867b5dea12SRussell King 
877b5dea12SRussell King 	local_fiq_disable();
887b5dea12SRussell King 	fn(pwrmode);
897b5dea12SRussell King 	local_fiq_enable();
907b5dea12SRussell King 
917b5dea12SRussell King 	AD2D0ER = 0;
927b5dea12SRussell King 	AD2D1ER = 0;
937b5dea12SRussell King }
947b5dea12SRussell King 
95c4d1fb62Seric miao /*
96c4d1fb62Seric miao  * NOTE:  currently, the OBM (OEM Boot Module) binary comes along with
97c4d1fb62Seric miao  * PXA3xx development kits assumes that the resuming process continues
98c4d1fb62Seric miao  * with the address stored within the first 4 bytes of SDRAM. The PSPR
99c4d1fb62Seric miao  * register is used privately by BootROM and OBM, and _must_ be set to
100c4d1fb62Seric miao  * 0x5c014000 for the moment.
101c4d1fb62Seric miao  */
102c4d1fb62Seric miao static void pxa3xx_cpu_pm_suspend(void)
103c4d1fb62Seric miao {
104c4d1fb62Seric miao 	volatile unsigned long *p = (volatile void *)0xc0000000;
105c4d1fb62Seric miao 	unsigned long saved_data = *p;
106a9503d21SRussell King #ifndef CONFIG_IWMMXT
107a9503d21SRussell King 	u64 acc0;
108c4d1fb62Seric miao 
109343c1cdbSArnd Bergmann 	asm volatile(".arch_extension xscale\n\t"
110343c1cdbSArnd Bergmann 		     "mra %Q0, %R0, acc0" : "=r" (acc0));
111a9503d21SRussell King #endif
112a9503d21SRussell King 
113c4d1fb62Seric miao 	/* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
114c4d1fb62Seric miao 	CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
115c4d1fb62Seric miao 	CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
116c4d1fb62Seric miao 
117c4d1fb62Seric miao 	/* clear and setup wakeup source */
118c4d1fb62Seric miao 	AD3SR = ~0;
119c4d1fb62Seric miao 	AD3ER = wakeup_src;
120c4d1fb62Seric miao 	ASCR = ASCR;
121c4d1fb62Seric miao 	ARSR = ARSR;
122c4d1fb62Seric miao 
123c4d1fb62Seric miao 	PCFR |= (1u << 13);			/* L1_DIS */
124c4d1fb62Seric miao 	PCFR &= ~((1u << 12) | (1u << 1));	/* L0_EN | SL_ROD */
125c4d1fb62Seric miao 
126c4d1fb62Seric miao 	PSPR = 0x5c014000;
127c4d1fb62Seric miao 
128c4d1fb62Seric miao 	/* overwrite with the resume address */
12964fc2a94SFlorian Fainelli 	*p = __pa_symbol(cpu_resume);
130c4d1fb62Seric miao 
1312c74a0ceSRussell King 	cpu_suspend(0, pxa3xx_finish_suspend);
132c4d1fb62Seric miao 
133c4d1fb62Seric miao 	*p = saved_data;
134c4d1fb62Seric miao 
135c4d1fb62Seric miao 	AD3ER = 0;
136a9503d21SRussell King 
137a9503d21SRussell King #ifndef CONFIG_IWMMXT
138343c1cdbSArnd Bergmann 	asm volatile(".arch_extension xscale\n\t"
139343c1cdbSArnd Bergmann 		     "mar acc0, %Q0, %R0" : "=r" (acc0));
140a9503d21SRussell King #endif
141c4d1fb62Seric miao }
142c4d1fb62Seric miao 
1437b5dea12SRussell King static void pxa3xx_cpu_pm_enter(suspend_state_t state)
1447b5dea12SRussell King {
1457b5dea12SRussell King 	/*
1467b5dea12SRussell King 	 * Don't sleep if no wakeup sources are defined
1477b5dea12SRussell King 	 */
148b86a5da8SMark Brown 	if (wakeup_src == 0) {
149b86a5da8SMark Brown 		printk(KERN_ERR "Not suspending: no wakeup sources\n");
1507b5dea12SRussell King 		return;
151b86a5da8SMark Brown 	}
1527b5dea12SRussell King 
1537b5dea12SRussell King 	switch (state) {
1547b5dea12SRussell King 	case PM_SUSPEND_STANDBY:
1557b5dea12SRussell King 		pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
1567b5dea12SRussell King 		break;
1577b5dea12SRussell King 
1587b5dea12SRussell King 	case PM_SUSPEND_MEM:
159c4d1fb62Seric miao 		pxa3xx_cpu_pm_suspend();
1607b5dea12SRussell King 		break;
1617b5dea12SRussell King 	}
1627b5dea12SRussell King }
1637b5dea12SRussell King 
1647b5dea12SRussell King static int pxa3xx_cpu_pm_valid(suspend_state_t state)
1657b5dea12SRussell King {
1667b5dea12SRussell King 	return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
1677b5dea12SRussell King }
1687b5dea12SRussell King 
1697b5dea12SRussell King static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
1707b5dea12SRussell King 	.valid		= pxa3xx_cpu_pm_valid,
1717b5dea12SRussell King 	.enter		= pxa3xx_cpu_pm_enter,
1727b5dea12SRussell King };
1737b5dea12SRussell King 
1747b5dea12SRussell King static void __init pxa3xx_init_pm(void)
1757b5dea12SRussell King {
1767b5dea12SRussell King 	sram = ioremap(ISRAM_START, ISRAM_SIZE);
1777b5dea12SRussell King 	if (!sram) {
1787b5dea12SRussell King 		printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
1797b5dea12SRussell King 		return;
1807b5dea12SRussell King 	}
1817b5dea12SRussell King 
1827b5dea12SRussell King 	/*
1837b5dea12SRussell King 	 * Since we copy wakeup code into the SRAM, we need to ensure
1847b5dea12SRussell King 	 * that it is preserved over the low power modes.  Note: bit 8
1857b5dea12SRussell King 	 * is undocumented in the developer manual, but must be set.
1867b5dea12SRussell King 	 */
1877b5dea12SRussell King 	AD1R |= ADXR_L2 | ADXR_R0;
1887b5dea12SRussell King 	AD2R |= ADXR_L2 | ADXR_R0;
1897b5dea12SRussell King 	AD3R |= ADXR_L2 | ADXR_R0;
1907b5dea12SRussell King 
1917b5dea12SRussell King 	/*
1927b5dea12SRussell King 	 * Clear the resume enable registers.
1937b5dea12SRussell King 	 */
1947b5dea12SRussell King 	AD1D0ER = 0;
1957b5dea12SRussell King 	AD2D0ER = 0;
1967b5dea12SRussell King 	AD2D1ER = 0;
1977b5dea12SRussell King 	AD3ER = 0;
1987b5dea12SRussell King 
1997b5dea12SRussell King 	pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
2007b5dea12SRussell King }
2017b5dea12SRussell King 
202a3f4c927SLennert Buytenhek static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
2037b5dea12SRussell King {
2047b5dea12SRussell King 	unsigned long flags, mask = 0;
2057b5dea12SRussell King 
206a3f4c927SLennert Buytenhek 	switch (d->irq) {
2077b5dea12SRussell King 	case IRQ_SSP3:
2087b5dea12SRussell King 		mask = ADXER_MFP_WSSP3;
2097b5dea12SRussell King 		break;
2107b5dea12SRussell King 	case IRQ_MSL:
2117b5dea12SRussell King 		mask = ADXER_WMSL0;
2127b5dea12SRussell King 		break;
2137b5dea12SRussell King 	case IRQ_USBH2:
2147b5dea12SRussell King 	case IRQ_USBH1:
2157b5dea12SRussell King 		mask = ADXER_WUSBH;
2167b5dea12SRussell King 		break;
2177b5dea12SRussell King 	case IRQ_KEYPAD:
2187b5dea12SRussell King 		mask = ADXER_WKP;
2197b5dea12SRussell King 		break;
2207b5dea12SRussell King 	case IRQ_AC97:
2217b5dea12SRussell King 		mask = ADXER_MFP_WAC97;
2227b5dea12SRussell King 		break;
2237b5dea12SRussell King 	case IRQ_USIM:
2247b5dea12SRussell King 		mask = ADXER_WUSIM0;
2257b5dea12SRussell King 		break;
2267b5dea12SRussell King 	case IRQ_SSP2:
2277b5dea12SRussell King 		mask = ADXER_MFP_WSSP2;
2287b5dea12SRussell King 		break;
2297b5dea12SRussell King 	case IRQ_I2C:
2307b5dea12SRussell King 		mask = ADXER_MFP_WI2C;
2317b5dea12SRussell King 		break;
2327b5dea12SRussell King 	case IRQ_STUART:
2337b5dea12SRussell King 		mask = ADXER_MFP_WUART3;
2347b5dea12SRussell King 		break;
2357b5dea12SRussell King 	case IRQ_BTUART:
2367b5dea12SRussell King 		mask = ADXER_MFP_WUART2;
2377b5dea12SRussell King 		break;
2387b5dea12SRussell King 	case IRQ_FFUART:
2397b5dea12SRussell King 		mask = ADXER_MFP_WUART1;
2407b5dea12SRussell King 		break;
2417b5dea12SRussell King 	case IRQ_MMC:
2427b5dea12SRussell King 		mask = ADXER_MFP_WMMC1;
2437b5dea12SRussell King 		break;
2447b5dea12SRussell King 	case IRQ_SSP:
2457b5dea12SRussell King 		mask = ADXER_MFP_WSSP1;
2467b5dea12SRussell King 		break;
2477b5dea12SRussell King 	case IRQ_RTCAlrm:
2487b5dea12SRussell King 		mask = ADXER_WRTC;
2497b5dea12SRussell King 		break;
2507b5dea12SRussell King 	case IRQ_SSP4:
2517b5dea12SRussell King 		mask = ADXER_MFP_WSSP4;
2527b5dea12SRussell King 		break;
2537b5dea12SRussell King 	case IRQ_TSI:
2547b5dea12SRussell King 		mask = ADXER_WTSI;
2557b5dea12SRussell King 		break;
2567b5dea12SRussell King 	case IRQ_USIM2:
2577b5dea12SRussell King 		mask = ADXER_WUSIM1;
2587b5dea12SRussell King 		break;
2597b5dea12SRussell King 	case IRQ_MMC2:
2607b5dea12SRussell King 		mask = ADXER_MFP_WMMC2;
2617b5dea12SRussell King 		break;
2627b5dea12SRussell King 	case IRQ_NAND:
2637b5dea12SRussell King 		mask = ADXER_MFP_WFLASH;
2647b5dea12SRussell King 		break;
2657b5dea12SRussell King 	case IRQ_USB2:
2667b5dea12SRussell King 		mask = ADXER_WUSB2;
2677b5dea12SRussell King 		break;
2687b5dea12SRussell King 	case IRQ_WAKEUP0:
2697b5dea12SRussell King 		mask = ADXER_WEXTWAKE0;
2707b5dea12SRussell King 		break;
2717b5dea12SRussell King 	case IRQ_WAKEUP1:
2727b5dea12SRussell King 		mask = ADXER_WEXTWAKE1;
2737b5dea12SRussell King 		break;
2747b5dea12SRussell King 	case IRQ_MMC3:
2757b5dea12SRussell King 		mask = ADXER_MFP_GEN12;
2767b5dea12SRussell King 		break;
277e1217707SMark Brown 	default:
278e1217707SMark Brown 		return -EINVAL;
2797b5dea12SRussell King 	}
2807b5dea12SRussell King 
2817b5dea12SRussell King 	local_irq_save(flags);
2827b5dea12SRussell King 	if (on)
2837b5dea12SRussell King 		wakeup_src |= mask;
2847b5dea12SRussell King 	else
2857b5dea12SRussell King 		wakeup_src &= ~mask;
2867b5dea12SRussell King 	local_irq_restore(flags);
2877b5dea12SRussell King 
2887b5dea12SRussell King 	return 0;
2897b5dea12SRussell King }
2907b5dea12SRussell King #else
2917b5dea12SRussell King static inline void pxa3xx_init_pm(void) {}
292b9e25aceSeric miao #define pxa3xx_set_wake	NULL
2937b5dea12SRussell King #endif
2947b5dea12SRussell King 
295a3f4c927SLennert Buytenhek static void pxa_ack_ext_wakeup(struct irq_data *d)
296bf293aecSMike Rapoport {
297a3f4c927SLennert Buytenhek 	PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
298bf293aecSMike Rapoport }
299bf293aecSMike Rapoport 
300a3f4c927SLennert Buytenhek static void pxa_mask_ext_wakeup(struct irq_data *d)
301bf293aecSMike Rapoport {
3025d284e35SEric Miao 	pxa_mask_irq(d);
303a3f4c927SLennert Buytenhek 	PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
304bf293aecSMike Rapoport }
305bf293aecSMike Rapoport 
306a3f4c927SLennert Buytenhek static void pxa_unmask_ext_wakeup(struct irq_data *d)
307bf293aecSMike Rapoport {
3085d284e35SEric Miao 	pxa_unmask_irq(d);
309a3f4c927SLennert Buytenhek 	PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
310bf293aecSMike Rapoport }
311bf293aecSMike Rapoport 
312a3f4c927SLennert Buytenhek static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
31312882096SIgor Grinberg {
31412882096SIgor Grinberg 	if (flow_type & IRQ_TYPE_EDGE_RISING)
315a3f4c927SLennert Buytenhek 		PWER |= 1 << (d->irq - IRQ_WAKEUP0);
31612882096SIgor Grinberg 
31712882096SIgor Grinberg 	if (flow_type & IRQ_TYPE_EDGE_FALLING)
318a3f4c927SLennert Buytenhek 		PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
31912882096SIgor Grinberg 
32012882096SIgor Grinberg 	return 0;
32112882096SIgor Grinberg }
32212882096SIgor Grinberg 
323bf293aecSMike Rapoport static struct irq_chip pxa_ext_wakeup_chip = {
324bf293aecSMike Rapoport 	.name		= "WAKEUP",
325a3f4c927SLennert Buytenhek 	.irq_ack	= pxa_ack_ext_wakeup,
326a3f4c927SLennert Buytenhek 	.irq_mask	= pxa_mask_ext_wakeup,
327a3f4c927SLennert Buytenhek 	.irq_unmask	= pxa_unmask_ext_wakeup,
328a3f4c927SLennert Buytenhek 	.irq_set_type	= pxa_set_ext_wakeup_type,
329bf293aecSMike Rapoport };
330bf293aecSMike Rapoport 
331157d2644SHaojian Zhuang static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
332157d2644SHaojian Zhuang 					   unsigned int))
333bf293aecSMike Rapoport {
334bf293aecSMike Rapoport 	int irq;
335bf293aecSMike Rapoport 
336bf293aecSMike Rapoport 	for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
337f38c02f3SThomas Gleixner 		irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
338f38c02f3SThomas Gleixner 					 handle_edge_irq);
339e8d36d5dSRob Herring 		irq_clear_status_flags(irq, IRQ_NOREQUEST);
340bf293aecSMike Rapoport 	}
341bf293aecSMike Rapoport 
342a3f4c927SLennert Buytenhek 	pxa_ext_wakeup_chip.irq_set_wake = fn;
343bf293aecSMike Rapoport }
344bf293aecSMike Rapoport 
345089d0362SDaniel Mack static void __init __pxa3xx_init_irq(void)
3462c8086a5Seric miao {
3472c8086a5Seric miao 	/* enable CP6 access */
3482c8086a5Seric miao 	u32 value;
3492c8086a5Seric miao 	__asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
3502c8086a5Seric miao 	value |= (1 << 6);
3512c8086a5Seric miao 	__asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
3522c8086a5Seric miao 
353bf293aecSMike Rapoport 	pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
3542c8086a5Seric miao }
3552c8086a5Seric miao 
356089d0362SDaniel Mack void __init pxa3xx_init_irq(void)
357089d0362SDaniel Mack {
358089d0362SDaniel Mack 	__pxa3xx_init_irq();
359089d0362SDaniel Mack 	pxa_init_irq(56, pxa3xx_set_wake);
360089d0362SDaniel Mack }
361089d0362SDaniel Mack 
362e6c509c8SHaojian Zhuang #ifdef CONFIG_OF
36332f17997SRobert Jarzmik static int __init __init
36432f17997SRobert Jarzmik pxa3xx_dt_init_irq(struct device_node *node, struct device_node *parent)
365089d0362SDaniel Mack {
366089d0362SDaniel Mack 	__pxa3xx_init_irq();
367089d0362SDaniel Mack 	pxa_dt_irq_init(pxa3xx_set_wake);
36832f17997SRobert Jarzmik 	set_handle_irq(ichp_handle_irq);
36932f17997SRobert Jarzmik 
37032f17997SRobert Jarzmik 	return 0;
371089d0362SDaniel Mack }
37232f17997SRobert Jarzmik IRQCHIP_DECLARE(pxa3xx_intc, "marvell,pxa-intc", pxa3xx_dt_init_irq);
373e6c509c8SHaojian Zhuang #endif	/* CONFIG_OF */
374089d0362SDaniel Mack 
375851982c1SMarek Vasut static struct map_desc pxa3xx_io_desc[] __initdata = {
376851982c1SMarek Vasut 	{	/* Mem Ctl */
37797b09da4SArnd Bergmann 		.virtual	= (unsigned long)SMEMC_VIRT,
378ad68bb9fSMarek Vasut 		.pfn		= __phys_to_pfn(PXA3XX_SMEMC_BASE),
3790e32986cSLaurent Pinchart 		.length		= SMEMC_SIZE,
380851982c1SMarek Vasut 		.type		= MT_DEVICE
381adf3442cSRobert Jarzmik 	}, {
382adf3442cSRobert Jarzmik 		.virtual	= (unsigned long)NAND_VIRT,
383adf3442cSRobert Jarzmik 		.pfn		= __phys_to_pfn(NAND_PHYS),
384adf3442cSRobert Jarzmik 		.length		= NAND_SIZE,
385adf3442cSRobert Jarzmik 		.type		= MT_DEVICE
386adf3442cSRobert Jarzmik 	},
387851982c1SMarek Vasut };
388851982c1SMarek Vasut 
389851982c1SMarek Vasut void __init pxa3xx_map_io(void)
390851982c1SMarek Vasut {
391851982c1SMarek Vasut 	pxa_map_io();
392851982c1SMarek Vasut 	iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
393851982c1SMarek Vasut 	pxa3xx_get_clk_frequency_khz(1);
394851982c1SMarek Vasut }
395851982c1SMarek Vasut 
3962c8086a5Seric miao /*
3972c8086a5Seric miao  * device registration specific to PXA3xx.
3982c8086a5Seric miao  */
3992c8086a5Seric miao 
4009ba63c4fSMike Rapoport void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
4019ba63c4fSMike Rapoport {
40214758220SEric Miao 	pxa_register_device(&pxa3xx_device_i2c_power, info);
4039ba63c4fSMike Rapoport }
4049ba63c4fSMike Rapoport 
405b8f649f1SHaojian Zhuang static struct pxa_gpio_platform_data pxa3xx_gpio_pdata = {
406b8f649f1SHaojian Zhuang 	.irq_base	= PXA_GPIO_TO_IRQ(0),
407b8f649f1SHaojian Zhuang };
408b8f649f1SHaojian Zhuang 
4092c8086a5Seric miao static struct platform_device *devices[] __initdata = {
41094c35a6bSRobert Jarzmik 	&pxa27x_device_udc,
41109a5358dSEric Miao 	&pxa_device_pmu,
4122c8086a5Seric miao 	&pxa_device_i2s,
413f0fba2adSLiam Girdwood 	&pxa_device_asoc_ssp1,
414f0fba2adSLiam Girdwood 	&pxa_device_asoc_ssp2,
415f0fba2adSLiam Girdwood 	&pxa_device_asoc_ssp3,
416f0fba2adSLiam Girdwood 	&pxa_device_asoc_ssp4,
417f0fba2adSLiam Girdwood 	&pxa_device_asoc_platform,
4182c8086a5Seric miao 	&pxa_device_rtc,
4190da0e227SDaniel Mack 	&pxa3xx_device_ssp1,
4200da0e227SDaniel Mack 	&pxa3xx_device_ssp2,
4210da0e227SDaniel Mack 	&pxa3xx_device_ssp3,
422d8e0db11Seric miao 	&pxa3xx_device_ssp4,
42375540c1aSeric miao 	&pxa27x_device_pwm0,
42475540c1aSeric miao 	&pxa27x_device_pwm1,
4252c8086a5Seric miao };
4262c8086a5Seric miao 
4271da10c17SRobert Jarzmik static const struct dma_slave_map pxa3xx_slave_map[] = {
4281da10c17SRobert Jarzmik 	/* PXA25x, PXA27x and PXA3xx common entries */
4291da10c17SRobert Jarzmik 	{ "pxa2xx-ac97", "pcm_pcm_mic_mono", PDMA_FILTER_PARAM(LOWEST, 8) },
4301da10c17SRobert Jarzmik 	{ "pxa2xx-ac97", "pcm_pcm_aux_mono_in", PDMA_FILTER_PARAM(LOWEST, 9) },
4311da10c17SRobert Jarzmik 	{ "pxa2xx-ac97", "pcm_pcm_aux_mono_out",
4321da10c17SRobert Jarzmik 	  PDMA_FILTER_PARAM(LOWEST, 10) },
4331da10c17SRobert Jarzmik 	{ "pxa2xx-ac97", "pcm_pcm_stereo_in", PDMA_FILTER_PARAM(LOWEST, 11) },
4341da10c17SRobert Jarzmik 	{ "pxa2xx-ac97", "pcm_pcm_stereo_out", PDMA_FILTER_PARAM(LOWEST, 12) },
4351da10c17SRobert Jarzmik 	{ "pxa-ssp-dai.0", "rx", PDMA_FILTER_PARAM(LOWEST, 13) },
4361da10c17SRobert Jarzmik 	{ "pxa-ssp-dai.0", "tx", PDMA_FILTER_PARAM(LOWEST, 14) },
4371da10c17SRobert Jarzmik 	{ "pxa-ssp-dai.1", "rx", PDMA_FILTER_PARAM(LOWEST, 15) },
4381da10c17SRobert Jarzmik 	{ "pxa-ssp-dai.1", "tx", PDMA_FILTER_PARAM(LOWEST, 16) },
4391da10c17SRobert Jarzmik 	{ "pxa2xx-ir", "rx", PDMA_FILTER_PARAM(LOWEST, 17) },
4401da10c17SRobert Jarzmik 	{ "pxa2xx-ir", "tx", PDMA_FILTER_PARAM(LOWEST, 18) },
4411da10c17SRobert Jarzmik 	{ "pxa2xx-mci.0", "rx", PDMA_FILTER_PARAM(LOWEST, 21) },
4421da10c17SRobert Jarzmik 	{ "pxa2xx-mci.0", "tx", PDMA_FILTER_PARAM(LOWEST, 22) },
4431da10c17SRobert Jarzmik 	{ "pxa-ssp-dai.2", "rx", PDMA_FILTER_PARAM(LOWEST, 66) },
4441da10c17SRobert Jarzmik 	{ "pxa-ssp-dai.2", "tx", PDMA_FILTER_PARAM(LOWEST, 67) },
4451da10c17SRobert Jarzmik 
4461da10c17SRobert Jarzmik 	/* PXA3xx specific map */
4471da10c17SRobert Jarzmik 	{ "pxa-ssp-dai.3", "rx", PDMA_FILTER_PARAM(LOWEST, 2) },
4481da10c17SRobert Jarzmik 	{ "pxa-ssp-dai.3", "tx", PDMA_FILTER_PARAM(LOWEST, 3) },
4491da10c17SRobert Jarzmik 	{ "pxa2xx-mci.1", "rx", PDMA_FILTER_PARAM(LOWEST, 93) },
4501da10c17SRobert Jarzmik 	{ "pxa2xx-mci.1", "tx", PDMA_FILTER_PARAM(LOWEST, 94) },
4511da10c17SRobert Jarzmik 	{ "pxa3xx-nand", "data", PDMA_FILTER_PARAM(LOWEST, 97) },
4521da10c17SRobert Jarzmik 	{ "pxa2xx-mci.2", "rx", PDMA_FILTER_PARAM(LOWEST, 100) },
4531da10c17SRobert Jarzmik 	{ "pxa2xx-mci.2", "tx", PDMA_FILTER_PARAM(LOWEST, 101) },
4541da10c17SRobert Jarzmik };
4551da10c17SRobert Jarzmik 
4561da10c17SRobert Jarzmik static struct mmp_dma_platdata pxa3xx_dma_pdata = {
4571da10c17SRobert Jarzmik 	.dma_channels	= 32,
4581da10c17SRobert Jarzmik 	.nb_requestors	= 100,
4591da10c17SRobert Jarzmik 	.slave_map	= pxa3xx_slave_map,
4601da10c17SRobert Jarzmik 	.slave_map_cnt	= ARRAY_SIZE(pxa3xx_slave_map),
4611da10c17SRobert Jarzmik };
4621da10c17SRobert Jarzmik 
4632c8086a5Seric miao static int __init pxa3xx_init(void)
4642c8086a5Seric miao {
4652eaa03b5SRafael J. Wysocki 	int ret = 0;
4662c8086a5Seric miao 
4672c8086a5Seric miao 	if (cpu_is_pxa3xx()) {
46804fef228SEric Miao 
46904fef228SEric Miao 		reset_status = ARSR;
47004fef228SEric Miao 
47186260f98SDmitry Krivoschekov 		/*
47286260f98SDmitry Krivoschekov 		 * clear RDH bit every time after reset
47386260f98SDmitry Krivoschekov 		 *
47486260f98SDmitry Krivoschekov 		 * Note: the last 3 bits DxS are write-1-to-clear so carefully
47586260f98SDmitry Krivoschekov 		 * preserve them here in case they will be referenced later
47686260f98SDmitry Krivoschekov 		 */
47786260f98SDmitry Krivoschekov 		ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
47886260f98SDmitry Krivoschekov 
479adf3442cSRobert Jarzmik 		/*
480adf3442cSRobert Jarzmik 		 * Disable DFI bus arbitration, to prevent a system bus lock if
481adf3442cSRobert Jarzmik 		 * somebody disables the NAND clock (unused clock) while this
482adf3442cSRobert Jarzmik 		 * bit remains set.
483adf3442cSRobert Jarzmik 		 */
484adf3442cSRobert Jarzmik 		NDCR = (NDCR & ~NDCR_ND_ARB_EN) | NDCR_ND_ARB_CNTL;
485adf3442cSRobert Jarzmik 
4867b5dea12SRussell King 		pxa3xx_init_pm();
4877b5dea12SRussell King 
488c1c14f89SDaniel Mack 		enable_irq_wake(IRQ_WAKEUP0);
489c1c14f89SDaniel Mack 		if (cpu_is_pxa320())
490c1c14f89SDaniel Mack 			enable_irq_wake(IRQ_WAKEUP1);
491c1c14f89SDaniel Mack 
4922eaa03b5SRafael J. Wysocki 		register_syscore_ops(&pxa_irq_syscore_ops);
4932eaa03b5SRafael J. Wysocki 		register_syscore_ops(&pxa3xx_mfp_syscore_ops);
494c0165504Seric miao 
4952cab0292SHaojian Zhuang 		if (of_have_populated_dt())
4962cab0292SHaojian Zhuang 			return 0;
4972cab0292SHaojian Zhuang 
4981da10c17SRobert Jarzmik 		pxa2xx_set_dmac_info(&pxa3xx_dma_pdata);
499c0165504Seric miao 		ret = platform_add_devices(devices, ARRAY_SIZE(devices));
5002cab0292SHaojian Zhuang 		if (ret)
5012cab0292SHaojian Zhuang 			return ret;
502b8f649f1SHaojian Zhuang 		if (cpu_is_pxa300() || cpu_is_pxa310() || cpu_is_pxa320()) {
503b8f649f1SHaojian Zhuang 			platform_device_add_data(&pxa3xx_device_gpio,
504b8f649f1SHaojian Zhuang 						 &pxa3xx_gpio_pdata,
505b8f649f1SHaojian Zhuang 						 sizeof(pxa3xx_gpio_pdata));
5062cab0292SHaojian Zhuang 			ret = platform_device_register(&pxa3xx_device_gpio);
507c0165504Seric miao 		}
508b8f649f1SHaojian Zhuang 	}
509c0165504Seric miao 
510c0165504Seric miao 	return ret;
5112c8086a5Seric miao }
5122c8086a5Seric miao 
5131c104e0eSRussell King postcore_initcall(pxa3xx_init);
514